xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/memory/tegra234-mc.h (revision f126890ac5386406dadf7c4cfa9566cbb56537c5)
1e67e8565SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
2c9ccf3a3SEmmanuel Vadot /* Copyright (c) 2018-2022, NVIDIA CORPORATION. All rights reserved. */
3e67e8565SEmmanuel Vadot 
4e67e8565SEmmanuel Vadot #ifndef DT_BINDINGS_MEMORY_TEGRA234_MC_H
5e67e8565SEmmanuel Vadot #define DT_BINDINGS_MEMORY_TEGRA234_MC_H
6e67e8565SEmmanuel Vadot 
7e67e8565SEmmanuel Vadot /* special clients */
8e67e8565SEmmanuel Vadot #define TEGRA234_SID_INVALID		0x00
9e67e8565SEmmanuel Vadot #define TEGRA234_SID_PASSTHROUGH	0x7f
10e67e8565SEmmanuel Vadot 
118bab661aSEmmanuel Vadot /* ISO stream IDs */
128bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_NVDISPLAY	0x01
138bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VI		0x02
148bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VIFALC		0x03
158bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VI2		0x04
168bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VI2FALC	0x05
178bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VI_VM2		0x06
188bab661aSEmmanuel Vadot #define TEGRA234_SID_ISO_VI2_VM2	0x07
198bab661aSEmmanuel Vadot 
20c9ccf3a3SEmmanuel Vadot /* NISO0 stream IDs */
218bab661aSEmmanuel Vadot #define TEGRA234_SID_AON		0x01
22c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_APE		0x02
23c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_HDA		0x03
24b97ee269SEmmanuel Vadot #define TEGRA234_SID_GPCDMA		0x04
258bab661aSEmmanuel Vadot #define TEGRA234_SID_ETR		0x05
26b97ee269SEmmanuel Vadot #define TEGRA234_SID_MGBE		0x06
278bab661aSEmmanuel Vadot #define TEGRA234_SID_NVDISPLAY		0x07
288bab661aSEmmanuel Vadot #define TEGRA234_SID_DCE		0x08
298bab661aSEmmanuel Vadot #define TEGRA234_SID_PSC		0x09
308bab661aSEmmanuel Vadot #define TEGRA234_SID_RCE		0x0a
318bab661aSEmmanuel Vadot #define TEGRA234_SID_SCE		0x0b
328bab661aSEmmanuel Vadot #define TEGRA234_SID_UFSHC		0x0c
338bab661aSEmmanuel Vadot #define TEGRA234_SID_APE_1		0x0d
348bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_1		0x0e
358bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_2		0x0f
368bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_3		0x10
378bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_4		0x11
38c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE0		0x12
39c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE4		0x13
40c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE5		0x14
41c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE6		0x15
428bab661aSEmmanuel Vadot #define TEGRA234_SID_RCE_VM2		0x16
438bab661aSEmmanuel Vadot #define TEGRA234_SID_RCE_SERVER		0x17
448bab661aSEmmanuel Vadot #define TEGRA234_SID_SMMU_TEST		0x18
458bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_1		0x19
468bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_2		0x1a
478bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_3		0x1b
488bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_4		0x1c
498bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_5		0x1d
508bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_6		0x1e
51c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE9		0x1f
528bab661aSEmmanuel Vadot #define TEGRA234_SID_VSE_GPCDMA_VM0	0x20
538bab661aSEmmanuel Vadot #define TEGRA234_SID_VSE_GPCDMA_VM1	0x21
548bab661aSEmmanuel Vadot #define TEGRA234_SID_VSE_GPCDMA_VM2	0x22
558bab661aSEmmanuel Vadot #define TEGRA234_SID_NVDLA1		0x23
568bab661aSEmmanuel Vadot #define TEGRA234_SID_NVENC		0x24
578bab661aSEmmanuel Vadot #define TEGRA234_SID_NVJPG1		0x25
588bab661aSEmmanuel Vadot #define TEGRA234_SID_OFA		0x26
59b97ee269SEmmanuel Vadot #define TEGRA234_SID_MGBE_VF1		0x49
60b97ee269SEmmanuel Vadot #define TEGRA234_SID_MGBE_VF2		0x4a
61b97ee269SEmmanuel Vadot #define TEGRA234_SID_MGBE_VF3		0x4b
628bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF4		0x4c
638bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF5		0x4d
648bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF6		0x4e
658bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF7		0x4f
668bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF8		0x50
678bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF9		0x51
688bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF10		0x52
698bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF11		0x53
708bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF12		0x54
718bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF13		0x55
728bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF14		0x56
738bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF15		0x57
748bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF16		0x58
758bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF17		0x59
768bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF18		0x5a
778bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF19		0x5b
788bab661aSEmmanuel Vadot #define TEGRA234_SID_MGBE_VF20		0x5c
798bab661aSEmmanuel Vadot #define TEGRA234_SID_APE_2		0x5e
808bab661aSEmmanuel Vadot #define TEGRA234_SID_APE_3		0x5f
818bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_7		0x60
828bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_8		0x61
838bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_9		0x62
848bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_10		0x63
858bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_11		0x64
868bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_12		0x65
878bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_13		0x66
888bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_14		0x67
898bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_15		0x68
908bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_16		0x69
918bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_17		0x6a
928bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_18		0x6b
938bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_19		0x6c
948bab661aSEmmanuel Vadot #define TEGRA234_SID_UFS_20		0x6d
958bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_5		0x6e
968bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_6		0x6f
978bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_7		0x70
988bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_8		0x71
998bab661aSEmmanuel Vadot #define TEGRA234_SID_GPCDMA_9		0x72
100e67e8565SEmmanuel Vadot 
101e67e8565SEmmanuel Vadot /* NISO1 stream IDs */
1028bab661aSEmmanuel Vadot #define TEGRA234_SID_SDMMC1A		0x01
103e67e8565SEmmanuel Vadot #define TEGRA234_SID_SDMMC4		0x02
1048bab661aSEmmanuel Vadot #define TEGRA234_SID_EQOS		0x03
1058bab661aSEmmanuel Vadot #define TEGRA234_SID_HWMP_PMA		0x04
106c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE1		0x05
107c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE2		0x06
108c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE3		0x07
109c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE7		0x08
110c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE8		0x09
111c9ccf3a3SEmmanuel Vadot #define TEGRA234_SID_PCIE10		0x0b
1128bab661aSEmmanuel Vadot #define TEGRA234_SID_QSPI0		0x0c
1138bab661aSEmmanuel Vadot #define TEGRA234_SID_QSPI1		0x0d
1148bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_HOST		0x0e
1158bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_DEV		0x0f
116e67e8565SEmmanuel Vadot #define TEGRA234_SID_BPMP		0x10
1178bab661aSEmmanuel Vadot #define TEGRA234_SID_FSI		0x11
1188bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM0		0x12
1198bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM1		0x13
1208bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM2		0x14
1218bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM3		0x15
1228bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM4		0x16
1238bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM5		0x17
1248bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM6		0x18
1258bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0_VM7		0x19
1268bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_VF0		0x1a
1278bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_VF1		0x1b
1288bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_VF2		0x1c
1298bab661aSEmmanuel Vadot #define TEGRA234_SID_XUSB_VF3		0x1d
1308bab661aSEmmanuel Vadot #define TEGRA234_SID_EQOS_VF1		0x1e
1318bab661aSEmmanuel Vadot #define TEGRA234_SID_EQOS_VF2		0x1f
1328bab661aSEmmanuel Vadot #define TEGRA234_SID_EQOS_VF3		0x20
1338bab661aSEmmanuel Vadot #define TEGRA234_SID_EQOS_VF4		0x21
1348bab661aSEmmanuel Vadot #define TEGRA234_SID_ISP_VM2		0x22
135b97ee269SEmmanuel Vadot #define TEGRA234_SID_HOST1X		0x27
1368bab661aSEmmanuel Vadot #define TEGRA234_SID_ISP		0x28
1378bab661aSEmmanuel Vadot #define TEGRA234_SID_NVDEC		0x29
1388bab661aSEmmanuel Vadot #define TEGRA234_SID_NVJPG		0x2a
1398bab661aSEmmanuel Vadot #define TEGRA234_SID_NVDLA0		0x2b
1408bab661aSEmmanuel Vadot #define TEGRA234_SID_PVA0		0x2c
1418bab661aSEmmanuel Vadot #define TEGRA234_SID_SES_SE0		0x2d
1428bab661aSEmmanuel Vadot #define TEGRA234_SID_SES_SE1		0x2e
1438bab661aSEmmanuel Vadot #define TEGRA234_SID_SES_SE2		0x2f
1448bab661aSEmmanuel Vadot #define TEGRA234_SID_SEU1_SE0		0x30
1458bab661aSEmmanuel Vadot #define TEGRA234_SID_SEU1_SE1		0x31
1468bab661aSEmmanuel Vadot #define TEGRA234_SID_SEU1_SE2		0x32
1478bab661aSEmmanuel Vadot #define TEGRA234_SID_TSEC		0x33
148b97ee269SEmmanuel Vadot #define TEGRA234_SID_VIC		0x34
1498bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM0		0x3d
1508bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM1		0x3e
1518bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM2		0x3f
1528bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM3		0x40
1538bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM4		0x41
1548bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM5		0x42
1558bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM6		0x43
1568bab661aSEmmanuel Vadot #define TEGRA234_SID_HC_VM7		0x44
1578bab661aSEmmanuel Vadot #define TEGRA234_SID_SE_VM0		0x45
1588bab661aSEmmanuel Vadot #define TEGRA234_SID_SE_VM1		0x46
1598bab661aSEmmanuel Vadot #define TEGRA234_SID_SE_VM2		0x47
1608bab661aSEmmanuel Vadot #define TEGRA234_SID_ISPFALC		0x48
1618bab661aSEmmanuel Vadot #define TEGRA234_SID_NISO1_SMMU_TEST	0x49
1628bab661aSEmmanuel Vadot #define TEGRA234_SID_TSEC_VM0		0x4a
163e67e8565SEmmanuel Vadot 
1647ef62cebSEmmanuel Vadot /* Shared stream IDs */
1657ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX0	0x35
1667ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX1	0x36
1677ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX2	0x37
1687ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX3	0x38
1697ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX4	0x39
1707ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX5	0x3a
1717ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX6	0x3b
1727ef62cebSEmmanuel Vadot #define TEGRA234_SID_HOST1X_CTX7	0x3c
1737ef62cebSEmmanuel Vadot 
174e67e8565SEmmanuel Vadot /*
175e67e8565SEmmanuel Vadot  * memory client IDs
176e67e8565SEmmanuel Vadot  */
177e67e8565SEmmanuel Vadot 
1788bab661aSEmmanuel Vadot /* Misses from System Memory Management Unit (SMMU) Page Table Cache (PTC) */
1798bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PTCR 0x00
1808bab661aSEmmanuel Vadot /* MSS internal memqual MIU7 read clients */
1818bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU7R 0x01
1828bab661aSEmmanuel Vadot /* MSS internal memqual MIU7 write clients */
1838bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU7W 0x02
1848bab661aSEmmanuel Vadot /* MSS internal memqual MIU8 read clients */
1858bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU8R 0x03
1868bab661aSEmmanuel Vadot /* MSS internal memqual MIU8 write clients */
1878bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU8W 0x04
1888bab661aSEmmanuel Vadot /* MSS internal memqual MIU9 read clients */
1898bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU9R 0x05
1908bab661aSEmmanuel Vadot /* MSS internal memqual MIU9 write clients */
1918bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU9W 0x06
1928bab661aSEmmanuel Vadot /* MSS internal memqual MIU10 read clients */
1938bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU10R 0x07
1948bab661aSEmmanuel Vadot /* MSS internal memqual MIU10 write clients */
1958bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU10W 0x08
1968bab661aSEmmanuel Vadot /* MSS internal memqual MIU11 read clients */
1978bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU11R 0x09
1988bab661aSEmmanuel Vadot /* MSS internal memqual MIU11 write clients */
1998bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU11W 0x0a
2008bab661aSEmmanuel Vadot /* MSS internal memqual MIU12 read clients */
2018bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU12R 0x0b
2028bab661aSEmmanuel Vadot /* MSS internal memqual MIU12 write clients */
2038bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU12W 0x0c
2048bab661aSEmmanuel Vadot /* MSS internal memqual MIU13 read clients */
2058bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU13R 0x0d
2068bab661aSEmmanuel Vadot /* MSS internal memqual MIU13 write clients */
2078bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU13W 0x0e
2088bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL5RHP 0x13
2098bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL5R 0x14
210c9ccf3a3SEmmanuel Vadot /* High-definition audio (HDA) read clients */
211c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_HDAR 0x15
2128bab661aSEmmanuel Vadot /* Host channel data read clients */
213b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_HOST1XDMAR 0x16
2148bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL5W 0x17
2158bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL6RHP 0x18
2168bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL6R 0x19
2178bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL6W 0x1a
2188bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL7RHP 0x1b
2198bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVENCSRD 0x1c
2208bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL7R 0x1d
2218bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL7W 0x1e
2228bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL8RHP 0x20
2238bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL8R 0x21
2248bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL8W 0x22
2258bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL9RHP 0x23
2268bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL9R 0x24
2278bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL9W 0x25
228c9ccf3a3SEmmanuel Vadot /* PCIE6 read clients */
229c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE6AR 0x28
230c9ccf3a3SEmmanuel Vadot /* PCIE6 write clients */
231c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE6AW 0x29
232c9ccf3a3SEmmanuel Vadot /* PCIE7 read clients */
233c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE7AR 0x2a
2348bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVENCSWR 0x2b
2358bab661aSEmmanuel Vadot /* DLA0ARDB read clients */
2368bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0RDB 0x2c
2378bab661aSEmmanuel Vadot /* DLA0ARDB1 read clients */
2388bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0RDB1 0x2d
2398bab661aSEmmanuel Vadot /* DLA0 writes */
2408bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0WRB 0x2e
2418bab661aSEmmanuel Vadot /* DLA1ARDB read clients */
2428bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1RDB 0x2f
243c9ccf3a3SEmmanuel Vadot /* PCIE7 write clients */
244c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE7AW 0x30
245c9ccf3a3SEmmanuel Vadot /* PCIE8 read clients */
246c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE8AR 0x32
247c9ccf3a3SEmmanuel Vadot /* High-definition audio (HDA) write clients */
248c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_HDAW 0x35
2498bab661aSEmmanuel Vadot /* Writes from Cortex-A9 4 CPU cores via the L2 cache */
2508bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MPCOREW 0x39
2518bab661aSEmmanuel Vadot /* OFAA client */
2528bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_OFAR1 0x3a
253c9ccf3a3SEmmanuel Vadot /* PCIE8 write clients */
254c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE8AW 0x3b
255c9ccf3a3SEmmanuel Vadot /* PCIE9 read clients */
256c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE9AR 0x3c
257c9ccf3a3SEmmanuel Vadot /* PCIE6r1 read clients */
258c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE6AR1 0x3d
259c9ccf3a3SEmmanuel Vadot /* PCIE9 write clients */
260c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE9AW 0x3e
261c9ccf3a3SEmmanuel Vadot /* PCIE10 read clients */
262c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE10AR 0x3f
263c9ccf3a3SEmmanuel Vadot /* PCIE10 write clients */
264c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE10AW 0x40
2658bab661aSEmmanuel Vadot /* ISP read client for Crossbar A */
2668bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPRA 0x44
2678bab661aSEmmanuel Vadot /* ISP read client 1 for Crossbar A */
2688bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPFALR 0x45
2698bab661aSEmmanuel Vadot /* ISP Write client for Crossbar A */
2708bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPWA 0x46
2718bab661aSEmmanuel Vadot /* ISP Write client Crossbar B */
2728bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPWB 0x47
273c9ccf3a3SEmmanuel Vadot /* PCIE10r1 read clients */
274c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE10AR1 0x48
275c9ccf3a3SEmmanuel Vadot /* PCIE7r1 read clients */
276c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE7AR1 0x49
2778bab661aSEmmanuel Vadot /* XUSB_HOST read clients */
2788bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XUSB_HOSTR 0x4a
2798bab661aSEmmanuel Vadot /* XUSB_HOST write clients */
2808bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XUSB_HOSTW 0x4b
2818bab661aSEmmanuel Vadot /* XUSB read clients */
2828bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XUSB_DEVR 0x4c
2838bab661aSEmmanuel Vadot /* XUSB_DEV write clients */
2848bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XUSB_DEVW 0x4d
2858bab661aSEmmanuel Vadot /* TSEC Memory Return Data Client Description */
2868bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_TSECSRD 0x54
2878bab661aSEmmanuel Vadot /* TSEC Memory Write Client Description */
2888bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_TSECSWR 0x55
2898bab661aSEmmanuel Vadot /* XSPI writes */
2908bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XSPI1W 0x56
291b97ee269SEmmanuel Vadot /* MGBE0 read client */
292b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEARD 0x58
293b97ee269SEmmanuel Vadot /* MGBEB read client */
294b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEBRD 0x59
295b97ee269SEmmanuel Vadot /* MGBEC read client */
296b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBECRD 0x5a
297b97ee269SEmmanuel Vadot /* MGBED read client */
298b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEDRD 0x5b
299b97ee269SEmmanuel Vadot /* MGBE0 write client */
300b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEAWR 0x5c
3018bab661aSEmmanuel Vadot /* OFAA client */
3028bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_OFAR 0x5d
3038bab661aSEmmanuel Vadot /* OFAA writes */
3048bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_OFAW 0x5e
305b97ee269SEmmanuel Vadot /* MGBEB write client */
306b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEBWR 0x5f
3078bab661aSEmmanuel Vadot /* sdmmca memory read client */
3088bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SDMMCRA 0x60
309b97ee269SEmmanuel Vadot /* MGBEC write client */
310b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBECWR 0x61
311e67e8565SEmmanuel Vadot /* sdmmcd memory read client */
312e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SDMMCRAB 0x63
3138bab661aSEmmanuel Vadot /* sdmmca memory write client */
3148bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SDMMCWA 0x64
315b97ee269SEmmanuel Vadot /* MGBED write client */
316b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MGBEDWR 0x65
317e67e8565SEmmanuel Vadot /* sdmmcd memory write client */
318e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SDMMCWAB 0x67
3198bab661aSEmmanuel Vadot /* SE Memory Return Data Client Description */
3208bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SEU1RD 0x68
3218bab661aSEmmanuel Vadot /* SE Memory Write Client Description */
3228bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SUE1WR 0x69
323b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VICSRD 0x6c
324b97ee269SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VICSWR 0x6d
3258bab661aSEmmanuel Vadot /* DLA1ARDB1 read clients */
3268bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1RDB1 0x6e
3278bab661aSEmmanuel Vadot /* DLA1 writes */
3288bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1WRB 0x6f
3298bab661aSEmmanuel Vadot /* VI FLACON read clients */
3308bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VI2FALR 0x71
3318bab661aSEmmanuel Vadot /* VI Write client */
3328bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VI2W 0x70
3338bab661aSEmmanuel Vadot /* VI Write client */
3348bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VIW 0x72
3358bab661aSEmmanuel Vadot /* NISO display read client */
3368bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDISPNISOR 0x73
3378bab661aSEmmanuel Vadot /* NVDISPNISO writes */
3388bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDISPNISOW 0x74
3398bab661aSEmmanuel Vadot /* XSPI client */
3408bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XSPI0R 0x75
3418bab661aSEmmanuel Vadot /* XSPI writes */
3428bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XSPI0W 0x76
3438bab661aSEmmanuel Vadot /* XSPI client */
3448bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_XSPI1R 0x77
3458bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDECSRD 0x78
3468bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDECSWR 0x79
3478bab661aSEmmanuel Vadot /* Audio Processing (APE) engine read clients */
3488bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_APER 0x7a
3498bab661aSEmmanuel Vadot /* Audio Processing (APE) engine write clients */
3508bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_APEW 0x7b
3518bab661aSEmmanuel Vadot /* VI2FAL writes */
3528bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VI2FALW 0x7c
3538bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVJPGSRD 0x7e
3548bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVJPGSWR 0x7f
3558bab661aSEmmanuel Vadot /* SE Memory Return Data Client Description */
3568bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SESRD 0x80
3578bab661aSEmmanuel Vadot /* SE Memory Write Client Description */
3588bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SESWR 0x81
3598bab661aSEmmanuel Vadot /* AXI AP and DFD-AUX0/1 read clients Both share the same interface on the on MSS */
3608bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AXIAPR 0x82
3618bab661aSEmmanuel Vadot /* AXI AP and DFD-AUX0/1 write clients Both sahre the same interface on MSS */
3628bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AXIAPW 0x83
3638bab661aSEmmanuel Vadot /* ETR read clients */
3648bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ETRR 0x84
3658bab661aSEmmanuel Vadot /* ETR write clients */
3668bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ETRW 0x85
3678bab661aSEmmanuel Vadot /* AXI Switch read client */
3688bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AXISR 0x8c
3698bab661aSEmmanuel Vadot /* AXI Switch write client */
3708bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AXISW 0x8d
3718bab661aSEmmanuel Vadot /* EQOS read client */
3728bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_EQOSR 0x8e
3738bab661aSEmmanuel Vadot /* EQOS write client */
3748bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_EQOSW 0x8f
3758bab661aSEmmanuel Vadot /* UFSHC read client */
3768bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_UFSHCR 0x90
3778bab661aSEmmanuel Vadot /* UFSHC write client */
3788bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_UFSHCW 0x91
3798bab661aSEmmanuel Vadot /* NVDISPLAY read client */
3808bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDISPLAYR 0x92
381e67e8565SEmmanuel Vadot /* BPMP read client */
382e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_BPMPR 0x93
383e67e8565SEmmanuel Vadot /* BPMP write client */
384e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_BPMPW 0x94
385e67e8565SEmmanuel Vadot /* BPMPDMA read client */
386e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_BPMPDMAR 0x95
387e67e8565SEmmanuel Vadot /* BPMPDMA write client */
388e67e8565SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_BPMPDMAW 0x96
3898bab661aSEmmanuel Vadot /* AON read client */
3908bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AONR 0x97
3918bab661aSEmmanuel Vadot /* AON write client */
3928bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AONW 0x98
3938bab661aSEmmanuel Vadot /* AONDMA read client */
3948bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AONDMAR 0x99
3958bab661aSEmmanuel Vadot /* AONDMA write client */
3968bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_AONDMAW 0x9a
3978bab661aSEmmanuel Vadot /* SCE read client */
3988bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SCER 0x9b
3998bab661aSEmmanuel Vadot /* SCE write client */
4008bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SCEW 0x9c
4018bab661aSEmmanuel Vadot /* SCEDMA read client */
4028bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SCEDMAR 0x9d
4038bab661aSEmmanuel Vadot /* SCEDMA write client */
4048bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_SCEDMAW 0x9e
405c9ccf3a3SEmmanuel Vadot /* APEDMA read client */
406c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_APEDMAR 0x9f
407c9ccf3a3SEmmanuel Vadot /* APEDMA write client */
408c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_APEDMAW 0xa0
4098bab661aSEmmanuel Vadot /* NVDISPLAY read client instance 2 */
4108bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVDISPLAYR1 0xa1
4118bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VICSRD1 0xa2
4128bab661aSEmmanuel Vadot /* MSS internal memqual MIU0 read clients */
4138bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU0R 0xa6
4148bab661aSEmmanuel Vadot /* MSS internal memqual MIU0 write clients */
4158bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU0W 0xa7
4168bab661aSEmmanuel Vadot /* MSS internal memqual MIU1 read clients */
4178bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU1R 0xa8
4188bab661aSEmmanuel Vadot /* MSS internal memqual MIU1 write clients */
4198bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU1W 0xa9
4208bab661aSEmmanuel Vadot /* MSS internal memqual MIU2 read clients */
4218bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU2R 0xae
4228bab661aSEmmanuel Vadot /* MSS internal memqual MIU2 write clients */
4238bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU2W 0xaf
4248bab661aSEmmanuel Vadot /* MSS internal memqual MIU3 read clients */
4258bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU3R 0xb0
4268bab661aSEmmanuel Vadot /* MSS internal memqual MIU3 write clients */
4278bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU3W 0xb1
4288bab661aSEmmanuel Vadot /* MSS internal memqual MIU4 read clients */
4298bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU4R 0xb2
4308bab661aSEmmanuel Vadot /* MSS internal memqual MIU4 write clients */
4318bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU4W 0xb3
4328bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DPMUR 0xb4
4338bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DPMUW 0xb5
4348bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL0R 0xb6
4358bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL0W 0xb7
4368bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL1R 0xb8
4378bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL1W 0xb9
4388bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL2R 0xba
4398bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL2W 0xbb
4408bab661aSEmmanuel Vadot /* VI FLACON read clients */
4418bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VIFALR 0xbc
4428bab661aSEmmanuel Vadot /* VIFAL write clients */
4438bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_VIFALW 0xbd
4448bab661aSEmmanuel Vadot /* DLA0ARDA read clients */
4458bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0RDA 0xbe
4468bab661aSEmmanuel Vadot /* DLA0 Falcon read clients */
4478bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0FALRDB 0xbf
4488bab661aSEmmanuel Vadot /* DLA0 write clients */
4498bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0WRA 0xc0
4508bab661aSEmmanuel Vadot /* DLA0 write clients */
4518bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0FALWRB 0xc1
4528bab661aSEmmanuel Vadot /* DLA1ARDA read clients */
4538bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1RDA 0xc2
4548bab661aSEmmanuel Vadot /* DLA1 Falcon read clients */
4558bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1FALRDB 0xc3
4568bab661aSEmmanuel Vadot /* DLA1 write clients */
4578bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1WRA 0xc4
4588bab661aSEmmanuel Vadot /* DLA1 write clients */
4598bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1FALWRB 0xc5
4608bab661aSEmmanuel Vadot /* PVA0RDA read clients */
4618bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0RDA 0xc6
4628bab661aSEmmanuel Vadot /* PVA0RDB read clients */
4638bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0RDB 0xc7
4648bab661aSEmmanuel Vadot /* PVA0RDC read clients */
4658bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0RDC 0xc8
4668bab661aSEmmanuel Vadot /* PVA0WRA write clients */
4678bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0WRA 0xc9
4688bab661aSEmmanuel Vadot /* PVA0WRB write clients */
4698bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0WRB 0xca
4708bab661aSEmmanuel Vadot /* PVA0WRC write clients */
4718bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0WRC 0xcb
4728bab661aSEmmanuel Vadot /* RCE read client */
4738bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_RCER 0xd2
4748bab661aSEmmanuel Vadot /* RCE write client */
4758bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_RCEW 0xd3
4768bab661aSEmmanuel Vadot /* RCEDMA read client */
4778bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_RCEDMAR 0xd4
4788bab661aSEmmanuel Vadot /* RCEDMA write client */
4798bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_RCEDMAW 0xd5
480c9ccf3a3SEmmanuel Vadot /* PCIE0 read clients */
481c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE0R 0xd8
482c9ccf3a3SEmmanuel Vadot /* PCIE0 write clients */
483c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE0W 0xd9
484c9ccf3a3SEmmanuel Vadot /* PCIE1 read clients */
485c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE1R 0xda
486c9ccf3a3SEmmanuel Vadot /* PCIE1 write clients */
487c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE1W 0xdb
488c9ccf3a3SEmmanuel Vadot /* PCIE2 read clients */
489c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE2AR 0xdc
490c9ccf3a3SEmmanuel Vadot /* PCIE2 write clients */
491c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE2AW 0xdd
492c9ccf3a3SEmmanuel Vadot /* PCIE3 read clients */
493c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE3R 0xde
494c9ccf3a3SEmmanuel Vadot /* PCIE3 write clients */
495c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE3W 0xdf
496c9ccf3a3SEmmanuel Vadot /* PCIE4 read clients */
497c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE4R 0xe0
498c9ccf3a3SEmmanuel Vadot /* PCIE4 write clients */
499c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE4W 0xe1
500c9ccf3a3SEmmanuel Vadot /* PCIE5 read clients */
501c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE5R 0xe2
502c9ccf3a3SEmmanuel Vadot /* PCIE5 write clients */
503c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE5W 0xe3
5048bab661aSEmmanuel Vadot /* ISP read client 1 for Crossbar A */
5058bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPFALW 0xe4
5068bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL3R 0xe5
5078bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL3W 0xe6
5088bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL4R 0xe7
5098bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL4W 0xe8
5108bab661aSEmmanuel Vadot /* DLA0ARDA1 read clients */
5118bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA0RDA1 0xe9
5128bab661aSEmmanuel Vadot /* DLA1ARDA1 read clients */
5138bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_DLA1RDA1 0xea
5148bab661aSEmmanuel Vadot /* PVA0RDA1 read clients */
5158bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0RDA1 0xeb
5168bab661aSEmmanuel Vadot /* PVA0RDB1 read clients */
5178bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PVA0RDB1 0xec
518c9ccf3a3SEmmanuel Vadot /* PCIE5r1 read clients */
519c9ccf3a3SEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_PCIE5R1 0xef
5208bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVENCSRD1 0xf0
5218bab661aSEmmanuel Vadot /* ISP read client for Crossbar A */
5228bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_ISPRA1 0xf2
5238bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL0RHP 0xf4
5248bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL1RHP 0xf5
5258bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL2RHP 0xf6
5268bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL3RHP 0xf7
5278bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVL4RHP 0xf8
5288bab661aSEmmanuel Vadot /* MSS internal memqual MIU5 read clients */
5298bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU5R 0xfc
5308bab661aSEmmanuel Vadot /* MSS internal memqual MIU5 write clients */
5318bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU5W 0xfd
5328bab661aSEmmanuel Vadot /* MSS internal memqual MIU6 read clients */
5338bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU6R 0xfe
5348bab661aSEmmanuel Vadot /* MSS internal memqual MIU6 write clients */
5358bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_MIU6W 0xff
5368bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVJPG1SRD 0x123
5378bab661aSEmmanuel Vadot #define TEGRA234_MEMORY_CLIENT_NVJPG1SWR 0x124
538e67e8565SEmmanuel Vadot 
539*f126890aSEmmanuel Vadot /* ICC ID's for dummy MC clients used to represent CPU Clusters */
540*f126890aSEmmanuel Vadot #define TEGRA_ICC_MC_CPU_CLUSTER0       1003
541*f126890aSEmmanuel Vadot #define TEGRA_ICC_MC_CPU_CLUSTER1       1004
542*f126890aSEmmanuel Vadot #define TEGRA_ICC_MC_CPU_CLUSTER2       1005
543*f126890aSEmmanuel Vadot 
544e67e8565SEmmanuel Vadot #endif
545