1*c66ec88fSEmmanuel Vadot #ifndef DT_BINDINGS_MEMORY_TEGRA194_MC_H 2*c66ec88fSEmmanuel Vadot #define DT_BINDINGS_MEMORY_TEGRA194_MC_H 3*c66ec88fSEmmanuel Vadot 4*c66ec88fSEmmanuel Vadot /* special clients */ 5*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_INVALID 0x00 6*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PASSTHROUGH 0x7f 7*c66ec88fSEmmanuel Vadot 8*c66ec88fSEmmanuel Vadot /* host1x clients */ 9*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X 0x01 10*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_CSI 0x02 11*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_VIC 0x03 12*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_VI 0x04 13*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_ISP 0x05 14*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVDEC 0x06 15*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVENC 0x07 16*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVJPG 0x08 17*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVDISPLAY 0x09 18*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_TSEC 0x0a 19*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_TSECB 0x0b 20*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE 0x0c 21*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE1 0x0d 22*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE2 0x0e 23*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE3 0x0f 24*c66ec88fSEmmanuel Vadot 25*c66ec88fSEmmanuel Vadot /* GPU clients */ 26*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPU 0x10 27*c66ec88fSEmmanuel Vadot 28*c66ec88fSEmmanuel Vadot /* other SoC clients */ 29*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_AFI 0x11 30*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HDA 0x12 31*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_ETR 0x13 32*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_EQOS 0x14 33*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_UFSHC 0x15 34*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_AON 0x16 35*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SDMMC4 0x17 36*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SDMMC3 0x18 37*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SDMMC2 0x19 38*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SDMMC1 0x1a 39*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_HOST 0x1b 40*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_DEV 0x1c 41*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SATA 0x1d 42*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE 0x1e 43*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SCE 0x1f 44*c66ec88fSEmmanuel Vadot 45*c66ec88fSEmmanuel Vadot /* GPC DMA clients */ 46*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_0 0x20 47*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_1 0x21 48*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_2 0x22 49*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_3 0x23 50*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_4 0x24 51*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_5 0x25 52*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_6 0x26 53*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_GPCDMA_7 0x27 54*c66ec88fSEmmanuel Vadot 55*c66ec88fSEmmanuel Vadot /* APE DMA clients */ 56*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE_1 0x28 57*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE_2 0x29 58*c66ec88fSEmmanuel Vadot 59*c66ec88fSEmmanuel Vadot /* camera RTCPU */ 60*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_RCE 0x2a 61*c66ec88fSEmmanuel Vadot 62*c66ec88fSEmmanuel Vadot /* camera RTCPU on host1x address space */ 63*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_RCE_1X 0x2b 64*c66ec88fSEmmanuel Vadot 65*c66ec88fSEmmanuel Vadot /* APE DMA clients */ 66*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE_3 0x2c 67*c66ec88fSEmmanuel Vadot 68*c66ec88fSEmmanuel Vadot /* camera RTCPU running on APE */ 69*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE_CAM 0x2d 70*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_APE_CAM_1X 0x2e 71*c66ec88fSEmmanuel Vadot 72*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_RCE_RM 0x2f 73*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_VI_FALCON 0x30 74*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_ISP_FALCON 0x31 75*c66ec88fSEmmanuel Vadot 76*c66ec88fSEmmanuel Vadot /* 77*c66ec88fSEmmanuel Vadot * The BPMP has its SID value hardcoded in the firmware. Changing it requires 78*c66ec88fSEmmanuel Vadot * considerable effort. 79*c66ec88fSEmmanuel Vadot */ 80*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_BPMP 0x32 81*c66ec88fSEmmanuel Vadot 82*c66ec88fSEmmanuel Vadot /* for SMMU tests */ 83*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SMMU_TEST 0x33 84*c66ec88fSEmmanuel Vadot 85*c66ec88fSEmmanuel Vadot /* host1x virtualization channels */ 86*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX0 0x38 87*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX1 0x39 88*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX2 0x3a 89*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX3 0x3b 90*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX4 0x3c 91*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX5 0x3d 92*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX6 0x3e 93*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_CTX7 0x3f 94*c66ec88fSEmmanuel Vadot 95*c66ec88fSEmmanuel Vadot /* host1x command buffers */ 96*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM0 0x40 97*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM1 0x41 98*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM2 0x42 99*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM3 0x43 100*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM4 0x44 101*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM5 0x45 102*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM6 0x46 103*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_HOST1X_VM7 0x47 104*c66ec88fSEmmanuel Vadot 105*c66ec88fSEmmanuel Vadot /* SE data buffers */ 106*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM0 0x48 107*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM1 0x49 108*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM2 0x4a 109*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM3 0x4b 110*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM4 0x4c 111*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM5 0x4d 112*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM6 0x4e 113*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_SE_VM7 0x4f 114*c66ec88fSEmmanuel Vadot 115*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_MIU 0x50 116*c66ec88fSEmmanuel Vadot 117*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVDLA0 0x51 118*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVDLA1 0x52 119*c66ec88fSEmmanuel Vadot 120*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PVA0 0x53 121*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PVA1 0x54 122*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVENC1 0x55 123*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE0 0x56 124*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE1 0x57 125*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE2 0x58 126*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE3 0x59 127*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE4 0x5a 128*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_PCIE5 0x5b 129*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_NVDEC1 0x5c 130*c66ec88fSEmmanuel Vadot 131*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_VF0 0x5d 132*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_VF1 0x5e 133*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_VF2 0x5f 134*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_XUSB_VF3 0x60 135*c66ec88fSEmmanuel Vadot 136*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_RCE_VM3 0x61 137*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_VI_VM2 0x62 138*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_VI_VM3 0x63 139*c66ec88fSEmmanuel Vadot #define TEGRA194_SID_RCE_SERVER 0x64 140*c66ec88fSEmmanuel Vadot 141*c66ec88fSEmmanuel Vadot /* 142*c66ec88fSEmmanuel Vadot * memory client IDs 143*c66ec88fSEmmanuel Vadot */ 144*c66ec88fSEmmanuel Vadot 145*c66ec88fSEmmanuel Vadot /* Misses from System Memory Management Unit (SMMU) Page Table Cache (PTC) */ 146*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PTCR 0x00 147*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU7 read clients */ 148*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU7R 0x01 149*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU7 write clients */ 150*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU7W 0x02 151*c66ec88fSEmmanuel Vadot /* High-definition audio (HDA) read clients */ 152*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_HDAR 0x15 153*c66ec88fSEmmanuel Vadot /* Host channel data read clients */ 154*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_HOST1XDMAR 0x16 155*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENCSRD 0x1c 156*c66ec88fSEmmanuel Vadot /* SATA read clients */ 157*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SATAR 0x1f 158*c66ec88fSEmmanuel Vadot /* Reads from Cortex-A9 4 CPU cores via the L2 cache */ 159*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MPCORER 0x27 160*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENCSWR 0x2b 161*c66ec88fSEmmanuel Vadot /* High-definition audio (HDA) write clients */ 162*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_HDAW 0x35 163*c66ec88fSEmmanuel Vadot /* Writes from Cortex-A9 4 CPU cores via the L2 cache */ 164*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MPCOREW 0x39 165*c66ec88fSEmmanuel Vadot /* SATA write clients */ 166*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SATAW 0x3d 167*c66ec88fSEmmanuel Vadot /* ISP read client for Crossbar A */ 168*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPRA 0x44 169*c66ec88fSEmmanuel Vadot /* ISP read client 1 for Crossbar A */ 170*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPFALR 0x45 171*c66ec88fSEmmanuel Vadot /* ISP Write client for Crossbar A */ 172*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPWA 0x46 173*c66ec88fSEmmanuel Vadot /* ISP Write client Crossbar B */ 174*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPWB 0x47 175*c66ec88fSEmmanuel Vadot /* XUSB_HOST read clients */ 176*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_XUSB_HOSTR 0x4a 177*c66ec88fSEmmanuel Vadot /* XUSB_HOST write clients */ 178*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_XUSB_HOSTW 0x4b 179*c66ec88fSEmmanuel Vadot /* XUSB read clients */ 180*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_XUSB_DEVR 0x4c 181*c66ec88fSEmmanuel Vadot /* XUSB_DEV write clients */ 182*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_XUSB_DEVW 0x4d 183*c66ec88fSEmmanuel Vadot /* sdmmca memory read client */ 184*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCRA 0x60 185*c66ec88fSEmmanuel Vadot /* sdmmc memory read client */ 186*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCR 0x62 187*c66ec88fSEmmanuel Vadot /* sdmmcd memory read client */ 188*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCRAB 0x63 189*c66ec88fSEmmanuel Vadot /* sdmmca memory write client */ 190*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCWA 0x64 191*c66ec88fSEmmanuel Vadot /* sdmmc memory write client */ 192*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCW 0x66 193*c66ec88fSEmmanuel Vadot /* sdmmcd memory write client */ 194*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SDMMCWAB 0x67 195*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VICSRD 0x6c 196*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VICSWR 0x6d 197*c66ec88fSEmmanuel Vadot /* VI Write client */ 198*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VIW 0x72 199*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDECSRD 0x78 200*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDECSWR 0x79 201*c66ec88fSEmmanuel Vadot /* Audio Processing (APE) engine read clients */ 202*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_APER 0x7a 203*c66ec88fSEmmanuel Vadot /* Audio Processing (APE) engine write clients */ 204*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_APEW 0x7b 205*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVJPGSRD 0x7e 206*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVJPGSWR 0x7f 207*c66ec88fSEmmanuel Vadot /* AXI AP and DFD-AUX0/1 read clients Both share the same interface on the on MSS */ 208*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AXIAPR 0x82 209*c66ec88fSEmmanuel Vadot /* AXI AP and DFD-AUX0/1 write clients Both sahre the same interface on MSS */ 210*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AXIAPW 0x83 211*c66ec88fSEmmanuel Vadot /* ETR read clients */ 212*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ETRR 0x84 213*c66ec88fSEmmanuel Vadot /* ETR write clients */ 214*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ETRW 0x85 215*c66ec88fSEmmanuel Vadot /* AXI Switch read client */ 216*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AXISR 0x8c 217*c66ec88fSEmmanuel Vadot /* AXI Switch write client */ 218*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AXISW 0x8d 219*c66ec88fSEmmanuel Vadot /* EQOS read client */ 220*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_EQOSR 0x8e 221*c66ec88fSEmmanuel Vadot /* EQOS write client */ 222*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_EQOSW 0x8f 223*c66ec88fSEmmanuel Vadot /* UFSHC read client */ 224*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_UFSHCR 0x90 225*c66ec88fSEmmanuel Vadot /* UFSHC write client */ 226*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_UFSHCW 0x91 227*c66ec88fSEmmanuel Vadot /* NVDISPLAY read client */ 228*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDISPLAYR 0x92 229*c66ec88fSEmmanuel Vadot /* BPMP read client */ 230*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_BPMPR 0x93 231*c66ec88fSEmmanuel Vadot /* BPMP write client */ 232*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_BPMPW 0x94 233*c66ec88fSEmmanuel Vadot /* BPMPDMA read client */ 234*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_BPMPDMAR 0x95 235*c66ec88fSEmmanuel Vadot /* BPMPDMA write client */ 236*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_BPMPDMAW 0x96 237*c66ec88fSEmmanuel Vadot /* AON read client */ 238*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AONR 0x97 239*c66ec88fSEmmanuel Vadot /* AON write client */ 240*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AONW 0x98 241*c66ec88fSEmmanuel Vadot /* AONDMA read client */ 242*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AONDMAR 0x99 243*c66ec88fSEmmanuel Vadot /* AONDMA write client */ 244*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_AONDMAW 0x9a 245*c66ec88fSEmmanuel Vadot /* SCE read client */ 246*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SCER 0x9b 247*c66ec88fSEmmanuel Vadot /* SCE write client */ 248*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SCEW 0x9c 249*c66ec88fSEmmanuel Vadot /* SCEDMA read client */ 250*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SCEDMAR 0x9d 251*c66ec88fSEmmanuel Vadot /* SCEDMA write client */ 252*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_SCEDMAW 0x9e 253*c66ec88fSEmmanuel Vadot /* APEDMA read client */ 254*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_APEDMAR 0x9f 255*c66ec88fSEmmanuel Vadot /* APEDMA write client */ 256*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_APEDMAW 0xa0 257*c66ec88fSEmmanuel Vadot /* NVDISPLAY read client instance 2 */ 258*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 0xa1 259*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VICSRD1 0xa2 260*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDECSRD1 0xa3 261*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU0 read clients */ 262*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU0R 0xa6 263*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU0 write clients */ 264*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU0W 0xa7 265*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU1 read clients */ 266*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU1R 0xa8 267*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU1 write clients */ 268*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU1W 0xa9 269*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU2 read clients */ 270*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU2R 0xae 271*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU2 write clients */ 272*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU2W 0xaf 273*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU3 read clients */ 274*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU3R 0xb0 275*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU3 write clients */ 276*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU3W 0xb1 277*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU4 read clients */ 278*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU4R 0xb2 279*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU4 write clients */ 280*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU4W 0xb3 281*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DPMUR 0xb4 282*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DPMUW 0xb5 283*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL0R 0xb6 284*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL0W 0xb7 285*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL1R 0xb8 286*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL1W 0xb9 287*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL2R 0xba 288*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL2W 0xbb 289*c66ec88fSEmmanuel Vadot /* VI FLACON read clients */ 290*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VIFALR 0xbc 291*c66ec88fSEmmanuel Vadot /* VIFAL write clients */ 292*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_VIFALW 0xbd 293*c66ec88fSEmmanuel Vadot /* DLA0ARDA read clients */ 294*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA0RDA 0xbe 295*c66ec88fSEmmanuel Vadot /* DLA0 Falcon read clients */ 296*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA0FALRDB 0xbf 297*c66ec88fSEmmanuel Vadot /* DLA0 write clients */ 298*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA0WRA 0xc0 299*c66ec88fSEmmanuel Vadot /* DLA0 write clients */ 300*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA0FALWRB 0xc1 301*c66ec88fSEmmanuel Vadot /* DLA1ARDA read clients */ 302*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA1RDA 0xc2 303*c66ec88fSEmmanuel Vadot /* DLA1 Falcon read clients */ 304*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA1FALRDB 0xc3 305*c66ec88fSEmmanuel Vadot /* DLA1 write clients */ 306*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA1WRA 0xc4 307*c66ec88fSEmmanuel Vadot /* DLA1 write clients */ 308*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA1FALWRB 0xc5 309*c66ec88fSEmmanuel Vadot /* PVA0RDA read clients */ 310*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0RDA 0xc6 311*c66ec88fSEmmanuel Vadot /* PVA0RDB read clients */ 312*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0RDB 0xc7 313*c66ec88fSEmmanuel Vadot /* PVA0RDC read clients */ 314*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0RDC 0xc8 315*c66ec88fSEmmanuel Vadot /* PVA0WRA write clients */ 316*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0WRA 0xc9 317*c66ec88fSEmmanuel Vadot /* PVA0WRB write clients */ 318*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0WRB 0xca 319*c66ec88fSEmmanuel Vadot /* PVA0WRC write clients */ 320*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0WRC 0xcb 321*c66ec88fSEmmanuel Vadot /* PVA1RDA read clients */ 322*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1RDA 0xcc 323*c66ec88fSEmmanuel Vadot /* PVA1RDB read clients */ 324*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1RDB 0xcd 325*c66ec88fSEmmanuel Vadot /* PVA1RDC read clients */ 326*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1RDC 0xce 327*c66ec88fSEmmanuel Vadot /* PVA1WRA write clients */ 328*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1WRA 0xcf 329*c66ec88fSEmmanuel Vadot /* PVA1WRB write clients */ 330*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1WRB 0xd0 331*c66ec88fSEmmanuel Vadot /* PVA1WRC write clients */ 332*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1WRC 0xd1 333*c66ec88fSEmmanuel Vadot /* RCE read client */ 334*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_RCER 0xd2 335*c66ec88fSEmmanuel Vadot /* RCE write client */ 336*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_RCEW 0xd3 337*c66ec88fSEmmanuel Vadot /* RCEDMA read client */ 338*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_RCEDMAR 0xd4 339*c66ec88fSEmmanuel Vadot /* RCEDMA write client */ 340*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_RCEDMAW 0xd5 341*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENC1SRD 0xd6 342*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENC1SWR 0xd7 343*c66ec88fSEmmanuel Vadot /* PCIE0 read clients */ 344*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE0R 0xd8 345*c66ec88fSEmmanuel Vadot /* PCIE0 write clients */ 346*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE0W 0xd9 347*c66ec88fSEmmanuel Vadot /* PCIE1 read clients */ 348*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE1R 0xda 349*c66ec88fSEmmanuel Vadot /* PCIE1 write clients */ 350*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE1W 0xdb 351*c66ec88fSEmmanuel Vadot /* PCIE2 read clients */ 352*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE2AR 0xdc 353*c66ec88fSEmmanuel Vadot /* PCIE2 write clients */ 354*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE2AW 0xdd 355*c66ec88fSEmmanuel Vadot /* PCIE3 read clients */ 356*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE3R 0xde 357*c66ec88fSEmmanuel Vadot /* PCIE3 write clients */ 358*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE3W 0xdf 359*c66ec88fSEmmanuel Vadot /* PCIE4 read clients */ 360*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE4R 0xe0 361*c66ec88fSEmmanuel Vadot /* PCIE4 write clients */ 362*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE4W 0xe1 363*c66ec88fSEmmanuel Vadot /* PCIE5 read clients */ 364*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE5R 0xe2 365*c66ec88fSEmmanuel Vadot /* PCIE5 write clients */ 366*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE5W 0xe3 367*c66ec88fSEmmanuel Vadot /* ISP read client 1 for Crossbar A */ 368*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPFALW 0xe4 369*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL3R 0xe5 370*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL3W 0xe6 371*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL4R 0xe7 372*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL4W 0xe8 373*c66ec88fSEmmanuel Vadot /* DLA0ARDA1 read clients */ 374*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA0RDA1 0xe9 375*c66ec88fSEmmanuel Vadot /* DLA1ARDA1 read clients */ 376*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_DLA1RDA1 0xea 377*c66ec88fSEmmanuel Vadot /* PVA0RDA1 read clients */ 378*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0RDA1 0xeb 379*c66ec88fSEmmanuel Vadot /* PVA0RDB1 read clients */ 380*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA0RDB1 0xec 381*c66ec88fSEmmanuel Vadot /* PVA1RDA1 read clients */ 382*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1RDA1 0xed 383*c66ec88fSEmmanuel Vadot /* PVA1RDB1 read clients */ 384*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PVA1RDB1 0xee 385*c66ec88fSEmmanuel Vadot /* PCIE5r1 read clients */ 386*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE5R1 0xef 387*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENCSRD1 0xf0 388*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVENC1SRD1 0xf1 389*c66ec88fSEmmanuel Vadot /* ISP read client for Crossbar A */ 390*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_ISPRA1 0xf2 391*c66ec88fSEmmanuel Vadot /* PCIE0 read clients */ 392*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_PCIE0R1 0xf3 393*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL0RHP 0xf4 394*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL1RHP 0xf5 395*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL2RHP 0xf6 396*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL3RHP 0xf7 397*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVL4RHP 0xf8 398*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDEC1SRD 0xf9 399*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDEC1SRD1 0xfa 400*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_NVDEC1SWR 0xfb 401*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU5 read clients */ 402*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU5R 0xfc 403*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU5 write clients */ 404*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU5W 0xfd 405*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU6 read clients */ 406*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU6R 0xfe 407*c66ec88fSEmmanuel Vadot /* MSS internal memqual MIU6 write clients */ 408*c66ec88fSEmmanuel Vadot #define TEGRA194_MEMORY_CLIENT_MIU6W 0xff 409*c66ec88fSEmmanuel Vadot 410*c66ec88fSEmmanuel Vadot #endif 411