1*c66ec88fSEmmanuel Vadot #ifndef DT_BINDINGS_MEMORY_TEGRA186_MC_H 2*c66ec88fSEmmanuel Vadot #define DT_BINDINGS_MEMORY_TEGRA186_MC_H 3*c66ec88fSEmmanuel Vadot 4*c66ec88fSEmmanuel Vadot /* special clients */ 5*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_INVALID 0x00 6*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_PASSTHROUGH 0x7f 7*c66ec88fSEmmanuel Vadot 8*c66ec88fSEmmanuel Vadot /* host1x clients */ 9*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X 0x01 10*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_CSI 0x02 11*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_VIC 0x03 12*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_VI 0x04 13*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_ISP 0x05 14*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_NVDEC 0x06 15*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_NVENC 0x07 16*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_NVJPG 0x08 17*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_NVDISPLAY 0x09 18*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_TSEC 0x0a 19*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_TSECB 0x0b 20*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE 0x0c 21*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE1 0x0d 22*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE2 0x0e 23*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE3 0x0f 24*c66ec88fSEmmanuel Vadot 25*c66ec88fSEmmanuel Vadot /* GPU clients */ 26*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPU 0x10 27*c66ec88fSEmmanuel Vadot 28*c66ec88fSEmmanuel Vadot /* other SoC clients */ 29*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_AFI 0x11 30*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HDA 0x12 31*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_ETR 0x13 32*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_EQOS 0x14 33*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_UFSHC 0x15 34*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_AON 0x16 35*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SDMMC4 0x17 36*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SDMMC3 0x18 37*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SDMMC2 0x19 38*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SDMMC1 0x1a 39*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_XUSB_HOST 0x1b 40*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_XUSB_DEV 0x1c 41*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SATA 0x1d 42*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE 0x1e 43*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SCE 0x1f 44*c66ec88fSEmmanuel Vadot 45*c66ec88fSEmmanuel Vadot /* GPC DMA clients */ 46*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_0 0x20 47*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_1 0x21 48*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_2 0x22 49*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_3 0x23 50*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_4 0x24 51*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_5 0x25 52*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_6 0x26 53*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_GPCDMA_7 0x27 54*c66ec88fSEmmanuel Vadot 55*c66ec88fSEmmanuel Vadot /* APE DMA clients */ 56*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE_1 0x28 57*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE_2 0x29 58*c66ec88fSEmmanuel Vadot 59*c66ec88fSEmmanuel Vadot /* camera RTCPU */ 60*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_RCE 0x2a 61*c66ec88fSEmmanuel Vadot 62*c66ec88fSEmmanuel Vadot /* camera RTCPU on host1x address space */ 63*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_RCE_1X 0x2b 64*c66ec88fSEmmanuel Vadot 65*c66ec88fSEmmanuel Vadot /* APE DMA clients */ 66*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE_3 0x2c 67*c66ec88fSEmmanuel Vadot 68*c66ec88fSEmmanuel Vadot /* camera RTCPU running on APE */ 69*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE_CAM 0x2d 70*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_APE_CAM_1X 0x2e 71*c66ec88fSEmmanuel Vadot 72*c66ec88fSEmmanuel Vadot /* 73*c66ec88fSEmmanuel Vadot * The BPMP has its SID value hardcoded in the firmware. Changing it requires 74*c66ec88fSEmmanuel Vadot * considerable effort. 75*c66ec88fSEmmanuel Vadot */ 76*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_BPMP 0x32 77*c66ec88fSEmmanuel Vadot 78*c66ec88fSEmmanuel Vadot /* for SMMU tests */ 79*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SMMU_TEST 0x33 80*c66ec88fSEmmanuel Vadot 81*c66ec88fSEmmanuel Vadot /* host1x virtualization channels */ 82*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX0 0x38 83*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX1 0x39 84*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX2 0x3a 85*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX3 0x3b 86*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX4 0x3c 87*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX5 0x3d 88*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX6 0x3e 89*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_CTX7 0x3f 90*c66ec88fSEmmanuel Vadot 91*c66ec88fSEmmanuel Vadot /* host1x command buffers */ 92*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM0 0x40 93*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM1 0x41 94*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM2 0x42 95*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM3 0x43 96*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM4 0x44 97*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM5 0x45 98*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM6 0x46 99*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_HOST1X_VM7 0x47 100*c66ec88fSEmmanuel Vadot 101*c66ec88fSEmmanuel Vadot /* SE data buffers */ 102*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM0 0x48 103*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM1 0x49 104*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM2 0x4a 105*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM3 0x4b 106*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM4 0x4c 107*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM5 0x4d 108*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM6 0x4e 109*c66ec88fSEmmanuel Vadot #define TEGRA186_SID_SE_VM7 0x4f 110*c66ec88fSEmmanuel Vadot 111*c66ec88fSEmmanuel Vadot /* 112*c66ec88fSEmmanuel Vadot * memory client IDs 113*c66ec88fSEmmanuel Vadot */ 114*c66ec88fSEmmanuel Vadot 115*c66ec88fSEmmanuel Vadot /* Misses from System Memory Management Unit (SMMU) Page Table Cache (PTC) */ 116*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_PTCR 0x00 117*c66ec88fSEmmanuel Vadot /* PCIE reads */ 118*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AFIR 0x0e 119*c66ec88fSEmmanuel Vadot /* High-definition audio (HDA) reads */ 120*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_HDAR 0x15 121*c66ec88fSEmmanuel Vadot /* Host channel data reads */ 122*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_HOST1XDMAR 0x16 123*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVENCSRD 0x1c 124*c66ec88fSEmmanuel Vadot /* SATA reads */ 125*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SATAR 0x1f 126*c66ec88fSEmmanuel Vadot /* Reads from Cortex-A9 4 CPU cores via the L2 cache */ 127*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_MPCORER 0x27 128*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVENCSWR 0x2b 129*c66ec88fSEmmanuel Vadot /* PCIE writes */ 130*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AFIW 0x31 131*c66ec88fSEmmanuel Vadot /* High-definition audio (HDA) writes */ 132*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_HDAW 0x35 133*c66ec88fSEmmanuel Vadot /* Writes from Cortex-A9 4 CPU cores via the L2 cache */ 134*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_MPCOREW 0x39 135*c66ec88fSEmmanuel Vadot /* SATA writes */ 136*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SATAW 0x3d 137*c66ec88fSEmmanuel Vadot /* ISP Read client for Crossbar A */ 138*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_ISPRA 0x44 139*c66ec88fSEmmanuel Vadot /* ISP Write client for Crossbar A */ 140*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_ISPWA 0x46 141*c66ec88fSEmmanuel Vadot /* ISP Write client Crossbar B */ 142*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_ISPWB 0x47 143*c66ec88fSEmmanuel Vadot /* XUSB reads */ 144*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_XUSB_HOSTR 0x4a 145*c66ec88fSEmmanuel Vadot /* XUSB_HOST writes */ 146*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_XUSB_HOSTW 0x4b 147*c66ec88fSEmmanuel Vadot /* XUSB reads */ 148*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_XUSB_DEVR 0x4c 149*c66ec88fSEmmanuel Vadot /* XUSB_DEV writes */ 150*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_XUSB_DEVW 0x4d 151*c66ec88fSEmmanuel Vadot /* TSEC Memory Return Data Client Description */ 152*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_TSECSRD 0x54 153*c66ec88fSEmmanuel Vadot /* TSEC Memory Write Client Description */ 154*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_TSECSWR 0x55 155*c66ec88fSEmmanuel Vadot /* 3D, ltcx reads instance 0 */ 156*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_GPUSRD 0x58 157*c66ec88fSEmmanuel Vadot /* 3D, ltcx writes instance 0 */ 158*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_GPUSWR 0x59 159*c66ec88fSEmmanuel Vadot /* sdmmca memory read client */ 160*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCRA 0x60 161*c66ec88fSEmmanuel Vadot /* sdmmcbmemory read client */ 162*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCRAA 0x61 163*c66ec88fSEmmanuel Vadot /* sdmmc memory read client */ 164*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCR 0x62 165*c66ec88fSEmmanuel Vadot /* sdmmcd memory read client */ 166*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCRAB 0x63 167*c66ec88fSEmmanuel Vadot /* sdmmca memory write client */ 168*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCWA 0x64 169*c66ec88fSEmmanuel Vadot /* sdmmcb memory write client */ 170*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCWAA 0x65 171*c66ec88fSEmmanuel Vadot /* sdmmc memory write client */ 172*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCW 0x66 173*c66ec88fSEmmanuel Vadot /* sdmmcd memory write client */ 174*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SDMMCWAB 0x67 175*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_VICSRD 0x6c 176*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_VICSWR 0x6d 177*c66ec88fSEmmanuel Vadot /* VI Write client */ 178*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_VIW 0x72 179*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVDECSRD 0x78 180*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVDECSWR 0x79 181*c66ec88fSEmmanuel Vadot /* Audio Processing (APE) engine reads */ 182*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_APER 0x7a 183*c66ec88fSEmmanuel Vadot /* Audio Processing (APE) engine writes */ 184*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_APEW 0x7b 185*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVJPGSRD 0x7e 186*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVJPGSWR 0x7f 187*c66ec88fSEmmanuel Vadot /* SE Memory Return Data Client Description */ 188*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SESRD 0x80 189*c66ec88fSEmmanuel Vadot /* SE Memory Write Client Description */ 190*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SESWR 0x81 191*c66ec88fSEmmanuel Vadot /* ETR reads */ 192*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_ETRR 0x84 193*c66ec88fSEmmanuel Vadot /* ETR writes */ 194*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_ETRW 0x85 195*c66ec88fSEmmanuel Vadot /* TSECB Memory Return Data Client Description */ 196*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_TSECSRDB 0x86 197*c66ec88fSEmmanuel Vadot /* TSECB Memory Write Client Description */ 198*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_TSECSWRB 0x87 199*c66ec88fSEmmanuel Vadot /* 3D, ltcx reads instance 1 */ 200*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_GPUSRD2 0x88 201*c66ec88fSEmmanuel Vadot /* 3D, ltcx writes instance 1 */ 202*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_GPUSWR2 0x89 203*c66ec88fSEmmanuel Vadot /* AXI Switch read client */ 204*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AXISR 0x8c 205*c66ec88fSEmmanuel Vadot /* AXI Switch write client */ 206*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AXISW 0x8d 207*c66ec88fSEmmanuel Vadot /* EQOS read client */ 208*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_EQOSR 0x8e 209*c66ec88fSEmmanuel Vadot /* EQOS write client */ 210*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_EQOSW 0x8f 211*c66ec88fSEmmanuel Vadot /* UFSHC read client */ 212*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_UFSHCR 0x90 213*c66ec88fSEmmanuel Vadot /* UFSHC write client */ 214*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_UFSHCW 0x91 215*c66ec88fSEmmanuel Vadot /* NVDISPLAY read client */ 216*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVDISPLAYR 0x92 217*c66ec88fSEmmanuel Vadot /* BPMP read client */ 218*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_BPMPR 0x93 219*c66ec88fSEmmanuel Vadot /* BPMP write client */ 220*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_BPMPW 0x94 221*c66ec88fSEmmanuel Vadot /* BPMPDMA read client */ 222*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_BPMPDMAR 0x95 223*c66ec88fSEmmanuel Vadot /* BPMPDMA write client */ 224*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_BPMPDMAW 0x96 225*c66ec88fSEmmanuel Vadot /* AON read client */ 226*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AONR 0x97 227*c66ec88fSEmmanuel Vadot /* AON write client */ 228*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AONW 0x98 229*c66ec88fSEmmanuel Vadot /* AONDMA read client */ 230*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AONDMAR 0x99 231*c66ec88fSEmmanuel Vadot /* AONDMA write client */ 232*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_AONDMAW 0x9a 233*c66ec88fSEmmanuel Vadot /* SCE read client */ 234*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SCER 0x9b 235*c66ec88fSEmmanuel Vadot /* SCE write client */ 236*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SCEW 0x9c 237*c66ec88fSEmmanuel Vadot /* SCEDMA read client */ 238*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SCEDMAR 0x9d 239*c66ec88fSEmmanuel Vadot /* SCEDMA write client */ 240*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_SCEDMAW 0x9e 241*c66ec88fSEmmanuel Vadot /* APEDMA read client */ 242*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_APEDMAR 0x9f 243*c66ec88fSEmmanuel Vadot /* APEDMA write client */ 244*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_APEDMAW 0xa0 245*c66ec88fSEmmanuel Vadot /* NVDISPLAY read client instance 2 */ 246*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVDISPLAYR1 0xa1 247*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_VICSRD1 0xa2 248*c66ec88fSEmmanuel Vadot #define TEGRA186_MEMORY_CLIENT_NVDECSRD1 0xa3 249*c66ec88fSEmmanuel Vadot 250*c66ec88fSEmmanuel Vadot #endif 251