1*d5b0e70fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*d5b0e70fSEmmanuel Vadot /* 3*d5b0e70fSEmmanuel Vadot * Copyright (c) 2022 MediaTek Inc. 4*d5b0e70fSEmmanuel Vadot * Author: Yong Wu <yong.wu@mediatek.com> 5*d5b0e70fSEmmanuel Vadot */ 6*d5b0e70fSEmmanuel Vadot #ifndef _DT_BINDINGS_MEMORY_MT8195_LARB_PORT_H_ 7*d5b0e70fSEmmanuel Vadot #define _DT_BINDINGS_MEMORY_MT8195_LARB_PORT_H_ 8*d5b0e70fSEmmanuel Vadot 9*d5b0e70fSEmmanuel Vadot #include <dt-bindings/memory/mtk-memory-port.h> 10*d5b0e70fSEmmanuel Vadot 11*d5b0e70fSEmmanuel Vadot /* 12*d5b0e70fSEmmanuel Vadot * MM IOMMU supports 16GB dma address. We separate it to four ranges: 13*d5b0e70fSEmmanuel Vadot * 0 ~ 4G; 4G ~ 8G; 8G ~ 12G; 12G ~ 16G, we could adjust these masters 14*d5b0e70fSEmmanuel Vadot * locate in anyone region. BUT: 15*d5b0e70fSEmmanuel Vadot * a) Make sure all the ports inside a larb are in one range. 16*d5b0e70fSEmmanuel Vadot * b) The iova of any master can NOT cross the 4G/8G/12G boundary. 17*d5b0e70fSEmmanuel Vadot * 18*d5b0e70fSEmmanuel Vadot * This is the suggested mapping in this SoC: 19*d5b0e70fSEmmanuel Vadot * 20*d5b0e70fSEmmanuel Vadot * modules dma-address-region larbs-ports 21*d5b0e70fSEmmanuel Vadot * disp 0 ~ 4G larb0/1/2/3 22*d5b0e70fSEmmanuel Vadot * vcodec 4G ~ 8G larb19/20/21/22/23/24 23*d5b0e70fSEmmanuel Vadot * cam/mdp 8G ~ 12G the other larbs. 24*d5b0e70fSEmmanuel Vadot * N/A 12G ~ 16G 25*d5b0e70fSEmmanuel Vadot * CCU0 0x24000_0000 ~ 0x243ff_ffff larb18: port 0/1 26*d5b0e70fSEmmanuel Vadot * CCU1 0x24400_0000 ~ 0x247ff_ffff larb18: port 2/3 27*d5b0e70fSEmmanuel Vadot * 28*d5b0e70fSEmmanuel Vadot * This SoC have two IOMMU HWs, this is the detailed connected information: 29*d5b0e70fSEmmanuel Vadot * iommu-vdo: larb0/2/5/7/9/10/11/13/17/19/21/24/25/28 30*d5b0e70fSEmmanuel Vadot * iommu-vpp: larb1/3/4/6/8/12/14/16/18/20/22/23/26/27 31*d5b0e70fSEmmanuel Vadot */ 32*d5b0e70fSEmmanuel Vadot 33*d5b0e70fSEmmanuel Vadot /* MM IOMMU ports */ 34*d5b0e70fSEmmanuel Vadot /* larb0 */ 35*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_RDMA0 MTK_M4U_ID(0, 0) 36*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_WDMA0 MTK_M4U_ID(0, 1) 37*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_OVL0_RDMA0 MTK_M4U_ID(0, 2) 38*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_OVL0_RDMA1 MTK_M4U_ID(0, 3) 39*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_OVL0_HDR MTK_M4U_ID(0, 4) 40*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L0_DISP_FAKE0 MTK_M4U_ID(0, 5) 41*d5b0e70fSEmmanuel Vadot 42*d5b0e70fSEmmanuel Vadot /* larb1 */ 43*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_RDMA0 MTK_M4U_ID(1, 0) 44*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_WDMA0 MTK_M4U_ID(1, 1) 45*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_OVL0_RDMA0 MTK_M4U_ID(1, 2) 46*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_OVL0_RDMA1 MTK_M4U_ID(1, 3) 47*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_OVL0_HDR MTK_M4U_ID(1, 4) 48*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L1_DISP_FAKE0 MTK_M4U_ID(1, 5) 49*d5b0e70fSEmmanuel Vadot 50*d5b0e70fSEmmanuel Vadot /* larb2 */ 51*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L2_MDP_RDMA0 MTK_M4U_ID(2, 0) 52*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L2_MDP_RDMA2 MTK_M4U_ID(2, 1) 53*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L2_MDP_RDMA4 MTK_M4U_ID(2, 2) 54*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L2_MDP_RDMA6 MTK_M4U_ID(2, 3) 55*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L2_DISP_FAKE1 MTK_M4U_ID(2, 4) 56*d5b0e70fSEmmanuel Vadot 57*d5b0e70fSEmmanuel Vadot /* larb3 */ 58*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_MDP_RDMA1 MTK_M4U_ID(3, 0) 59*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_MDP_RDMA3 MTK_M4U_ID(3, 1) 60*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_MDP_RDMA5 MTK_M4U_ID(3, 2) 61*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_MDP_RDMA7 MTK_M4U_ID(3, 3) 62*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_HDR_DS MTK_M4U_ID(3, 4) 63*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_HDR_ADL MTK_M4U_ID(3, 5) 64*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L3_DISP_FAKE1 MTK_M4U_ID(3, 6) 65*d5b0e70fSEmmanuel Vadot 66*d5b0e70fSEmmanuel Vadot /* larb4 */ 67*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L4_MDP_RDMA MTK_M4U_ID(4, 0) 68*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L4_MDP_FG MTK_M4U_ID(4, 1) 69*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L4_MDP_OVL MTK_M4U_ID(4, 2) 70*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L4_MDP_WROT MTK_M4U_ID(4, 3) 71*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L4_FAKE MTK_M4U_ID(4, 4) 72*d5b0e70fSEmmanuel Vadot 73*d5b0e70fSEmmanuel Vadot /* larb5 */ 74*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP1_MDP_RDMA MTK_M4U_ID(5, 0) 75*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP1_MDP_FG MTK_M4U_ID(5, 1) 76*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP1_MDP_OVL MTK_M4U_ID(5, 2) 77*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP1_MDP_WROT MTK_M4U_ID(5, 3) 78*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP2_MDP_RDMA MTK_M4U_ID(5, 4) 79*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP2_MDP_FG MTK_M4U_ID(5, 5) 80*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_SVPP2_MDP_WROT MTK_M4U_ID(5, 6) 81*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L5_FAKE MTK_M4U_ID(5, 7) 82*d5b0e70fSEmmanuel Vadot 83*d5b0e70fSEmmanuel Vadot /* larb6 */ 84*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L6_SVPP3_MDP_RDMA MTK_M4U_ID(6, 0) 85*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L6_SVPP3_MDP_FG MTK_M4U_ID(6, 1) 86*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L6_SVPP3_MDP_WROT MTK_M4U_ID(6, 2) 87*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L6_FAKE MTK_M4U_ID(6, 3) 88*d5b0e70fSEmmanuel Vadot 89*d5b0e70fSEmmanuel Vadot /* larb7 */ 90*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L7_IMG_WPE_RDMA0 MTK_M4U_ID(7, 0) 91*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L7_IMG_WPE_RDMA1 MTK_M4U_ID(7, 1) 92*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L7_IMG_WPE_WDMA0 MTK_M4U_ID(7, 2) 93*d5b0e70fSEmmanuel Vadot 94*d5b0e70fSEmmanuel Vadot /* larb8 */ 95*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L8_IMG_WPE_RDMA0 MTK_M4U_ID(8, 0) 96*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L8_IMG_WPE_RDMA1 MTK_M4U_ID(8, 1) 97*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L8_IMG_WPE_WDMA0 MTK_M4U_ID(8, 2) 98*d5b0e70fSEmmanuel Vadot 99*d5b0e70fSEmmanuel Vadot /* larb9 */ 100*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGI_T1_A MTK_M4U_ID(9, 0) 101*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGBI_T1_A MTK_M4U_ID(9, 1) 102*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGCI_T1_A MTK_M4U_ID(9, 2) 103*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_SMTI_T1_A MTK_M4U_ID(9, 3) 104*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_TNCSTI_T1_A MTK_M4U_ID(9, 4) 105*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_TNCSTI_T4_A MTK_M4U_ID(9, 5) 106*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_YUVO_T1_A MTK_M4U_ID(9, 6) 107*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_TIMGO_T1_A MTK_M4U_ID(9, 7) 108*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_YUVO_T2_A MTK_M4U_ID(9, 8) 109*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGI_T1_B MTK_M4U_ID(9, 9) 110*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGBI_T1_B MTK_M4U_ID(9, 10) 111*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_IMGCI_T1_B MTK_M4U_ID(9, 11) 112*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_YUVO_T5_A MTK_M4U_ID(9, 12) 113*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_SMTI_T1_B MTK_M4U_ID(9, 13) 114*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_TNCSO_T1_A MTK_M4U_ID(9, 14) 115*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_SMTO_T1_A MTK_M4U_ID(9, 15) 116*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_TNCSTO_T1_A MTK_M4U_ID(9, 16) 117*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_YUVO_T2_B MTK_M4U_ID(9, 17) 118*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_YUVO_T5_B MTK_M4U_ID(9, 18) 119*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L9_IMG_SMTO_T1_B MTK_M4U_ID(9, 19) 120*d5b0e70fSEmmanuel Vadot 121*d5b0e70fSEmmanuel Vadot /* larb10 */ 122*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMGI_D1_A MTK_M4U_ID(10, 0) 123*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMGCI_D1_A MTK_M4U_ID(10, 1) 124*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_DEPI_D1_A MTK_M4U_ID(10, 2) 125*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_DMGI_D1_A MTK_M4U_ID(10, 3) 126*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_VIPI_D1_A MTK_M4U_ID(10, 4) 127*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_TNRWI_D1_A MTK_M4U_ID(10, 5) 128*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_RECI_D1_A MTK_M4U_ID(10, 6) 129*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_SMTI_D1_A MTK_M4U_ID(10, 7) 130*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_SMTI_D6_A MTK_M4U_ID(10, 8) 131*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGI_P1_A MTK_M4U_ID(10, 9) 132*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGBI_P1_A MTK_M4U_ID(10, 10) 133*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGCI_P1_A MTK_M4U_ID(10, 11) 134*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGI_P1_B MTK_M4U_ID(10, 12) 135*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGBI_P1_B MTK_M4U_ID(10, 13) 136*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_PIMGCI_P1_B MTK_M4U_ID(10, 14) 137*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMG3O_D1_A MTK_M4U_ID(10, 15) 138*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMG4O_D1_A MTK_M4U_ID(10, 16) 139*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMG3CO_D1_A MTK_M4U_ID(10, 17) 140*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_FEO_D1_A MTK_M4U_ID(10, 18) 141*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_IMG2O_D1_A MTK_M4U_ID(10, 19) 142*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_TNRWO_D1_A MTK_M4U_ID(10, 20) 143*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_SMTO_D1_A MTK_M4U_ID(10, 21) 144*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_WROT_P1_A MTK_M4U_ID(10, 22) 145*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L10_IMG_WROT_P1_B MTK_M4U_ID(10, 23) 146*d5b0e70fSEmmanuel Vadot 147*d5b0e70fSEmmanuel Vadot /* larb11 */ 148*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_EIS_RDMA0_A MTK_M4U_ID(11, 0) 149*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_EIS_RDMA1_A MTK_M4U_ID(11, 1) 150*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_EIS_WDMA0_A MTK_M4U_ID(11, 2) 151*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_TNR_RDMA0_A MTK_M4U_ID(11, 3) 152*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_TNR_RDMA1_A MTK_M4U_ID(11, 4) 153*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_TNR_WDMA0_A MTK_M4U_ID(11, 5) 154*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_EIS_CQ0_A MTK_M4U_ID(11, 6) 155*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_EIS_CQ1_A MTK_M4U_ID(11, 7) 156*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_TNR_CQ0_A MTK_M4U_ID(11, 8) 157*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L11_IMG_WPE_TNR_CQ1_A MTK_M4U_ID(11, 9) 158*d5b0e70fSEmmanuel Vadot 159*d5b0e70fSEmmanuel Vadot /* larb12 */ 160*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_FDVT_RDA MTK_M4U_ID(12, 0) 161*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_FDVT_RDB MTK_M4U_ID(12, 1) 162*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_FDVT_WRA MTK_M4U_ID(12, 2) 163*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_FDVT_WRB MTK_M4U_ID(12, 3) 164*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_ME_RDMA MTK_M4U_ID(12, 4) 165*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_ME_WDMA MTK_M4U_ID(12, 5) 166*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_DVS_RDMA MTK_M4U_ID(12, 6) 167*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_DVS_WDMA MTK_M4U_ID(12, 7) 168*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_DVP_RDMA MTK_M4U_ID(12, 8) 169*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L12_IMG_DVP_WDMA MTK_M4U_ID(12, 9) 170*d5b0e70fSEmmanuel Vadot 171*d5b0e70fSEmmanuel Vadot /* larb13 */ 172*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_CAMSV_CQI_E1 MTK_M4U_ID(13, 0) 173*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_CAMSV_CQI_E2 MTK_M4U_ID(13, 1) 174*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_GCAMSV_A_IMGO_0 MTK_M4U_ID(13, 2) 175*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_SCAMSV_A_IMGO_0 MTK_M4U_ID(13, 3) 176*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_GCAMSV_B_IMGO_0 MTK_M4U_ID(13, 4) 177*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_GCAMSV_B_IMGO_1 MTK_M4U_ID(13, 5) 178*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_GCAMSV_A_UFEO_0 MTK_M4U_ID(13, 6) 179*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_GCAMSV_B_UFEO_0 MTK_M4U_ID(13, 7) 180*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_PDAI_0 MTK_M4U_ID(13, 8) 181*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L13_CAM_FAKE MTK_M4U_ID(13, 9) 182*d5b0e70fSEmmanuel Vadot 183*d5b0e70fSEmmanuel Vadot /* larb14 */ 184*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_GCAMSV_A_IMGO_1 MTK_M4U_ID(14, 0) 185*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_SCAMSV_A_IMGO_1 MTK_M4U_ID(14, 1) 186*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_GCAMSV_B_IMGO_0 MTK_M4U_ID(14, 2) 187*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_GCAMSV_B_IMGO_1 MTK_M4U_ID(14, 3) 188*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_SCAMSV_B_IMGO_0 MTK_M4U_ID(14, 4) 189*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_SCAMSV_B_IMGO_1 MTK_M4U_ID(14, 5) 190*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_IPUI MTK_M4U_ID(14, 6) 191*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_IPU2I MTK_M4U_ID(14, 7) 192*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_IPUO MTK_M4U_ID(14, 8) 193*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_IPU2O MTK_M4U_ID(14, 9) 194*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_IPU3O MTK_M4U_ID(14, 10) 195*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_GCAMSV_A_UFEO_1 MTK_M4U_ID(14, 11) 196*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_GCAMSV_B_UFEO_1 MTK_M4U_ID(14, 12) 197*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_PDAI_1 MTK_M4U_ID(14, 13) 198*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L14_CAM_PDAO MTK_M4U_ID(14, 14) 199*d5b0e70fSEmmanuel Vadot 200*d5b0e70fSEmmanuel Vadot /* larb15: null */ 201*d5b0e70fSEmmanuel Vadot 202*d5b0e70fSEmmanuel Vadot /* larb16 */ 203*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_IMGO_R1 MTK_M4U_ID(16, 0) 204*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_CQI_R1 MTK_M4U_ID(16, 1) 205*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_CQI_R2 MTK_M4U_ID(16, 2) 206*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_BPCI_R1 MTK_M4U_ID(16, 3) 207*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_LSCI_R1 MTK_M4U_ID(16, 4) 208*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_RAWI_R2 MTK_M4U_ID(16, 5) 209*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_RAWI_R3 MTK_M4U_ID(16, 6) 210*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_UFDI_R2 MTK_M4U_ID(16, 7) 211*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_UFDI_R3 MTK_M4U_ID(16, 8) 212*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_RAWI_R4 MTK_M4U_ID(16, 9) 213*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_RAWI_R5 MTK_M4U_ID(16, 10) 214*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_AAI_R1 MTK_M4U_ID(16, 11) 215*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_FHO_R1 MTK_M4U_ID(16, 12) 216*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_AAO_R1 MTK_M4U_ID(16, 13) 217*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_TSFSO_R1 MTK_M4U_ID(16, 14) 218*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L16_CAM_FLKO_R1 MTK_M4U_ID(16, 15) 219*d5b0e70fSEmmanuel Vadot 220*d5b0e70fSEmmanuel Vadot /* larb17 */ 221*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_YUVO_R1 MTK_M4U_ID(17, 0) 222*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_YUVO_R3 MTK_M4U_ID(17, 1) 223*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_YUVCO_R1 MTK_M4U_ID(17, 2) 224*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_YUVO_R2 MTK_M4U_ID(17, 3) 225*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_RZH1N2TO_R1 MTK_M4U_ID(17, 4) 226*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_DRZS4NO_R1 MTK_M4U_ID(17, 5) 227*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L17_CAM_TNCSO_R1 MTK_M4U_ID(17, 6) 228*d5b0e70fSEmmanuel Vadot 229*d5b0e70fSEmmanuel Vadot /* larb18 */ 230*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L18_CAM_CCUI MTK_M4U_ID(18, 0) 231*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L18_CAM_CCUO MTK_M4U_ID(18, 1) 232*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L18_CAM_CCUI2 MTK_M4U_ID(18, 2) 233*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L18_CAM_CCUO2 MTK_M4U_ID(18, 3) 234*d5b0e70fSEmmanuel Vadot 235*d5b0e70fSEmmanuel Vadot /* larb19 */ 236*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_RCPU MTK_M4U_ID(19, 0) 237*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_REC MTK_M4U_ID(19, 1) 238*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_BSDMA MTK_M4U_ID(19, 2) 239*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_SV_COMV MTK_M4U_ID(19, 3) 240*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_RD_COMV MTK_M4U_ID(19, 4) 241*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_NBM_RDMA MTK_M4U_ID(19, 5) 242*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_NBM_RDMA_LITE MTK_M4U_ID(19, 6) 243*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGENC_Y_RDMA MTK_M4U_ID(19, 7) 244*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGENC_C_RDMA MTK_M4U_ID(19, 8) 245*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGENC_Q_TABLE MTK_M4U_ID(19, 9) 246*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_SUB_W_LUMA MTK_M4U_ID(19, 10) 247*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_FCS_NBM_RDMA MTK_M4U_ID(19, 11) 248*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGENC_BSDMA MTK_M4U_ID(19, 12) 249*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_WDMA0 MTK_M4U_ID(19, 13) 250*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_BSDMA0 MTK_M4U_ID(19, 14) 251*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_NBM_WDMA MTK_M4U_ID(19, 15) 252*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_NBM_WDMA_LITE MTK_M4U_ID(19, 16) 253*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_FCS_NBM_WDMA MTK_M4U_ID(19, 17) 254*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_WDMA1 MTK_M4U_ID(19, 18) 255*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_BSDMA1 MTK_M4U_ID(19, 19) 256*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_BUFF_OFFSET1 MTK_M4U_ID(19, 20) 257*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_JPGDEC_BUFF_OFFSET0 MTK_M4U_ID(19, 21) 258*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_CUR_LUMA MTK_M4U_ID(19, 22) 259*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_CUR_CHROMA MTK_M4U_ID(19, 23) 260*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_REF_LUMA MTK_M4U_ID(19, 24) 261*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_REF_CHROMA MTK_M4U_ID(19, 25) 262*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L19_VENC_SUB_R_CHROMA MTK_M4U_ID(19, 26) 263*d5b0e70fSEmmanuel Vadot 264*d5b0e70fSEmmanuel Vadot /* larb20 */ 265*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_RCPU MTK_M4U_ID(20, 0) 266*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_REC MTK_M4U_ID(20, 1) 267*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_BSDMA MTK_M4U_ID(20, 2) 268*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_SV_COMV MTK_M4U_ID(20, 3) 269*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_RD_COMV MTK_M4U_ID(20, 4) 270*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_NBM_RDMA MTK_M4U_ID(20, 5) 271*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_NBM_RDMA_LITE MTK_M4U_ID(20, 6) 272*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGENC_Y_RDMA MTK_M4U_ID(20, 7) 273*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGENC_C_RDMA MTK_M4U_ID(20, 8) 274*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGENC_Q_TABLE MTK_M4U_ID(20, 9) 275*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_SUB_W_LUMA MTK_M4U_ID(20, 10) 276*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_FCS_NBM_RDMA MTK_M4U_ID(20, 11) 277*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGENC_BSDMA MTK_M4U_ID(20, 12) 278*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_WDMA0 MTK_M4U_ID(20, 13) 279*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_BSDMA0 MTK_M4U_ID(20, 14) 280*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_NBM_WDMA MTK_M4U_ID(20, 15) 281*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_NBM_WDMA_LITE MTK_M4U_ID(20, 16) 282*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_FCS_NBM_WDMA MTK_M4U_ID(20, 17) 283*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_WDMA1 MTK_M4U_ID(20, 18) 284*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_BSDMA1 MTK_M4U_ID(20, 19) 285*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_BUFF_OFFSET1 MTK_M4U_ID(20, 20) 286*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_JPGDEC_BUFF_OFFSET0 MTK_M4U_ID(20, 21) 287*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_CUR_LUMA MTK_M4U_ID(20, 22) 288*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_CUR_CHROMA MTK_M4U_ID(20, 23) 289*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_REF_LUMA MTK_M4U_ID(20, 24) 290*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_REF_CHROMA MTK_M4U_ID(20, 25) 291*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L20_VENC_SUB_R_CHROMA MTK_M4U_ID(20, 26) 292*d5b0e70fSEmmanuel Vadot 293*d5b0e70fSEmmanuel Vadot /* larb21 */ 294*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_MC_EXT MTK_M4U_ID(21, 0) 295*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_UFO_EXT MTK_M4U_ID(21, 1) 296*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_PP_EXT MTK_M4U_ID(21, 2) 297*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_PRED_RD_EXT MTK_M4U_ID(21, 3) 298*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_PRED_WR_EXT MTK_M4U_ID(21, 4) 299*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_PPWRAP_EXT MTK_M4U_ID(21, 5) 300*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_TILE_EXT MTK_M4U_ID(21, 6) 301*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_VLD_EXT MTK_M4U_ID(21, 7) 302*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_VLD2_EXT MTK_M4U_ID(21, 8) 303*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L21_VDEC_AVC_MV_EXT MTK_M4U_ID(21, 9) 304*d5b0e70fSEmmanuel Vadot 305*d5b0e70fSEmmanuel Vadot /* larb22 */ 306*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_MC_EXT MTK_M4U_ID(22, 0) 307*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_UFO_EXT MTK_M4U_ID(22, 1) 308*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_PP_EXT MTK_M4U_ID(22, 2) 309*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_PRED_RD_EXT MTK_M4U_ID(22, 3) 310*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_PRED_WR_EXT MTK_M4U_ID(22, 4) 311*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_PPWRAP_EXT MTK_M4U_ID(22, 5) 312*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_TILE_EXT MTK_M4U_ID(22, 6) 313*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_VLD_EXT MTK_M4U_ID(22, 7) 314*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_VLD2_EXT MTK_M4U_ID(22, 8) 315*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L22_VDEC_AVC_MV_EXT MTK_M4U_ID(22, 9) 316*d5b0e70fSEmmanuel Vadot 317*d5b0e70fSEmmanuel Vadot /* larb23 */ 318*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L23_VDEC_UFO_ENC_EXT MTK_M4U_ID(23, 0) 319*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L23_VDEC_RDMA_EXT MTK_M4U_ID(23, 1) 320*d5b0e70fSEmmanuel Vadot 321*d5b0e70fSEmmanuel Vadot /* larb24 */ 322*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_VLD_EXT MTK_M4U_ID(24, 0) 323*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_VLD2_EXT MTK_M4U_ID(24, 1) 324*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_AVC_MC_EXT MTK_M4U_ID(24, 2) 325*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_PRED_RD_EXT MTK_M4U_ID(24, 3) 326*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_TILE_EXT MTK_M4U_ID(24, 4) 327*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT0_WDMA_EXT MTK_M4U_ID(24, 5) 328*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_VLD_EXT MTK_M4U_ID(24, 6) 329*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_VLD2_EXT MTK_M4U_ID(24, 7) 330*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_AVC_MC_EXT MTK_M4U_ID(24, 8) 331*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_PRED_RD_EXT MTK_M4U_ID(24, 9) 332*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_TILE_EXT MTK_M4U_ID(24, 10) 333*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L24_VDEC_LAT1_WDMA_EXT MTK_M4U_ID(24, 11) 334*d5b0e70fSEmmanuel Vadot 335*d5b0e70fSEmmanuel Vadot /* larb25 */ 336*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_LSCI_M1 MTK_M4U_ID(25, 0) 337*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_CQI_M1 MTK_M4U_ID(25, 1) 338*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_CQI_M2 MTK_M4U_ID(25, 2) 339*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_IMGO_M1 MTK_M4U_ID(25, 3) 340*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_IMGBO_M1 MTK_M4U_ID(25, 4) 341*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_LSCI_M1 MTK_M4U_ID(25, 5) 342*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_CQI_M1 MTK_M4U_ID(25, 6) 343*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_CQI_M2 MTK_M4U_ID(25, 7) 344*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_IMGO_M1 MTK_M4U_ID(25, 8) 345*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_IMGBO_M1 MTK_M4U_ID(25, 9) 346*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW0_AFO_M1 MTK_M4U_ID(25, 10) 347*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L25_CAM_MRAW2_AFO_M1 MTK_M4U_ID(25, 11) 348*d5b0e70fSEmmanuel Vadot 349*d5b0e70fSEmmanuel Vadot /* larb26 */ 350*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_LSCI_M1 MTK_M4U_ID(26, 0) 351*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_CQI_M1 MTK_M4U_ID(26, 1) 352*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_CQI_M2 MTK_M4U_ID(26, 2) 353*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_IMGO_M1 MTK_M4U_ID(26, 3) 354*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_IMGBO_M1 MTK_M4U_ID(26, 4) 355*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_LSCI_M1 MTK_M4U_ID(26, 5) 356*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_CQI_M1 MTK_M4U_ID(26, 6) 357*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_CQI_M2 MTK_M4U_ID(26, 7) 358*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_IMGO_M1 MTK_M4U_ID(26, 8) 359*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_IMGBO_M1 MTK_M4U_ID(26, 9) 360*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW1_AFO_M1 MTK_M4U_ID(26, 10) 361*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L26_CAM_MRAW3_AFO_M1 MTK_M4U_ID(26, 11) 362*d5b0e70fSEmmanuel Vadot 363*d5b0e70fSEmmanuel Vadot /* larb27 */ 364*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_IMGO_R1 MTK_M4U_ID(27, 0) 365*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_CQI_R1 MTK_M4U_ID(27, 1) 366*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_CQI_R2 MTK_M4U_ID(27, 2) 367*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_BPCI_R1 MTK_M4U_ID(27, 3) 368*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_LSCI_R1 MTK_M4U_ID(27, 4) 369*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_RAWI_R2 MTK_M4U_ID(27, 5) 370*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_RAWI_R3 MTK_M4U_ID(27, 6) 371*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_UFDI_R2 MTK_M4U_ID(27, 7) 372*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_UFDI_R3 MTK_M4U_ID(27, 8) 373*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_RAWI_R4 MTK_M4U_ID(27, 9) 374*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_RAWI_R5 MTK_M4U_ID(27, 10) 375*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_AAI_R1 MTK_M4U_ID(27, 11) 376*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_FHO_R1 MTK_M4U_ID(27, 12) 377*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_AAO_R1 MTK_M4U_ID(27, 13) 378*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_TSFSO_R1 MTK_M4U_ID(27, 14) 379*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L27_CAM_FLKO_R1 MTK_M4U_ID(27, 15) 380*d5b0e70fSEmmanuel Vadot 381*d5b0e70fSEmmanuel Vadot /* larb28 */ 382*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_YUVO_R1 MTK_M4U_ID(28, 0) 383*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_YUVO_R3 MTK_M4U_ID(28, 1) 384*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_YUVCO_R1 MTK_M4U_ID(28, 2) 385*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_YUVO_R2 MTK_M4U_ID(28, 3) 386*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_RZH1N2TO_R1 MTK_M4U_ID(28, 4) 387*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_DRZS4NO_R1 MTK_M4U_ID(28, 5) 388*d5b0e70fSEmmanuel Vadot #define M4U_PORT_L28_CAM_TNCSO_R1 MTK_M4U_ID(28, 6) 389*d5b0e70fSEmmanuel Vadot 390*d5b0e70fSEmmanuel Vadot /* Infra iommu ports */ 391*d5b0e70fSEmmanuel Vadot /* PCIe1: read: BIT16; write BIT17. */ 392*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_PCIE1 MTK_IFAIOMMU_PERI_ID(16) 393*d5b0e70fSEmmanuel Vadot /* PCIe0: read: BIT18; write BIT19. */ 394*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_PCIE0 MTK_IFAIOMMU_PERI_ID(18) 395*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P3_R MTK_IFAIOMMU_PERI_ID(20) 396*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P3_W MTK_IFAIOMMU_PERI_ID(21) 397*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P2_R MTK_IFAIOMMU_PERI_ID(22) 398*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P2_W MTK_IFAIOMMU_PERI_ID(23) 399*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P1_1_R MTK_IFAIOMMU_PERI_ID(24) 400*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P1_1_W MTK_IFAIOMMU_PERI_ID(25) 401*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P1_0_R MTK_IFAIOMMU_PERI_ID(26) 402*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_P1_0_W MTK_IFAIOMMU_PERI_ID(27) 403*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB2_R MTK_IFAIOMMU_PERI_ID(28) 404*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB2_W MTK_IFAIOMMU_PERI_ID(29) 405*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_R MTK_IFAIOMMU_PERI_ID(30) 406*d5b0e70fSEmmanuel Vadot #define IOMMU_PORT_INFRA_SSUSB_W MTK_IFAIOMMU_PERI_ID(31) 407*d5b0e70fSEmmanuel Vadot 408*d5b0e70fSEmmanuel Vadot #endif 409