xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/firmware/imx/rsrc.h (revision 5def4c47d4bd90b209b9b4a4ba9faec15846d8fd)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+ */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (C) 2016 Freescale Semiconductor, Inc.
4c66ec88fSEmmanuel Vadot  * Copyright 2017-2018 NXP
5c66ec88fSEmmanuel Vadot  */
6c66ec88fSEmmanuel Vadot 
7c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_RSCRC_IMX_H
8c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_RSCRC_IMX_H
9c66ec88fSEmmanuel Vadot 
10c66ec88fSEmmanuel Vadot /*
11c66ec88fSEmmanuel Vadot  * These defines are used to indicate a resource. Resources include peripherals
12c66ec88fSEmmanuel Vadot  * and bus masters (but not memory regions). Note items from list should
13c66ec88fSEmmanuel Vadot  * never be changed or removed (only added to at the end of the list).
14c66ec88fSEmmanuel Vadot  */
15c66ec88fSEmmanuel Vadot 
16c66ec88fSEmmanuel Vadot #define IMX_SC_R_A53			0
17c66ec88fSEmmanuel Vadot #define IMX_SC_R_A53_0			1
18c66ec88fSEmmanuel Vadot #define IMX_SC_R_A53_1			2
19c66ec88fSEmmanuel Vadot #define IMX_SC_R_A53_2			3
20c66ec88fSEmmanuel Vadot #define IMX_SC_R_A53_3			4
21c66ec88fSEmmanuel Vadot #define IMX_SC_R_A72			5
22c66ec88fSEmmanuel Vadot #define IMX_SC_R_A72_0			6
23c66ec88fSEmmanuel Vadot #define IMX_SC_R_A72_1			7
24c66ec88fSEmmanuel Vadot #define IMX_SC_R_A72_2			8
25c66ec88fSEmmanuel Vadot #define IMX_SC_R_A72_3			9
26c66ec88fSEmmanuel Vadot #define IMX_SC_R_CCI			10
27c66ec88fSEmmanuel Vadot #define IMX_SC_R_DB			11
28c66ec88fSEmmanuel Vadot #define IMX_SC_R_DRC_0			12
29c66ec88fSEmmanuel Vadot #define IMX_SC_R_DRC_1			13
30c66ec88fSEmmanuel Vadot #define IMX_SC_R_GIC_SMMU		14
31c66ec88fSEmmanuel Vadot #define IMX_SC_R_IRQSTR_M4_0		15
32c66ec88fSEmmanuel Vadot #define IMX_SC_R_IRQSTR_M4_1		16
33c66ec88fSEmmanuel Vadot #define IMX_SC_R_SMMU			17
34c66ec88fSEmmanuel Vadot #define IMX_SC_R_GIC			18
35c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT0		19
36c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT1		20
37c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT2		21
38c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_BLIT_OUT		22
39c66ec88fSEmmanuel Vadot #define IMX_SC_R_PERF			23
40c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_WARP		25
41c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_VIDEO0		28
42c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_VIDEO1		29
43c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_FRAC0		30
44c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0			32
45c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_2_PID0		33
46c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_PLL_0		34
47c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_0_PLL_1		35
48c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT0		36
49c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT1		37
50c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT2		38
51c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_BLIT_OUT		39
52c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_WARP		42
53c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_VIDEO0		45
54c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_VIDEO1		46
55c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_FRAC0		47
56c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1			49
57c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_PLL_0		51
58c66ec88fSEmmanuel Vadot #define IMX_SC_R_DC_1_PLL_1		52
59c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_0			53
60c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_1			54
61c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_2			55
62c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPI_3			56
63c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_0			57
64c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_1			58
65c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_2			59
66c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_3			60
67c66ec88fSEmmanuel Vadot #define IMX_SC_R_UART_4			61
68c66ec88fSEmmanuel Vadot #define IMX_SC_R_EMVSIM_0		62
69c66ec88fSEmmanuel Vadot #define IMX_SC_R_EMVSIM_1		63
70c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH0		64
71c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH1		65
72c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH2		66
73c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH3		67
74c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH4		68
75c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH5		69
76c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH6		70
77c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH7		71
78c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH8		72
79c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH9		73
80c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH10		74
81c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH11		75
82c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH12		76
83c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH13		77
84c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH14		78
85c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH15		79
86c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH16		80
87c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH17		81
88c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH18		82
89c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH19		83
90c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH20		84
91c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH21		85
92c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH22		86
93c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH23		87
94c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH24		88
95c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH25		89
96c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH26		90
97c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH27		91
98c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH28		92
99c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH29		93
100c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH30		94
101c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_0_CH31		95
102c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_0			96
103c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_1			97
104c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_2			98
105c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_3			99
106c66ec88fSEmmanuel Vadot #define IMX_SC_R_I2C_4			100
107c66ec88fSEmmanuel Vadot #define IMX_SC_R_ADC_0			101
108c66ec88fSEmmanuel Vadot #define IMX_SC_R_ADC_1			102
109c66ec88fSEmmanuel Vadot #define IMX_SC_R_FTM_0			103
110c66ec88fSEmmanuel Vadot #define IMX_SC_R_FTM_1			104
111c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_0			105
112c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_1			106
113c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAN_2			107
114*5def4c47SEmmanuel Vadot #define IMX_SC_R_CAN(x)			(IMX_SC_R_CAN_0 + (x))
115c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH0		108
116c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH1		109
117c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH2		110
118c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH3		111
119c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH4		112
120c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH5		113
121c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH6		114
122c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH7		115
123c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH8		116
124c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH9		117
125c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH10		118
126c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH11		119
127c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH12		120
128c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH13		121
129c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH14		122
130c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH15		123
131c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH16		124
132c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH17		125
133c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH18		126
134c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH19		127
135c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH20		128
136c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH21		129
137c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH22		130
138c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH23		131
139c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH24		132
140c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH25		133
141c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH26		134
142c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH27		135
143c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH28		136
144c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH29		137
145c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH30		138
146c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_1_CH31		139
147c66ec88fSEmmanuel Vadot #define IMX_SC_R_UNUSED1		140
148c66ec88fSEmmanuel Vadot #define IMX_SC_R_UNUSED2		141
149c66ec88fSEmmanuel Vadot #define IMX_SC_R_UNUSED3		142
150c66ec88fSEmmanuel Vadot #define IMX_SC_R_UNUSED4		143
151c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID0		144
152c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID1		145
153c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID2		146
154c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_0_PID3		147
155c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID0		148
156c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID1		149
157c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID2		150
158c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPU_1_PID3		151
159c66ec88fSEmmanuel Vadot #define IMX_SC_R_PCIE_A			152
160c66ec88fSEmmanuel Vadot #define IMX_SC_R_SERDES_0		153
161c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_0		154
162c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_1		155
163c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_2		156
164c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_3		157
165c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_4		158
166c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_5		159
167c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_6		160
168c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_7		161
169c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_8		162
170c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_9		163
171c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_10		164
172c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_11		165
173c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_12		166
174c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_13		167
175c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_14		168
176c66ec88fSEmmanuel Vadot #define IMX_SC_R_PCIE_B			169
177c66ec88fSEmmanuel Vadot #define IMX_SC_R_SATA_0			170
178c66ec88fSEmmanuel Vadot #define IMX_SC_R_SERDES_1		171
179c66ec88fSEmmanuel Vadot #define IMX_SC_R_HSIO_GPIO		172
180c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_15		173
181c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_16		174
182c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_17		175
183c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_18		176
184c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_19		177
185c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_20		178
186c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_21		179
187c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_22		180
188c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_23		181
189c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_24		182
190c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_25		183
191c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_26		184
192c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_27		185
193c66ec88fSEmmanuel Vadot #define IMX_SC_R_MATCH_28		186
194c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0			187
195c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_PWM_0		188
196c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_I2C_0		189
197c66ec88fSEmmanuel Vadot #define IMX_SC_R_LCD_0_I2C_1		190
198c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_0			191
199c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_1			192
200c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_2			193
201c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_3			194
202c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_4			195
203c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_5			196
204c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_6			197
205c66ec88fSEmmanuel Vadot #define IMX_SC_R_PWM_7			198
206c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_0			199
207c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_1			200
208c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_2			201
209c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_3			202
210c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_4			203
211c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_5			204
212c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_6			205
213c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPIO_7			206
214c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_0			207
215c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_1			208
216c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_2			209
217c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_3			210
218c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_4			211
219c66ec88fSEmmanuel Vadot #define IMX_SC_R_KPP			212
220c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_0A			213
221c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_1A			214
222c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_2A			215
223c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_3A			216
224c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_4A			217
225c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_5A			218
226c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_6A			219
227c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_7A			220
228c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_8A			221
229c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_9A			222
230c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_10A			223
231c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_11A			224
232c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_12A			225
233c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_13A			226
234c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_5B			227
235c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_6B			228
236c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_7B			229
237c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_8B			230
238c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_9B			231
239c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_10B			232
240c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_11B			233
241c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_12B			234
242c66ec88fSEmmanuel Vadot #define IMX_SC_R_MU_13B			235
243c66ec88fSEmmanuel Vadot #define IMX_SC_R_ROM_0			236
244c66ec88fSEmmanuel Vadot #define IMX_SC_R_FSPI_0			237
245c66ec88fSEmmanuel Vadot #define IMX_SC_R_FSPI_1			238
246c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE			239
247c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R0			240
248c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R1			241
249c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R2			242
250c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R3			243
251c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R4			244
252c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R5			245
253c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R6			246
254c66ec88fSEmmanuel Vadot #define IMX_SC_R_IEE_R7			247
255c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_0			248
256c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_1			249
257c66ec88fSEmmanuel Vadot #define IMX_SC_R_SDHC_2			250
258c66ec88fSEmmanuel Vadot #define IMX_SC_R_ENET_0			251
259c66ec88fSEmmanuel Vadot #define IMX_SC_R_ENET_1			252
260c66ec88fSEmmanuel Vadot #define IMX_SC_R_MLB_0			253
261c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH0		254
262c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH1		255
263c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH2		256
264c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH3		257
265c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH4		258
266c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_0			259
267c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_1			260
268c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_0_PHY		261
269c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_2			262
270c66ec88fSEmmanuel Vadot #define IMX_SC_R_USB_2_PHY		263
271c66ec88fSEmmanuel Vadot #define IMX_SC_R_DTCP			264
272c66ec88fSEmmanuel Vadot #define IMX_SC_R_NAND			265
273c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0			266
274c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_PWM_0		267
275c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_I2C_0		268
276c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_0_I2C_1		269
277c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1			270
278c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_PWM_0		271
279c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_I2C_0		272
280c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_1_I2C_1		273
281c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2			274
282c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_PWM_0		275
283c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_I2C_0		276
284c66ec88fSEmmanuel Vadot #define IMX_SC_R_LVDS_2_I2C_1		277
285c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PID0		278
286c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PID1		279
287c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PID2		280
288c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PID3		281
289c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PID4		282
290c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_RGPIO		283
291c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_SEMA42		284
292c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_TPM		285
293c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_PIT		286
294c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_UART		287
295c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_I2C		288
296c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_INTMUX		289
297c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0B		292
298c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A0		293
299c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A1		294
300c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A2		295
301c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_0A3		296
302c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_0_MU_1A		297
303c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PID0		298
304c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PID1		299
305c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PID2		300
306c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PID3		301
307c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PID4		302
308c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_RGPIO		303
309c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_SEMA42		304
310c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_TPM		305
311c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_PIT		306
312c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_UART		307
313c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_I2C		308
314c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_INTMUX		309
315c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0B		312
316c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A0		313
317c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A1		314
318c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A2		315
319c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_0A3		316
320c66ec88fSEmmanuel Vadot #define IMX_SC_R_M4_1_MU_1A		317
321c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_0			318
322c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_1			319
323c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_2			320
324c66ec88fSEmmanuel Vadot #define IMX_SC_R_IRQSTR_SCU2		321
325c66ec88fSEmmanuel Vadot #define IMX_SC_R_IRQSTR_DSP		322
326c66ec88fSEmmanuel Vadot #define IMX_SC_R_ELCDIF_PLL		323
327c66ec88fSEmmanuel Vadot #define IMX_SC_R_OCRAM			324
328c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_PLL_0		325
329c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0			326
330c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PWM_0		327
331c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PWM_1		328
332c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_I2C_0		329
333c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_0_PLL		330
334c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1			331
335c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PWM_0		332
336c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PWM_1		333
337c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_I2C_0		334
338c66ec88fSEmmanuel Vadot #define IMX_SC_R_PI_1_PLL		335
339c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID0		336
340c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID1		337
341c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID2		338
342c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID3		339
343c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PID4		340
344c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_SEMA42		341
345c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_TPM			342
346c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_PIT			343
347c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_UART		344
348c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_I2C			345
349c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0B		346
350c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A0		347
351c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A1		348
352c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A2		349
353c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_0A3		350
354c66ec88fSEmmanuel Vadot #define IMX_SC_R_SC_MU_1A		351
355c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSCNT_RD		352
356c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSCNT_CMP		353
357c66ec88fSEmmanuel Vadot #define IMX_SC_R_DEBUG			354
358c66ec88fSEmmanuel Vadot #define IMX_SC_R_SYSTEM			355
359c66ec88fSEmmanuel Vadot #define IMX_SC_R_SNVS			356
360c66ec88fSEmmanuel Vadot #define IMX_SC_R_OTP			357
361c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID0		358
362c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID1		359
363c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID2		360
364c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID3		361
365c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID4		362
366c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID5		363
367c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID6		364
368c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_PID7		365
369c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_UART		366
370c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPUCORE		367
371c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPUCORE_0		368
372c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPUCORE_1		369
373c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPUCORE_2		370
374c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPUCORE_3		371
375c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH0		372
376c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH1		373
377c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH2		374
378c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH3		375
379c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_4_CH4		376
380c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH0		377
381c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH1		378
382c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH2		379
383c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH3		380
384c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH4		381
385c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH5		382
386c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH6		383
387c66ec88fSEmmanuel Vadot #define IMX_SC_R_ISI_CH7		384
388c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S0		385
389c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S1		386
390c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S2		387
391c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_S3		388
392c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S0		389
393c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S1		390
394c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S2		391
395c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_S3		392
396c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0			393
397c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_PWM_0		394
398c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_I2C_0		395
399c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_0_I2C_1		396
400c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1			397
401c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_PWM_0		398
402c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_I2C_0		399
403c66ec88fSEmmanuel Vadot #define IMX_SC_R_MIPI_1_I2C_1		400
404c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0			401
405c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0_PWM_0		402
406c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_0_I2C_0		403
407c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1			404
408c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1_PWM_0		405
409c66ec88fSEmmanuel Vadot #define IMX_SC_R_CSI_1_I2C_0		406
410c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI			407
411c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_I2S		408
412c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_I2C_0		409
413c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_PLL_0		410
414c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX		411
415c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_BYPASS		412
416c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_I2C_0		413
417c66ec88fSEmmanuel Vadot #define IMX_SC_R_ASRC_0			414
418c66ec88fSEmmanuel Vadot #define IMX_SC_R_ESAI_0			415
419c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPDIF_0		416
420c66ec88fSEmmanuel Vadot #define IMX_SC_R_SPDIF_1		417
421c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_3			418
422c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_4			419
423c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_5			420
424c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_5			421
425c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_6			422
426c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_7			423
427c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_8			424
428c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_9			425
429c66ec88fSEmmanuel Vadot #define IMX_SC_R_GPT_10			426
430c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH5		427
431c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH6		428
432c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH7		429
433c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH8		430
434c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH9		431
435c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH10		432
436c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH11		433
437c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH12		434
438c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH13		435
439c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH14		436
440c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH15		437
441c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH16		438
442c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH17		439
443c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH18		440
444c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH19		441
445c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH20		442
446c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH21		443
447c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH22		444
448c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH23		445
449c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH24		446
450c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH25		447
451c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH26		448
452c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH27		449
453c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH28		450
454c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH29		451
455c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH30		452
456c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_2_CH31		453
457c66ec88fSEmmanuel Vadot #define IMX_SC_R_ASRC_1			454
458c66ec88fSEmmanuel Vadot #define IMX_SC_R_ESAI_1			455
459c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_6			456
460c66ec88fSEmmanuel Vadot #define IMX_SC_R_SAI_7			457
461c66ec88fSEmmanuel Vadot #define IMX_SC_R_AMIX			458
462c66ec88fSEmmanuel Vadot #define IMX_SC_R_MQS_0			459
463c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH0		460
464c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH1		461
465c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH2		462
466c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH3		463
467c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH4		464
468c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH5		465
469c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH6		466
470c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH7		467
471c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH8		468
472c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH9		469
473c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH10		470
474c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH11		471
475c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH12		472
476c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH13		473
477c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH14		474
478c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH15		475
479c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH16		476
480c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH17		477
481c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH18		478
482c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH19		479
483c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH20		480
484c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH21		481
485c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH22		482
486c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH23		483
487c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH24		484
488c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH25		485
489c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH26		486
490c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH27		487
491c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH28		488
492c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH29		489
493c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH30		490
494c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_3_CH31		491
495c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_PLL_1		492
496c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_CLK_0		493
497c66ec88fSEmmanuel Vadot #define IMX_SC_R_AUDIO_CLK_1		494
498c66ec88fSEmmanuel Vadot #define IMX_SC_R_MCLK_OUT_0		495
499c66ec88fSEmmanuel Vadot #define IMX_SC_R_MCLK_OUT_1		496
500c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_0			497
501c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_1			498
502c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO			499
503c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR1		500
504c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR2		501
505c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR3		502
506c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_2		503
507c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_3		504
508c66ec88fSEmmanuel Vadot #define IMX_SC_R_SECO_MU_4		505
509c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_RX_PWM_0		506
510c66ec88fSEmmanuel Vadot #define IMX_SC_R_A35			507
511c66ec88fSEmmanuel Vadot #define IMX_SC_R_A35_0			508
512c66ec88fSEmmanuel Vadot #define IMX_SC_R_A35_1			509
513c66ec88fSEmmanuel Vadot #define IMX_SC_R_A35_2			510
514c66ec88fSEmmanuel Vadot #define IMX_SC_R_A35_3			511
515c66ec88fSEmmanuel Vadot #define IMX_SC_R_DSP			512
516c66ec88fSEmmanuel Vadot #define IMX_SC_R_DSP_RAM		513
517c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR1_OUT		514
518c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR2_OUT		515
519c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR3_OUT		516
520c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_DEC_0		517
521c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_ENC_0		518
522c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR0		519
523c66ec88fSEmmanuel Vadot #define IMX_SC_R_CAAM_JR0_OUT		520
524c66ec88fSEmmanuel Vadot #define IMX_SC_R_PMIC_2			521
525c66ec88fSEmmanuel Vadot #define IMX_SC_R_DBLOGIC		522
526c66ec88fSEmmanuel Vadot #define IMX_SC_R_HDMI_PLL_1		523
527c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R0		524
528c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R1		525
529c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R2		526
530c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R3		527
531c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R4		528
532c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R5		529
533c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R6		530
534c66ec88fSEmmanuel Vadot #define IMX_SC_R_BOARD_R7		531
535c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_DEC_MP		532
536c66ec88fSEmmanuel Vadot #define IMX_SC_R_MJPEG_ENC_MP		533
537c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_TS_0		534
538c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_0		535
539c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_1		536
540c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_2		537
541c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_MU_3		538
542c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU_ENC_1		539
543c66ec88fSEmmanuel Vadot #define IMX_SC_R_VPU			540
544c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH0		541
545c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH1		542
546c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH2		543
547c66ec88fSEmmanuel Vadot #define IMX_SC_R_DMA_5_CH3		544
548c66ec88fSEmmanuel Vadot #define IMX_SC_R_ATTESTATION		545
549c66ec88fSEmmanuel Vadot #define IMX_SC_R_LAST			546
550c66ec88fSEmmanuel Vadot 
551c66ec88fSEmmanuel Vadot /*
552c66ec88fSEmmanuel Vadot  * Defines for SC PM CLK
553c66ec88fSEmmanuel Vadot  */
554c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_SLV_BUS		0	/* Slave bus clock */
555c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MST_BUS		1	/* Master bus clock */
556c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PER		2	/* Peripheral clock */
557c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PHY		3	/* Phy clock */
558c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC		4	/* Misc clock */
559c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC0		0	/* Misc 0 clock */
560c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC1		1	/* Misc 1 clock */
561c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC2		2	/* Misc 2 clock */
562c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC3		3	/* Misc 3 clock */
563c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_MISC4		4	/* Misc 4 clock */
564c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_CPU		2	/* CPU clock */
565c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_PLL		4	/* PLL */
566c66ec88fSEmmanuel Vadot #define IMX_SC_PM_CLK_BYPASS		4	/* Bypass clock */
567c66ec88fSEmmanuel Vadot 
568c66ec88fSEmmanuel Vadot /*
569c66ec88fSEmmanuel Vadot  * Defines for SC CONTROL
570c66ec88fSEmmanuel Vadot  */
571c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP				0
572c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP_HI			1
573c66ec88fSEmmanuel Vadot #define IMX_SC_C_TEMP_LOW			2
574c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_ADDR		3
575c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_ADDR		4
576c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST_ENB		5
577c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_ENB		6
578c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_ENB		7
579c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SLV1_ADDR		8
580c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SLV2_ADDR		9
581c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST_VLD		10
582c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST1_VLD		11
583c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_MST2_VLD		12
584c66ec88fSEmmanuel Vadot #define IMX_SC_C_SINGLE_MODE			13
585c66ec88fSEmmanuel Vadot #define IMX_SC_C_ID				14
586c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_CLK_POLARITY		15
587c66ec88fSEmmanuel Vadot #define IMX_SC_C_LINESTATE			16
588c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_G_RST			17
589c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_BUTTON_RST		18
590c66ec88fSEmmanuel Vadot #define IMX_SC_C_PCIE_PERST			19
591c66ec88fSEmmanuel Vadot #define IMX_SC_C_PHY_RESET			20
592c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_RATE_CORRECTION	21
593c66ec88fSEmmanuel Vadot #define IMX_SC_C_PANIC				22
594c66ec88fSEmmanuel Vadot #define IMX_SC_C_PRIORITY_GROUP			23
595c66ec88fSEmmanuel Vadot #define IMX_SC_C_TXCLK				24
596c66ec88fSEmmanuel Vadot #define IMX_SC_C_CLKDIV				25
597c66ec88fSEmmanuel Vadot #define IMX_SC_C_DISABLE_50			26
598c66ec88fSEmmanuel Vadot #define IMX_SC_C_DISABLE_125			27
599c66ec88fSEmmanuel Vadot #define IMX_SC_C_SEL_125			28
600c66ec88fSEmmanuel Vadot #define IMX_SC_C_MODE				29
601c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL0			30
602c66ec88fSEmmanuel Vadot #define IMX_SC_C_KACHUNK_CNT			31
603c66ec88fSEmmanuel Vadot #define IMX_SC_C_KACHUNK_SEL			32
604c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL1			33
605c66ec88fSEmmanuel Vadot #define IMX_SC_C_DPI_RESET			34
606c66ec88fSEmmanuel Vadot #define IMX_SC_C_MIPI_RESET			35
607c66ec88fSEmmanuel Vadot #define IMX_SC_C_DUAL_MODE			36
608c66ec88fSEmmanuel Vadot #define IMX_SC_C_VOLTAGE			37
609c66ec88fSEmmanuel Vadot #define IMX_SC_C_PXL_LINK_SEL			38
610c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_SEL			39
611c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_AUDIO			40
612c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_PERIPH			41
613c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_IRQ			42
614c66ec88fSEmmanuel Vadot #define IMX_SC_C_RST0				43
615c66ec88fSEmmanuel Vadot #define IMX_SC_C_RST1				44
616c66ec88fSEmmanuel Vadot #define IMX_SC_C_SEL0				45
617c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB0				46
618c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB1				47
619c66ec88fSEmmanuel Vadot #define IMX_SC_C_CALIB2				48
620c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_DEBUG			49
621c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_DOZE			50
622c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_WAIT			51
623c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP			52
624c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP_MODE			53
625c66ec88fSEmmanuel Vadot #define IMX_SC_C_IPG_STOP_ACK			54
626c66ec88fSEmmanuel Vadot #define IMX_SC_C_SYNC_CTRL			55
627c66ec88fSEmmanuel Vadot #define IMX_SC_C_OFS_AUDIO_ALT			56
628c66ec88fSEmmanuel Vadot #define IMX_SC_C_DSP_BYP			57
629c66ec88fSEmmanuel Vadot #define IMX_SC_C_CLK_GEN_EN			58
630c66ec88fSEmmanuel Vadot #define IMX_SC_C_INTF_SEL			59
631c66ec88fSEmmanuel Vadot #define IMX_SC_C_RXC_DLY			60
632c66ec88fSEmmanuel Vadot #define IMX_SC_C_TIMER_SEL			61
633c66ec88fSEmmanuel Vadot #define IMX_SC_C_LAST				62
634c66ec88fSEmmanuel Vadot 
635c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_RSCRC_IMX_H */
636