xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/x1830-cgu.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * This header provides clock numbers for the ingenic,x1830-cgu DT binding.
4*c66ec88fSEmmanuel Vadot  *
5*c66ec88fSEmmanuel Vadot  * They are roughly ordered as:
6*c66ec88fSEmmanuel Vadot  *   - external clocks
7*c66ec88fSEmmanuel Vadot  *   - PLLs
8*c66ec88fSEmmanuel Vadot  *   - muxes/dividers in the order they appear in the x1830 programmers manual
9*c66ec88fSEmmanuel Vadot  *   - gates in order of their bit in the CLKGR* registers
10*c66ec88fSEmmanuel Vadot  */
11*c66ec88fSEmmanuel Vadot 
12*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_X1830_CGU_H__
13*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_X1830_CGU_H__
14*c66ec88fSEmmanuel Vadot 
15*c66ec88fSEmmanuel Vadot #define X1830_CLK_EXCLK			0
16*c66ec88fSEmmanuel Vadot #define X1830_CLK_RTCLK			1
17*c66ec88fSEmmanuel Vadot #define X1830_CLK_APLL			2
18*c66ec88fSEmmanuel Vadot #define X1830_CLK_MPLL			3
19*c66ec88fSEmmanuel Vadot #define X1830_CLK_EPLL			4
20*c66ec88fSEmmanuel Vadot #define X1830_CLK_VPLL			5
21*c66ec88fSEmmanuel Vadot #define X1830_CLK_OTGPHY		6
22*c66ec88fSEmmanuel Vadot #define X1830_CLK_SCLKA			7
23*c66ec88fSEmmanuel Vadot #define X1830_CLK_CPUMUX		8
24*c66ec88fSEmmanuel Vadot #define X1830_CLK_CPU			9
25*c66ec88fSEmmanuel Vadot #define X1830_CLK_L2CACHE		10
26*c66ec88fSEmmanuel Vadot #define X1830_CLK_AHB0			11
27*c66ec88fSEmmanuel Vadot #define X1830_CLK_AHB2PMUX		12
28*c66ec88fSEmmanuel Vadot #define X1830_CLK_AHB2			13
29*c66ec88fSEmmanuel Vadot #define X1830_CLK_PCLK			14
30*c66ec88fSEmmanuel Vadot #define X1830_CLK_DDR			15
31*c66ec88fSEmmanuel Vadot #define X1830_CLK_MAC			16
32*c66ec88fSEmmanuel Vadot #define X1830_CLK_LCD			17
33*c66ec88fSEmmanuel Vadot #define X1830_CLK_MSCMUX		18
34*c66ec88fSEmmanuel Vadot #define X1830_CLK_MSC0			19
35*c66ec88fSEmmanuel Vadot #define X1830_CLK_MSC1			20
36*c66ec88fSEmmanuel Vadot #define X1830_CLK_SSIPLL		21
37*c66ec88fSEmmanuel Vadot #define X1830_CLK_SSIPLL_DIV2	22
38*c66ec88fSEmmanuel Vadot #define X1830_CLK_SSIMUX		23
39*c66ec88fSEmmanuel Vadot #define X1830_CLK_EMC			24
40*c66ec88fSEmmanuel Vadot #define X1830_CLK_EFUSE			25
41*c66ec88fSEmmanuel Vadot #define X1830_CLK_OTG			26
42*c66ec88fSEmmanuel Vadot #define X1830_CLK_SSI0			27
43*c66ec88fSEmmanuel Vadot #define X1830_CLK_SMB0			28
44*c66ec88fSEmmanuel Vadot #define X1830_CLK_SMB1			29
45*c66ec88fSEmmanuel Vadot #define X1830_CLK_SMB2			30
46*c66ec88fSEmmanuel Vadot #define X1830_CLK_UART0			31
47*c66ec88fSEmmanuel Vadot #define X1830_CLK_UART1			32
48*c66ec88fSEmmanuel Vadot #define X1830_CLK_SSI1			33
49*c66ec88fSEmmanuel Vadot #define X1830_CLK_SFC			34
50*c66ec88fSEmmanuel Vadot #define X1830_CLK_PDMA			35
51*c66ec88fSEmmanuel Vadot #define X1830_CLK_TCU			36
52*c66ec88fSEmmanuel Vadot #define X1830_CLK_DTRNG			37
53*c66ec88fSEmmanuel Vadot #define X1830_CLK_OST			38
54*c66ec88fSEmmanuel Vadot #define X1830_CLK_EXCLK_DIV512	39
55*c66ec88fSEmmanuel Vadot #define X1830_CLK_RTC			40
56*c66ec88fSEmmanuel Vadot 
57*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_X1830_CGU_H__ */
58