16be33864SEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2c9ccf3a3SEmmanuel Vadot /* Copyright (c) 2018-2022, NVIDIA CORPORATION. All rights reserved. */ 36be33864SEmmanuel Vadot 46be33864SEmmanuel Vadot #ifndef DT_BINDINGS_CLOCK_TEGRA234_CLOCK_H 56be33864SEmmanuel Vadot #define DT_BINDINGS_CLOCK_TEGRA234_CLOCK_H 66be33864SEmmanuel Vadot 7e67e8565SEmmanuel Vadot /** 8e67e8565SEmmanuel Vadot * @file 9e67e8565SEmmanuel Vadot * @defgroup bpmp_clock_ids Clock ID's 10e67e8565SEmmanuel Vadot * @{ 11e67e8565SEmmanuel Vadot */ 12*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_ACTMON */ 13*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_ACTMON 1U 14*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_ADSP */ 15*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_ADSP 2U 16*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_ADSPNEON */ 17*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_ADSPNEON 3U 18c9ccf3a3SEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AHUB */ 19c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_AHUB 4U 20c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_APB2APE */ 21c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_APB2APE 5U 22c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_APE */ 23c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_APE 6U 24c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AUD_MCLK */ 25c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_AUD_MCLK 7U 26*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AXI_CBB */ 27*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AXI_CBB 8U 28*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN1 */ 29*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN1 9U 30*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_CAN1_HOST */ 31*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN1_HOST 10U 32*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_CAN2 */ 33*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN2 11U 34*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_CAN2_HOST */ 35*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN2_HOST 12U 36*8bab661aSEmmanuel Vadot /** @brief output of divider CLK_RST_CONTROLLER_CLK_M_DIVIDE */ 37*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CLK_M 14U 38c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC1 */ 39c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DMIC1 15U 40c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC2 */ 41c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DMIC2 16U 42c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC3 */ 43c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DMIC3 17U 44c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC4 */ 45c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DMIC4 18U 46*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_DPAUX */ 47*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DPAUX 19U 48*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVJPG1 */ 49*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVJPG1 20U 50*8bab661aSEmmanuel Vadot /** 51*8bab661aSEmmanuel Vadot * @brief output of mux controlled by CLK_RST_CONTROLLER_ACLK_BURST_POLICY 52*8bab661aSEmmanuel Vadot * divided by the divider controlled by ACLK_CLK_DIVISOR in 53*8bab661aSEmmanuel Vadot * CLK_RST_CONTROLLER_SUPER_ACLK_DIVIDER 54*8bab661aSEmmanuel Vadot */ 55*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_ACLK 21U 56*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_MSS_ENCRYPT switch divider output */ 57*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MSS_ENCRYPT 22U 58*8bab661aSEmmanuel Vadot /** @brief clock recovered from EAVB input */ 59*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_RX_INPUT 23U 60*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_APB switch divider output */ 61*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_APB 25U 62*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_AON_NIC_RATE divider output */ 63*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_NIC 26U 64*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_CPU_NIC switch divider output */ 65*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_CPU_NIC 27U 66*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLA1_BASE for use by audio clocks */ 67*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLA1 28U 68c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK1 */ 69c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DSPK1 29U 70c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DSPK2 */ 71c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_DSPK2 30U 72e67e8565SEmmanuel Vadot /** 73e67e8565SEmmanuel Vadot * @brief controls the EMC clock frequency. 74e67e8565SEmmanuel Vadot * @details Doing a clk_set_rate on this clock will select the 75e67e8565SEmmanuel Vadot * appropriate clock source, program the source rate and execute a 76e67e8565SEmmanuel Vadot * specific sequence to switch to the new clock source for both memory 77e67e8565SEmmanuel Vadot * controllers. This can be used to control the balance between memory 78e67e8565SEmmanuel Vadot * throughput and memory controller power. 79e67e8565SEmmanuel Vadot */ 80e67e8565SEmmanuel Vadot #define TEGRA234_CLK_EMC 31U 81*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_AXI_CLK_0 divider gated output */ 82*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_AXI 32U 83*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_PTP_REF_CLK_0 divider gated output */ 84*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_PTP_REF 33U 85*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_EQOS_RX */ 86*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_RX 34U 87*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_TX_CLK divider gated output */ 88*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_TX 35U 89*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH1 */ 90*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EXTPERIPH1 36U 91*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH2 */ 92*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EXTPERIPH2 37U 93*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH3 */ 94*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EXTPERIPH3 38U 95*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EXTPERIPH4 */ 96*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EXTPERIPH4 39U 976be33864SEmmanuel Vadot /** @brief output of gate CLK_ENB_FUSE */ 98e67e8565SEmmanuel Vadot #define TEGRA234_CLK_FUSE 40U 99*8bab661aSEmmanuel Vadot /** @brief output of GPU GPC0 clkGen (in 1x mode same rate as GPC0 MUX2 out) */ 100*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GPC0CLK 41U 101*8bab661aSEmmanuel Vadot /** @brief TODO */ 102*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GPU_PWR 42U 103*8bab661aSEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HDA2CODEC_2X */ 104*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_HOST1X */ 105*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_HOST1X 46U 106*8bab661aSEmmanuel Vadot /** @brief xusb_hs_hsicp_clk */ 107*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_HS_HSICP 47U 108c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C1 */ 109c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C1 48U 110c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C2 */ 111c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C2 49U 112c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C3 */ 113c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C3 50U 114c9ccf3a3SEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C4 */ 115c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C4 51U 116c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C6 */ 117c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C6 52U 118c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C7 */ 119c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C7 53U 120c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C8 */ 121c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C8 54U 122c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C9 */ 123c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2C9 55U 124c9ccf3a3SEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S1 */ 125c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S1 56U 126c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S1 input */ 127c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S1_SYNC_INPUT 57U 128c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S2 */ 129c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S2 58U 130c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S2 input */ 131c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S2_SYNC_INPUT 59U 132c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S3 */ 133c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S3 60U 134c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S3 input */ 135c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S3_SYNC_INPUT 61U 136c9ccf3a3SEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S4 */ 137c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S4 62U 138c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S4 input */ 139c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S4_SYNC_INPUT 63U 140c9ccf3a3SEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S5 */ 141c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S5 64U 142c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S5 input */ 143c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S5_SYNC_INPUT 65U 144c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S6 */ 145c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S6 66U 146c9ccf3a3SEmmanuel Vadot /** @brief clock recovered from I2S6 input */ 147c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_I2S6_SYNC_INPUT 67U 148*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_ISP */ 149*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_ISP 69U 150*8bab661aSEmmanuel Vadot /** @brief Monitored branch of EQOS_RX clock */ 151*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_RX_M 70U 152*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_MAUDCLK_OUT_SWITCH_DIVIDER switch divider output (maudclk) */ 153*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MAUD 71U 154*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MIPI_CAL */ 155*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MIPI_CAL 72U 156*8bab661aSEmmanuel Vadot /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_CORE_PLL_FIXED */ 157*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_CORE_PLL_FIXED 73U 158*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_RX_ANA */ 159*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_ANA 74U 160*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_RX_LS_BIT */ 161*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_LS_BIT 75U 162*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_RX_SYMB */ 163*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_SYMB 76U 164*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_TX_LS_3XBIT */ 165*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT 77U 166*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_TX_SYMB */ 167*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_SYMB 78U 168*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L1_RX_ANA */ 169*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L1_RX_ANA 79U 170*8bab661aSEmmanuel Vadot /** @brief output of the divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_TX_1MHZ_REF */ 171*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_TX_1MHZ_REF 80U 172*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSI */ 173*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVCSI 81U 174*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVCSILP */ 175*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVCSILP 82U 176*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVDEC */ 177*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVDEC 83U 178*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_HUBCLK_OUT_SWITCH_DIVIDER switch divider output (hubclk) */ 179*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_HUB 84U 180*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_DISPCLK_SWITCH_DIVIDER switch divider output (dispclk) */ 181*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DISP 85U 182*8bab661aSEmmanuel Vadot /** @brief RG_CLK_CTRL__0_DIV divider output (nvdisplay_p0_clk) */ 183*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVDISPLAY_P0 86U 184*8bab661aSEmmanuel Vadot /** @brief RG_CLK_CTRL__1_DIV divider output (nvdisplay_p1_clk) */ 185*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVDISPLAY_P1 87U 186*8bab661aSEmmanuel Vadot /** @brief DSC_CLK (DISPCLK ÷ 3) */ 187*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSC 88U 188*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVENC */ 189*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVENC 89U 190*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_NVJPG */ 191*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVJPG 90U 192*8bab661aSEmmanuel Vadot /** @brief input from Tegra's XTAL_IN */ 193*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_OSC 91U 194*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_TOUCH switch divider output */ 195*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_TOUCH 92U 196c9ccf3a3SEmmanuel Vadot /** PLL controlled by CLK_RST_CONTROLLER_PLLA_BASE for use by audio clocks */ 197c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PLLA 93U 198*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLAON_BASE for use by IP blocks in the AON domain */ 199*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLAON 94U 200*8bab661aSEmmanuel Vadot /** Fixed 100MHz PLL for PCIe, SATA and superspeed USB */ 201*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLE 100U 202*8bab661aSEmmanuel Vadot /** @brief PLLP vco output */ 203*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLP 101U 204c9ccf3a3SEmmanuel Vadot /** @brief PLLP clk output */ 205c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PLLP_OUT0 102U 206*8bab661aSEmmanuel Vadot /** Fixed frequency 960MHz PLL for USB and EAVB */ 207*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UTMIP_PLL 103U 208c9ccf3a3SEmmanuel Vadot /** @brief output of the divider CLK_RST_CONTROLLER_PLLA_OUT */ 209c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PLLA_OUT0 104U 210c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM1 */ 211c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM1 105U 212c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM2 */ 213c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM2 106U 214c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM3 */ 215c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM3 107U 216c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM4 */ 217c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM4 108U 218c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM5 */ 219c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM5 109U 220c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM6 */ 221c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM6 110U 222c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM7 */ 223c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM7 111U 224c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PWM8 */ 225c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PWM8 112U 226*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_RCE_CPU_NIC output */ 227*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RCE_CPU_NIC 113U 228*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_RCE_NIC_RATE divider output */ 229*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RCE_NIC 114U 230*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_AON_I2C_SLOW switch divider output */ 231*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_I2C_SLOW 117U 232*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SCE_CPU_NIC */ 233*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SCE_CPU_NIC 118U 234*8bab661aSEmmanuel Vadot /** @brief output of divider CLK_RST_CONTROLLER_SCE_NIC_RATE */ 235*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SCE_NIC 119U 236*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC1 */ 237*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SDMMC1 120U 238*8bab661aSEmmanuel Vadot /** @brief Logical clk for setting the UPHY PLL3 rate */ 239*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UPHY_PLL3 121U 2406be33864SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC4 */ 241e67e8565SEmmanuel Vadot #define TEGRA234_CLK_SDMMC4 123U 242*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SE switch divider gated output */ 243*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SE 124U 244*8bab661aSEmmanuel Vadot /** @brief VPLL select for sor0_ref clk driven by disp_2clk_sor0_head_sel signal */ 245*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR0_PLL_REF 125U 246*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor0_pll_ref_clk_safe signal (sor0_ref_clk) */ 247*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR0_REF 126U 248*8bab661aSEmmanuel Vadot /** @brief VPLL select for sor1_ref clk driven by disp_2clk_sor0_head_sel signal */ 249*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR1_PLL_REF 127U 250*8bab661aSEmmanuel Vadot /** @brief SOR_PLL_REF_CLK_CTRL__0_DIV divider output */ 251*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PRE_SOR0_REF 128U 252*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor1_pll_ref_clk_safe signal (sor1_ref_clk) */ 253*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR1_REF 129U 254*8bab661aSEmmanuel Vadot /** @brief SOR_PLL_REF_CLK_CTRL__1_DIV divider output */ 255*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PRE_SOR1_REF 130U 256*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_SOR_SAFE */ 257*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR_SAFE 131U 258*8bab661aSEmmanuel Vadot /** @brief SOR_CLK_CTRL__0_DIV divider output */ 259*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR0_DIV 132U 260*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DMIC5 */ 261*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DMIC5 134U 262*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI1 */ 263*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPI1 135U 264*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI2 */ 265*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPI2 136U 266*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI3 */ 267*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPI3 137U 268*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C_SLOW */ 269*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2C_SLOW 138U 270c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC1 */ 271c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DMIC1 139U 272c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC2 */ 273c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DMIC2 140U 274c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC3 */ 275c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DMIC3 141U 276c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DMIC4 */ 277c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DMIC4 142U 278c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK1 */ 279c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DSPK1 143U 280c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_DSPK2 */ 281c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_DSPK2 144U 282c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S1 */ 283c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S1 145U 284c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S2 */ 285c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S2 146U 286c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S3 */ 287c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S3 147U 288c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S4 */ 289c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S4 148U 290c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S5 */ 291c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S5 149U 292c9ccf3a3SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S6 */ 293c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S6 150U 294*8bab661aSEmmanuel Vadot /** @brief controls MPHY_FORCE_LS_MODE upon enable & disable */ 295*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_FORCE_LS_MODE 151U 296*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TACH0 */ 297*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TACH0 152U 298*8bab661aSEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TSEC */ 299*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TSEC 153U 300*8bab661aSEmmanuel Vadot /** output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_PKA */ 301*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TSEC_PKA 154U 3026be33864SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTA */ 303e67e8565SEmmanuel Vadot #define TEGRA234_CLK_UARTA 155U 304*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTB */ 305*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTB 156U 306*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTC */ 307*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTC 157U 308*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTD */ 309*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTD 158U 310*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTE */ 311*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTE 159U 312*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UARTF */ 313*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTF 160U 314c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX1_CORE_6 */ 315c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX1_C6_CORE 161U 316*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UART_FST_MIPI_CAL */ 317*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UART_FST_MIPI_CAL 162U 318*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSDEV_REF */ 319*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UFSDEV_REF 163U 320*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_UFSHC_CG_SYS */ 321*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UFSHC 164U 322*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_USB2_TRK */ 323*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_USB2_TRK 165U 324*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VI */ 325*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_VI 166U 326b97ee269SEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_VIC */ 327b97ee269SEmmanuel Vadot #define TEGRA234_CLK_VIC 167U 328*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_CSITE switch divider output */ 329*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CSITE 168U 330*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_IST switch divider output */ 331*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_IST 169U 332*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_IST_JTAG_REG_CLK_SEL */ 333*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_JTAG_INTFC_PRE_CG 170U 334c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX2_CORE_7 */ 335c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX2_C7_CORE 171U 336c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX2_CORE_8 */ 337c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX2_C8_CORE 172U 338c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX2_CORE_9 */ 339c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX2_C9_CORE 173U 340*8bab661aSEmmanuel Vadot /** @brief dla0_falcon_clk */ 341*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DLA0_FALCON 174U 342*8bab661aSEmmanuel Vadot /** @brief dla0_core_clk */ 343*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DLA0_CORE 175U 344*8bab661aSEmmanuel Vadot /** @brief dla1_falcon_clk */ 345*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DLA1_FALCON 176U 346*8bab661aSEmmanuel Vadot /** @brief dla1_core_clk */ 347*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DLA1_CORE 177U 348*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor0_clk_safe signal (sor0_clk) */ 349*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR0 178U 350*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor1_clk_safe signal (sor1_clk) */ 351*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR1 179U 352*8bab661aSEmmanuel Vadot /** @brief DP macro feedback clock (same as LINKA_SYM CLKOUT) */ 353*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR_PAD_INPUT 180U 354*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_h0_dsi_sel signal in sf0_clk path */ 355*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PRE_SF0 181U 356*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sf0_clk_safe signal (sf0_clk) */ 357*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SF0 182U 358*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sf1_clk_safe signal (sf1_clk) */ 359*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SF1 183U 360*8bab661aSEmmanuel Vadot /** @brief CLKOUT_AB output from DSI BRICK A (dsi_clkout_ab) */ 361*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSI_PAD_INPUT 184U 362c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX2_CORE_10 */ 363c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX2_C10_CORE 187U 364*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTI switch divider output (uarti_r_clk) */ 365*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTI 188U 366*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTJ switch divider output (uartj_r_clk) */ 367*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTJ 189U 368*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_UARTH switch divider output */ 369*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UARTH 190U 370*8bab661aSEmmanuel Vadot /** @brief ungated version of fuse clk */ 371*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_FUSE_SERIAL 191U 372*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_QSPI0 switch divider output (qspi0_2x_pm_clk) */ 373d5b0e70fSEmmanuel Vadot #define TEGRA234_CLK_QSPI0_2X_PM 192U 374*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_QSPI1 switch divider output (qspi1_2x_pm_clk) */ 375d5b0e70fSEmmanuel Vadot #define TEGRA234_CLK_QSPI1_2X_PM 193U 376*8bab661aSEmmanuel Vadot /** @brief output of the divider QSPI_CLK_DIV2_SEL in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI0 (qspi0_pm_clk) */ 377d5b0e70fSEmmanuel Vadot #define TEGRA234_CLK_QSPI0_PM 194U 378*8bab661aSEmmanuel Vadot /** @brief output of the divider QSPI_CLK_DIV2_SEL in CLK_RST_CONTROLLER_CLK_SOURCE_QSPI1 (qspi1_pm_clk) */ 379d5b0e70fSEmmanuel Vadot #define TEGRA234_CLK_QSPI1_PM 195U 380*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_VI_CONST switch divider output */ 381*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_VI_CONST 196U 382*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for BPMP */ 383*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_BPMP 197U 384*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for SCE */ 385*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_SCE 198U 386*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for NVDEC */ 387*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_NVDEC 199U 388*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for NVJPG */ 389*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_NVJPG 200U 390*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for TSEC */ 391*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_TSEC 201U 392*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for VI */ 393*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_VI 203U 394*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for SE */ 395*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_SE 204U 396*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for NVENC */ 397*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_NVENC 205U 398*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for ISP */ 399*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_ISP 206U 400*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for VIC */ 401*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_VIC 207U 402*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for AXICBB */ 403*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_AXICBB 209U 404*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for NVJPG1 */ 405*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_NVJPG1 210U 406*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for PVA core */ 407*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_PVA0_CORE 211U 408*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for PVA VPS */ 409*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_PVA0_VPS 212U 410*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_DBGAPB_0 switch divider output (dbgapb_clk) */ 411*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DBGAPB 213U 412*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for RCE */ 413*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_RCE 214U 414*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_LA switch divider output (la_r_clk) */ 415*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_LA 215U 416*8bab661aSEmmanuel Vadot /** @brief output of the divider CLK_RST_CONTROLLER_PLLP_OUTD */ 417*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLP_OUT_JTAG 216U 418*8bab661aSEmmanuel Vadot /** @brief AXI_CBB branch sharing gate control with SDMMC4 */ 419*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SDMMC4_AXICIF 217U 420e67e8565SEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SDMMC_LEGACY_TM switch divider output */ 421e67e8565SEmmanuel Vadot #define TEGRA234_CLK_SDMMC_LEGACY_TM 219U 422c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX0_CORE_0 */ 423c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX0_C0_CORE 220U 424c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX0_CORE_1 */ 425c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX0_C1_CORE 221U 426c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX0_CORE_2 */ 427c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX0_C2_CORE 222U 428c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX0_CORE_3 */ 429c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX0_C3_CORE 223U 430c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX0_CORE_4 */ 431c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX0_C4_CORE 224U 432c9ccf3a3SEmmanuel Vadot /** @brief output of gate CLK_ENB_PEX1_CORE_5 */ 433c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_PEX1_C5_CORE 225U 434*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX0_C0_CORE clock */ 435*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX0_C0_CORE_M 229U 436*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX0_C1_CORE clock */ 437*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX0_C1_CORE_M 230U 438*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX0_C2_CORE clock */ 439*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX0_C2_CORE_M 231U 440*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX0_C3_CORE clock */ 441*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX0_C3_CORE_M 232U 442*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX0_C4_CORE clock */ 443*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX0_C4_CORE_M 233U 444*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX1_C5_CORE clock */ 445*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX1_C5_CORE_M 234U 446*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX1_C6_CORE clock */ 447*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX1_C6_CORE_M 235U 448*8bab661aSEmmanuel Vadot /** @brief output of GPU GPC1 clkGen (in 1x mode same rate as GPC1 MUX2 out) */ 449*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GPC1CLK 236U 450e67e8565SEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC4_BASE */ 451e67e8565SEmmanuel Vadot #define TEGRA234_CLK_PLLC4 237U 452*8bab661aSEmmanuel Vadot /** @brief PLLC4 VCO followed by DIV3 path */ 453*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC4_OUT1 239U 454*8bab661aSEmmanuel Vadot /** @brief PLLC4 VCO followed by DIV5 path */ 455*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC4_OUT2 240U 456*8bab661aSEmmanuel Vadot /** @brief output of the mux controlled by PLLC4_CLK_SEL */ 457*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC4_MUXED 241U 458*8bab661aSEmmanuel Vadot /** @brief PLLC4 VCO followed by DIV2 path */ 459*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC4_VCO_DIV2 242U 460*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLNVHS_BASE */ 461*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLNVHS 243U 462*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX2_C7_CORE clock */ 463*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX2_C7_CORE_M 244U 464*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX2_C8_CORE clock */ 465*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX2_C8_CORE_M 245U 466*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX2_C9_CORE clock */ 467*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX2_C9_CORE_M 246U 468*8bab661aSEmmanuel Vadot /** @brief Monitored branch of PEX2_C10_CORE clock */ 469*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX2_C10_CORE_M 247U 470b97ee269SEmmanuel Vadot /** @brief RX clock recovered from MGBE0 lane input */ 471b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_RX_INPUT 248U 472b97ee269SEmmanuel Vadot /** @brief RX clock recovered from MGBE1 lane input */ 473b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_RX_INPUT 249U 474b97ee269SEmmanuel Vadot /** @brief RX clock recovered from MGBE2 lane input */ 475b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_RX_INPUT 250U 476b97ee269SEmmanuel Vadot /** @brief RX clock recovered from MGBE3 lane input */ 477b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_RX_INPUT 251U 478*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_SATA_USB_RX_BYP switch divider output */ 479*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX_SATA_USB_RX_BYP 254U 480*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL0_MGMT switch divider output */ 481*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX_USB_PAD_PLL0_MGMT 255U 482*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL1_MGMT switch divider output */ 483*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX_USB_PAD_PLL1_MGMT 256U 484*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL2_MGMT switch divider output */ 485*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX_USB_PAD_PLL2_MGMT 257U 486*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PEX_USB_PAD_PLL3_MGMT switch divider output */ 487*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PEX_USB_PAD_PLL3_MGMT 258U 488*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_RX_BYP switch divider output */ 489*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVHS_RX_BYP_REF 263U 490*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_PLL0_MGMT switch divider output */ 491*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVHS_PLL0_MGMT 264U 492*8bab661aSEmmanuel Vadot /** @brief xusb_core_dev_clk */ 493*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_CORE_DEV 265U 494*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_CORE_HOST switch divider output */ 495*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_CORE_MUX 266U 496*8bab661aSEmmanuel Vadot /** @brief xusb_core_host_clk */ 497*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_CORE_HOST 267U 498*8bab661aSEmmanuel Vadot /** @brief xusb_core_superspeed_clk */ 499*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_CORE_SS 268U 500*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_FALCON switch divider output */ 501*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FALCON 269U 502*8bab661aSEmmanuel Vadot /** @brief xusb_falcon_host_clk */ 503*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FALCON_HOST 270U 504*8bab661aSEmmanuel Vadot /** @brief xusb_falcon_superspeed_clk */ 505*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FALCON_SS 271U 506*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_FS switch divider output */ 507*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FS 272U 508*8bab661aSEmmanuel Vadot /** @brief xusb_fs_host_clk */ 509*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FS_HOST 273U 510*8bab661aSEmmanuel Vadot /** @brief xusb_fs_dev_clk */ 511*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_FS_DEV 274U 512*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_XUSB_SS switch divider output */ 513*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_SS 275U 514*8bab661aSEmmanuel Vadot /** @brief xusb_ss_dev_clk */ 515*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_SS_DEV 276U 516*8bab661aSEmmanuel Vadot /** @brief xusb_ss_superspeed_clk */ 517*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_XUSB_SS_SUPERSPEED 277U 518*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 0 */ 519*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER0 280U /* TODO: remove */ 520*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER0_CORE 280U 521*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 1 */ 522*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER1 281U /* TODO: remove */ 523*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER1_CORE 281U 524*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 2 */ 525*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER2 282U /* TODO: remove */ 526*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER2_CORE 282U 527*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CAN1_CORE_RATE divider output */ 528*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN1_CORE 284U 529*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CAN2_CORE_RATE divider outputt */ 530*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_CAN2_CORE 285U 531*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_PLLA1_OUT1 switch divider output */ 532*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLA1_OUT1 286U 533*8bab661aSEmmanuel Vadot /** @brief NVHS PLL hardware power sequencer (overrides 'manual' programming of PLL) */ 534*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLNVHS_HPS 287U 535*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLREFE_BASE */ 536*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLREFE_VCOOUT 288U 537e67e8565SEmmanuel Vadot /** @brief 32K input clock provided by PMIC */ 538e67e8565SEmmanuel Vadot #define TEGRA234_CLK_CLK_32K 289U 539*8bab661aSEmmanuel Vadot /** @brief Fixed 48MHz clock divided down from utmipll */ 540*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UTMIPLL_CLKOUT48 291U 541*8bab661aSEmmanuel Vadot /** @brief Fixed 480MHz clock divided down from utmipll */ 542*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UTMIPLL_CLKOUT480 292U 543*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLNVCSI_BASE */ 544*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLNVCSI 294U 545*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PVA0_CPU_AXI switch divider output */ 546*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PVA0_CPU_AXI 295U 547*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_PVA0_VPS switch divider output */ 548*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PVA0_VPS 297U 549*8bab661aSEmmanuel Vadot /** @brief DLA0_CORE_NAFLL */ 550*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DLA0_CORE 299U 551*8bab661aSEmmanuel Vadot /** @brief DLA0_FALCON_NAFLL */ 552*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DLA0_FALCON 300U 553*8bab661aSEmmanuel Vadot /** @brief DLA1_CORE_NAFLL */ 554*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DLA1_CORE 301U 555*8bab661aSEmmanuel Vadot /** @brief DLA1_FALCON_NAFLL */ 556*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DLA1_FALCON 302U 557*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_AON_UART_FST_MIPI_CAL */ 558*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_AON_UART_FST_MIPI_CAL 303U 559*8bab661aSEmmanuel Vadot /** @brief GPU system clock */ 560*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GPUSYS 304U 561*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2C5 */ 562*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2C5 305U 563*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SE switch divider free running clk */ 564*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_FR_SE 306U 565*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_BPMP_CPU_NIC switch divider output */ 566*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_BPMP_CPU_NIC 307U 567*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_BPMP_CPU */ 568*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_BPMP_CPU 308U 569*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_TSC switch divider output */ 570*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TSC 309U 571*8bab661aSEmmanuel Vadot /** @brief output of mem pll A sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMC */ 572*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSA_MPLL 310U 573*8bab661aSEmmanuel Vadot /** @brief output of mem pll B sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSB */ 574*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSB_MPLL 311U 575*8bab661aSEmmanuel Vadot /** @brief output of mem pll C sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSC */ 576*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSC_MPLL 312U 577*8bab661aSEmmanuel Vadot /** @brief output of mem pll D sync mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_EMCSD */ 578*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSD_MPLL 313U 579*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC_BASE */ 580*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC 314U 581*8bab661aSEmmanuel Vadot /** @brief PLL controlled by CLK_RST_CONTROLLER_PLLC2_BASE */ 582*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLC2 315U 583*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_TSC_HS_SUPER_CLK_DIVIDER skip divider output */ 584*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TSC_REF 317U 585*8bab661aSEmmanuel Vadot /** @brief Dummy clock to ensure minimum SoC voltage for fuse burning */ 586*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_FUSE_BURN 318U 587*8bab661aSEmmanuel Vadot /** @brief GBE PLL */ 588*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLGBE 319U 589*8bab661aSEmmanuel Vadot /** @brief GBE PLL hardware power sequencer */ 590*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLGBE_HPS 320U 591*8bab661aSEmmanuel Vadot /** @brief output of EMC CDB side A fixed (DIV4) divider */ 592*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSA_EMC 321U 593*8bab661aSEmmanuel Vadot /** @brief output of EMC CDB side B fixed (DIV4) divider */ 594*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSB_EMC 322U 595*8bab661aSEmmanuel Vadot /** @brief output of EMC CDB side C fixed (DIV4) divider */ 596*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSC_EMC 323U 597*8bab661aSEmmanuel Vadot /** @brief output of EMC CDB side D fixed (DIV4) divider */ 598*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSD_EMC 324U 599*8bab661aSEmmanuel Vadot /** @brief PLLE hardware power sequencer (overrides 'manual' programming of PLL) */ 600*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLE_HPS 326U 601*8bab661aSEmmanuel Vadot /** @brief CLK_ENB_PLLREFE_OUT gate output */ 602*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLREFE_VCOOUT_GATED 327U 603*8bab661aSEmmanuel Vadot /** @brief TEGRA234_CLK_SOR_SAFE clk source (PLLP_OUT0 divided by 17) */ 604*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLP_DIV17 328U 605*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SOC_THERM switch divider output */ 606*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOC_THERM 329U 607*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_TSENSE switch divider output */ 608*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TSENSE 330U 609*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SEU1 switch divider free running clk */ 610*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_FR_SEU1 331U 611*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for OFA */ 612*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_OFA 333U 613*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_OFA switch divider output */ 614*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_OFA 334U 615*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for SEU1 */ 616*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_SEU1 335U 617*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_SEU1 switch divider gated output */ 618*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SEU1 336U 619*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI4 */ 620*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPI4 337U 621*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_SPI5 */ 622*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPI5 338U 623*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_DCE_CPU_NIC */ 624*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DCE_CPU_NIC 339U 625*8bab661aSEmmanuel Vadot /** @brief output of divider CLK_RST_CONTROLLER_DCE_NIC_RATE */ 626*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DCE_NIC 340U 627*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for DCE */ 628*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DCE 341U 629*8bab661aSEmmanuel Vadot /** @brief Monitored branch of MPHY_L0_RX_ANA clock */ 630*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_ANA_M 342U 631*8bab661aSEmmanuel Vadot /** @brief Monitored branch of MPHY_L1_RX_ANA clock */ 632*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L1_RX_ANA_M 343U 633*8bab661aSEmmanuel Vadot /** @brief ungated version of TX symbol clock after fixed 1/2 divider */ 634*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_PRE_SYMB 344U 635*8bab661aSEmmanuel Vadot /** @brief output of divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_TX_LS_SYMB */ 636*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_LS_SYMB_DIV 345U 637*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_MPHY_L0_TX_2X_SYMB */ 638*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_2X_SYMB 346U 639*8bab661aSEmmanuel Vadot /** @brief output of SW_MPHY_L0_TX_HS_SYMB divider in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 640*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_HS_SYMB_DIV 347U 641*8bab661aSEmmanuel Vadot /** @brief output of SW_MPHY_L0_TX_LS_3XBIT divider in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 642*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_LS_3XBIT_DIV 348U 643*8bab661aSEmmanuel Vadot /** @brief LS/HS divider mux SW_MPHY_L0_TX_LS_HS_SEL in CLK_RST_CONTROLLER_MPHY_L0_TX_CLK_CTRL_0 */ 644*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_MUX_SYMB_DIV 349U 645*8bab661aSEmmanuel Vadot /** @brief Monitored branch of MPHY_L0_TX_SYMB clock */ 646*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_TX_SYMB_M 350U 647*8bab661aSEmmanuel Vadot /** @brief output of divider CLK_RST_CONTROLLER_CLK_SOURCE_MPHY_L0_RX_LS_SYMB */ 648*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_LS_SYMB_DIV 351U 649*8bab661aSEmmanuel Vadot /** @brief output of SW_MPHY_L0_RX_HS_SYMB divider in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 650*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_HS_SYMB_DIV 352U 651*8bab661aSEmmanuel Vadot /** @brief output of SW_MPHY_L0_RX_LS_BIT divider in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 652*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_LS_BIT_DIV 353U 653*8bab661aSEmmanuel Vadot /** @brief LS/HS divider mux SW_MPHY_L0_RX_LS_HS_SEL in CLK_RST_CONTROLLER_MPHY_L0_RX_CLK_CTRL_0 */ 654*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_MUX_SYMB_DIV 354U 655*8bab661aSEmmanuel Vadot /** @brief Monitored branch of MPHY_L0_RX_SYMB clock */ 656*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MPHY_L0_RX_SYMB_M 355U 657b97ee269SEmmanuel Vadot /** @brief Monitored branch of MBGE0 RX input clock */ 658b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_RX_INPUT_M 357U 659b97ee269SEmmanuel Vadot /** @brief Monitored branch of MBGE1 RX input clock */ 660b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_RX_INPUT_M 358U 661b97ee269SEmmanuel Vadot /** @brief Monitored branch of MBGE2 RX input clock */ 662b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_RX_INPUT_M 359U 663b97ee269SEmmanuel Vadot /** @brief Monitored branch of MBGE3 RX input clock */ 664b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_RX_INPUT_M 360U 665b97ee269SEmmanuel Vadot /** @brief Monitored branch of MGBE0 RX PCS mux output */ 666b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_RX_PCS_M 361U 667b97ee269SEmmanuel Vadot /** @brief Monitored branch of MGBE1 RX PCS mux output */ 668b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_RX_PCS_M 362U 669b97ee269SEmmanuel Vadot /** @brief Monitored branch of MGBE2 RX PCS mux output */ 670b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_RX_PCS_M 363U 671b97ee269SEmmanuel Vadot /** @brief Monitored branch of MGBE3 RX PCS mux output */ 672b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_RX_PCS_M 364U 673*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_TACH1 */ 674*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_TACH1 365U 675*8bab661aSEmmanuel Vadot /** @brief GBE_UPHY_MGBES_APP_CLK switch divider gated output */ 676*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MGBES_APP 366U 677*8bab661aSEmmanuel Vadot /** @brief Logical clk for setting GBE UPHY PLL2 TX_REF rate */ 678*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UPHY_GBE_PLL2_TX_REF 367U 679*8bab661aSEmmanuel Vadot /** @brief Logical clk for setting GBE UPHY PLL2 XDIG rate */ 680*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_UPHY_GBE_PLL2_XDIG 368U 681b97ee269SEmmanuel Vadot /** @brief RX PCS clock recovered from MGBE0 lane input */ 682b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_RX_PCS_INPUT 369U 683b97ee269SEmmanuel Vadot /** @brief RX PCS clock recovered from MGBE1 lane input */ 684b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_RX_PCS_INPUT 370U 685b97ee269SEmmanuel Vadot /** @brief RX PCS clock recovered from MGBE2 lane input */ 686b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_RX_PCS_INPUT 371U 687b97ee269SEmmanuel Vadot /** @brief RX PCS clock recovered from MGBE3 lane input */ 688b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_RX_PCS_INPUT 372U 689b97ee269SEmmanuel Vadot /** @brief output of mux controlled by GBE_UPHY_MGBE0_RX_PCS_CLK_SRC_SEL */ 690b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_RX_PCS 373U 691b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_TX_CLK divider gated output */ 692b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_TX 374U 693b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_TX_PCS_CLK divider gated output */ 694b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_TX_PCS 375U 695b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_MAC_CLK divider output */ 696b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_MAC_DIVIDER 376U 697b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_MAC_CLK gate output */ 698b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_MAC 377U 699b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_MACSEC_CLK gate output */ 700b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_MACSEC 378U 701b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_EEE_PCS_CLK gate output */ 702b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_EEE_PCS 379U 703b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_APP_CLK gate output */ 704b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_APP 380U 705b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE0_PTP_REF_CLK divider gated output */ 706b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE0_PTP_REF 381U 707b97ee269SEmmanuel Vadot /** @brief output of mux controlled by GBE_UPHY_MGBE1_RX_PCS_CLK_SRC_SEL */ 708b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_RX_PCS 382U 709b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_TX_CLK divider gated output */ 710b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_TX 383U 711b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_TX_PCS_CLK divider gated output */ 712b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_TX_PCS 384U 713b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_MAC_CLK divider output */ 714b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_MAC_DIVIDER 385U 715b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_MAC_CLK gate output */ 716b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_MAC 386U 717*8bab661aSEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_MACSEC_CLK gate output */ 718*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MGBE1_MACSEC 387U 719b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_EEE_PCS_CLK gate output */ 720b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_EEE_PCS 388U 721b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_APP_CLK gate output */ 722b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_APP 389U 723b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE1_PTP_REF_CLK divider gated output */ 724b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE1_PTP_REF 390U 725b97ee269SEmmanuel Vadot /** @brief output of mux controlled by GBE_UPHY_MGBE2_RX_PCS_CLK_SRC_SEL */ 726b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_RX_PCS 391U 727b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_TX_CLK divider gated output */ 728b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_TX 392U 729b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_TX_PCS_CLK divider gated output */ 730b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_TX_PCS 393U 731b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_MAC_CLK divider output */ 732b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_MAC_DIVIDER 394U 733b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_MAC_CLK gate output */ 734b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_MAC 395U 735*8bab661aSEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_MACSEC_CLK gate output */ 736*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MGBE2_MACSEC 396U 737b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_EEE_PCS_CLK gate output */ 738b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_EEE_PCS 397U 739b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_APP_CLK gate output */ 740b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_APP 398U 741b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE2_PTP_REF_CLK divider gated output */ 742b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE2_PTP_REF 399U 743b97ee269SEmmanuel Vadot /** @brief output of mux controlled by GBE_UPHY_MGBE3_RX_PCS_CLK_SRC_SEL */ 744b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_RX_PCS 400U 745b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_TX_CLK divider gated output */ 746b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_TX 401U 747b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_TX_PCS_CLK divider gated output */ 748b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_TX_PCS 402U 749b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_MAC_CLK divider output */ 750b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_MAC_DIVIDER 403U 751b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_MAC_CLK gate output */ 752b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_MAC 404U 753b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_MACSEC_CLK gate output */ 754b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_MACSEC 405U 755b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_EEE_PCS_CLK gate output */ 756b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_EEE_PCS 406U 757b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_APP_CLK gate output */ 758b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_APP 407U 759b97ee269SEmmanuel Vadot /** @brief GBE_UPHY_MGBE3_PTP_REF_CLK divider gated output */ 760b97ee269SEmmanuel Vadot #define TEGRA234_CLK_MGBE3_PTP_REF 408U 761*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_RX_BYP switch divider output */ 762*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GBE_RX_BYP_REF 409U 763*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL0_MGMT switch divider output */ 764*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GBE_PLL0_MGMT 410U 765*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL1_MGMT switch divider output */ 766*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GBE_PLL1_MGMT 411U 767*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_GBE_PLL2_MGMT switch divider output */ 768*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_GBE_PLL2_MGMT 412U 769*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_EQOS_MACSEC_RX */ 770*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_MACSEC_RX 413U 771*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_EQOS_MACSEC_TX */ 772*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_MACSEC_TX 414U 773*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EQOS_TX_CLK divider ungated output */ 774*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EQOS_TX_DIVIDER 415U 775*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_NVHS_PLL1_MGMT switch divider output */ 776*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVHS_PLL1_MGMT 416U 777*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_CLK_SOURCE_EMCHUB mux output */ 778*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCHUB 417U 779*8bab661aSEmmanuel Vadot /** @brief clock recovered from I2S7 input */ 780*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S7_SYNC_INPUT 418U 781*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S7 */ 782*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S7 419U 783*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S7 */ 784*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S7 420U 785*8bab661aSEmmanuel Vadot /** @brief Monitored output of I2S7 pad macro mux */ 786*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S7_PAD_M 421U 787*8bab661aSEmmanuel Vadot /** @brief clock recovered from I2S8 input */ 788*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S8_SYNC_INPUT 422U 789*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_AUDIO_SYNC_CLK_I2S8 */ 790*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SYNC_I2S8 423U 791*8bab661aSEmmanuel Vadot /** @brief output of mux controlled by CLK_RST_CONTROLLER_CLK_SOURCE_I2S8 */ 792*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S8 424U 793*8bab661aSEmmanuel Vadot /** @brief Monitored output of I2S8 pad macro mux */ 794*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_I2S8_PAD_M 425U 795*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for GPU GPC0 */ 796*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_GPC0 426U 797*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for GPU GPC1 */ 798*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_GPC1 427U 799*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for GPU SYSCLK */ 800*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_GPUSYS 428U 801*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 0 DSUCLK */ 802*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DSU0 429U /* TODO: remove */ 803*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER0_DSU 429U 804*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 1 DSUCLK */ 805*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DSU1 430U /* TODO: remove */ 806*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER1_DSU 430U 807*8bab661aSEmmanuel Vadot /** @brief NAFLL clock source for CPU cluster 2 DSUCLK */ 808*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_DSU2 431U /* TODO: remove */ 809*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NAFLL_CLUSTER2_DSU 431U 810*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_SCE_CPU */ 811*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SCE_CPU 432U 812*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_RCE_CPU */ 813*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RCE_CPU 433U 814*8bab661aSEmmanuel Vadot /** @brief output of gate CLK_ENB_DCE_CPU */ 815*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DCE_CPU 434U 816*8bab661aSEmmanuel Vadot /** @brief DSIPLL VCO output */ 817*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSIPLL_VCO 435U 818*8bab661aSEmmanuel Vadot /** @brief DSIPLL SYNC_CLKOUTP/N differential output */ 819*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSIPLL_CLKOUTPN 436U 820*8bab661aSEmmanuel Vadot /** @brief DSIPLL SYNC_CLKOUTA output */ 821*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSIPLL_CLKOUTA 437U 822*8bab661aSEmmanuel Vadot /** @brief SPPLL0 VCO output */ 823*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_VCO 438U 824*8bab661aSEmmanuel Vadot /** @brief SPPLL0 SYNC_CLKOUTP/N differential output */ 825*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_CLKOUTPN 439U 826*8bab661aSEmmanuel Vadot /** @brief SPPLL0 SYNC_CLKOUTA output */ 827*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_CLKOUTA 440U 828*8bab661aSEmmanuel Vadot /** @brief SPPLL0 SYNC_CLKOUTB output */ 829*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_CLKOUTB 441U 830*8bab661aSEmmanuel Vadot /** @brief SPPLL0 CLKOUT_DIVBY10 output */ 831*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_DIV10 442U 832*8bab661aSEmmanuel Vadot /** @brief SPPLL0 CLKOUT_DIVBY25 output */ 833*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_DIV25 443U 834*8bab661aSEmmanuel Vadot /** @brief SPPLL0 CLKOUT_DIVBY27P/N differential output */ 835*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL0_DIV27PN 444U 836*8bab661aSEmmanuel Vadot /** @brief SPPLL1 VCO output */ 837*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL1_VCO 445U 838*8bab661aSEmmanuel Vadot /** @brief SPPLL1 SYNC_CLKOUTP/N differential output */ 839*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL1_CLKOUTPN 446U 840*8bab661aSEmmanuel Vadot /** @brief SPPLL1 CLKOUT_DIVBY27P/N differential output */ 841*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SPPLL1_DIV27PN 447U 842*8bab661aSEmmanuel Vadot /** @brief VPLL0 reference clock */ 843*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_VPLL0_REF 448U 844*8bab661aSEmmanuel Vadot /** @brief VPLL0 */ 845*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_VPLL0 449U 846*8bab661aSEmmanuel Vadot /** @brief VPLL1 */ 847*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_VPLL1 450U 848*8bab661aSEmmanuel Vadot /** @brief NVDISPLAY_P0_CLK reference select */ 849*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_NVDISPLAY_P0_REF 451U 850*8bab661aSEmmanuel Vadot /** @brief RG0_PCLK */ 851*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RG0 452U 852*8bab661aSEmmanuel Vadot /** @brief RG1_PCLK */ 853*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RG1 453U 854*8bab661aSEmmanuel Vadot /** @brief DISPPLL output */ 855*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DISPPLL 454U 856*8bab661aSEmmanuel Vadot /** @brief DISPHUBPLL output */ 857*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DISPHUBPLL 455U 858*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_DSI_LP_SWITCH_DIVIDER switch divider output (dsi_lp_clk) */ 859*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSI_LP 456U 860c9ccf3a3SEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_AZA2XBITCLK_OUT_SWITCH_DIVIDER switch divider output (aza_2xbitclk) */ 861c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_AZA_2XBIT 457U 862c9ccf3a3SEmmanuel Vadot /** @brief aza_2xbitclk / 2 (aza_bitclk) */ 863c9ccf3a3SEmmanuel Vadot #define TEGRA234_CLK_AZA_BIT 458U 864*8bab661aSEmmanuel Vadot /** @brief SWITCH_DSI_CORE_PIXEL_MISC_DSI_CORE_CLK_SRC switch output (dsi_core_clk) */ 865*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSI_CORE 459U 866*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by pkt_wr_fifo_signal from dsi (dsi_pixel_clk) */ 867*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DSI_PIXEL 460U 868*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor0_dp_sel (pre_sor0_clk) */ 869*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PRE_SOR0 461U 870*8bab661aSEmmanuel Vadot /** @brief Output of mux controlled by disp_2clk_sor1_dp_sel (pre_sor1_clk) */ 871*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PRE_SOR1 462U 872*8bab661aSEmmanuel Vadot /** @brief CLK_RST_CONTROLLER_LINK_REFCLK_CFG__0 output */ 873*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_DP_LINK_REF 463U 874*8bab661aSEmmanuel Vadot /** @brief Link clock input from DP macro brick PLL */ 875*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR_LINKA_INPUT 464U 876*8bab661aSEmmanuel Vadot /** @brief SOR AFIFO clock outut */ 877*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR_LINKA_AFIFO 465U 878*8bab661aSEmmanuel Vadot /** @brief Monitored branch of linka_afifo_clk */ 879*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR_LINKA_AFIFO_M 466U 880*8bab661aSEmmanuel Vadot /** @brief Monitored branch of rg0_pclk */ 881*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RG0_M 467U 882*8bab661aSEmmanuel Vadot /** @brief Monitored branch of rg1_pclk */ 883*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_RG1_M 468U 884*8bab661aSEmmanuel Vadot /** @brief Monitored branch of sor0_clk */ 885*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR0_M 469U 886*8bab661aSEmmanuel Vadot /** @brief Monitored branch of sor1_clk */ 887*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_SOR1_M 470U 888*8bab661aSEmmanuel Vadot /** @brief EMC PLLHUB output */ 889*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_PLLHUB 471U 890*8bab661aSEmmanuel Vadot /** @brief output of fixed (DIV2) MC HUB divider */ 891*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_MCHUB 472U 892*8bab661aSEmmanuel Vadot /** @brief output of divider controlled by EMC side A MC_EMC_SAFE_SAME_FREQ */ 893*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSA_MC 473U 894*8bab661aSEmmanuel Vadot /** @brief output of divider controlled by EMC side B MC_EMC_SAFE_SAME_FREQ */ 895*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSB_MC 474U 896*8bab661aSEmmanuel Vadot /** @brief output of divider controlled by EMC side C MC_EMC_SAFE_SAME_FREQ */ 897*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSC_MC 475U 898*8bab661aSEmmanuel Vadot /** @brief output of divider controlled by EMC side D MC_EMC_SAFE_SAME_FREQ */ 899*8bab661aSEmmanuel Vadot #define TEGRA234_CLK_EMCSD_MC 476U 900*8bab661aSEmmanuel Vadot 901*8bab661aSEmmanuel Vadot /** @} */ 902b97ee269SEmmanuel Vadot 9036be33864SEmmanuel Vadot #endif 904