xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/rv1108-cru.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-or-later */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
4*c66ec88fSEmmanuel Vadot  * Author: Shawn Lin <shawn.lin@rock-chips.com>
5*c66ec88fSEmmanuel Vadot  */
6*c66ec88fSEmmanuel Vadot 
7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H
8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* pll id */
11*c66ec88fSEmmanuel Vadot #define PLL_APLL			0
12*c66ec88fSEmmanuel Vadot #define PLL_DPLL			1
13*c66ec88fSEmmanuel Vadot #define PLL_GPLL			2
14*c66ec88fSEmmanuel Vadot #define ARMCLK				3
15*c66ec88fSEmmanuel Vadot 
16*c66ec88fSEmmanuel Vadot /* sclk gates (special clocks) */
17*c66ec88fSEmmanuel Vadot #define SCLK_SPI0			65
18*c66ec88fSEmmanuel Vadot #define SCLK_NANDC			67
19*c66ec88fSEmmanuel Vadot #define SCLK_SDMMC			68
20*c66ec88fSEmmanuel Vadot #define SCLK_SDIO			69
21*c66ec88fSEmmanuel Vadot #define SCLK_EMMC			71
22*c66ec88fSEmmanuel Vadot #define SCLK_UART0			72
23*c66ec88fSEmmanuel Vadot #define SCLK_UART1			73
24*c66ec88fSEmmanuel Vadot #define SCLK_UART2			74
25*c66ec88fSEmmanuel Vadot #define SCLK_I2S0			75
26*c66ec88fSEmmanuel Vadot #define SCLK_I2S1			76
27*c66ec88fSEmmanuel Vadot #define SCLK_I2S2			77
28*c66ec88fSEmmanuel Vadot #define SCLK_TIMER0			78
29*c66ec88fSEmmanuel Vadot #define SCLK_TIMER1			79
30*c66ec88fSEmmanuel Vadot #define SCLK_SFC			80
31*c66ec88fSEmmanuel Vadot #define SCLK_SDMMC_DRV			81
32*c66ec88fSEmmanuel Vadot #define SCLK_SDIO_DRV			82
33*c66ec88fSEmmanuel Vadot #define SCLK_EMMC_DRV			83
34*c66ec88fSEmmanuel Vadot #define SCLK_SDMMC_SAMPLE		84
35*c66ec88fSEmmanuel Vadot #define SCLK_SDIO_SAMPLE		85
36*c66ec88fSEmmanuel Vadot #define SCLK_EMMC_SAMPLE		86
37*c66ec88fSEmmanuel Vadot #define SCLK_VENC_CORE			87
38*c66ec88fSEmmanuel Vadot #define SCLK_HEVC_CORE			88
39*c66ec88fSEmmanuel Vadot #define SCLK_HEVC_CABAC			89
40*c66ec88fSEmmanuel Vadot #define SCLK_PWM0_PMU			90
41*c66ec88fSEmmanuel Vadot #define SCLK_I2C0_PMU			91
42*c66ec88fSEmmanuel Vadot #define SCLK_WIFI			92
43*c66ec88fSEmmanuel Vadot #define SCLK_CIFOUT			93
44*c66ec88fSEmmanuel Vadot #define SCLK_MIPI_CSI_OUT		94
45*c66ec88fSEmmanuel Vadot #define SCLK_CIF0			95
46*c66ec88fSEmmanuel Vadot #define SCLK_CIF1			96
47*c66ec88fSEmmanuel Vadot #define SCLK_CIF2			97
48*c66ec88fSEmmanuel Vadot #define SCLK_CIF3			98
49*c66ec88fSEmmanuel Vadot #define SCLK_DSP			99
50*c66ec88fSEmmanuel Vadot #define SCLK_DSP_IOP			100
51*c66ec88fSEmmanuel Vadot #define SCLK_DSP_EPP			101
52*c66ec88fSEmmanuel Vadot #define SCLK_DSP_EDP			102
53*c66ec88fSEmmanuel Vadot #define SCLK_DSP_EDAP			103
54*c66ec88fSEmmanuel Vadot #define SCLK_CVBS_HOST			104
55*c66ec88fSEmmanuel Vadot #define SCLK_HDMI_SFR			105
56*c66ec88fSEmmanuel Vadot #define SCLK_HDMI_CEC			106
57*c66ec88fSEmmanuel Vadot #define SCLK_CRYPTO			107
58*c66ec88fSEmmanuel Vadot #define SCLK_SPI			108
59*c66ec88fSEmmanuel Vadot #define SCLK_SARADC			109
60*c66ec88fSEmmanuel Vadot #define SCLK_TSADC			110
61*c66ec88fSEmmanuel Vadot #define SCLK_MAC_PRE			111
62*c66ec88fSEmmanuel Vadot #define SCLK_MAC			112
63*c66ec88fSEmmanuel Vadot #define SCLK_MAC_RX			113
64*c66ec88fSEmmanuel Vadot #define SCLK_MAC_REF			114
65*c66ec88fSEmmanuel Vadot #define SCLK_MAC_REFOUT			115
66*c66ec88fSEmmanuel Vadot #define SCLK_DSP_PFM			116
67*c66ec88fSEmmanuel Vadot #define SCLK_RGA			117
68*c66ec88fSEmmanuel Vadot #define SCLK_I2C1			118
69*c66ec88fSEmmanuel Vadot #define SCLK_I2C2			119
70*c66ec88fSEmmanuel Vadot #define SCLK_I2C3			120
71*c66ec88fSEmmanuel Vadot #define SCLK_PWM			121
72*c66ec88fSEmmanuel Vadot #define SCLK_ISP			122
73*c66ec88fSEmmanuel Vadot #define SCLK_USBPHY			123
74*c66ec88fSEmmanuel Vadot #define SCLK_I2S0_SRC			124
75*c66ec88fSEmmanuel Vadot #define SCLK_I2S1_SRC			125
76*c66ec88fSEmmanuel Vadot #define SCLK_I2S2_SRC			126
77*c66ec88fSEmmanuel Vadot #define SCLK_UART0_SRC			127
78*c66ec88fSEmmanuel Vadot #define SCLK_UART1_SRC			128
79*c66ec88fSEmmanuel Vadot #define SCLK_UART2_SRC			129
80*c66ec88fSEmmanuel Vadot 
81*c66ec88fSEmmanuel Vadot #define DCLK_VOP_SRC			185
82*c66ec88fSEmmanuel Vadot #define DCLK_HDMIPHY			186
83*c66ec88fSEmmanuel Vadot #define DCLK_VOP			187
84*c66ec88fSEmmanuel Vadot 
85*c66ec88fSEmmanuel Vadot /* aclk gates */
86*c66ec88fSEmmanuel Vadot #define ACLK_DMAC			192
87*c66ec88fSEmmanuel Vadot #define ACLK_PRE			193
88*c66ec88fSEmmanuel Vadot #define ACLK_CORE			194
89*c66ec88fSEmmanuel Vadot #define ACLK_ENMCORE			195
90*c66ec88fSEmmanuel Vadot #define ACLK_RKVENC			196
91*c66ec88fSEmmanuel Vadot #define ACLK_RKVDEC			197
92*c66ec88fSEmmanuel Vadot #define ACLK_VPU			198
93*c66ec88fSEmmanuel Vadot #define ACLK_CIF0			199
94*c66ec88fSEmmanuel Vadot #define ACLK_VIO0			200
95*c66ec88fSEmmanuel Vadot #define ACLK_VIO1			201
96*c66ec88fSEmmanuel Vadot #define ACLK_VOP			202
97*c66ec88fSEmmanuel Vadot #define ACLK_IEP			203
98*c66ec88fSEmmanuel Vadot #define ACLK_RGA			204
99*c66ec88fSEmmanuel Vadot #define ACLK_ISP			205
100*c66ec88fSEmmanuel Vadot #define ACLK_CIF1			206
101*c66ec88fSEmmanuel Vadot #define ACLK_CIF2			207
102*c66ec88fSEmmanuel Vadot #define ACLK_CIF3			208
103*c66ec88fSEmmanuel Vadot #define ACLK_PERI			209
104*c66ec88fSEmmanuel Vadot #define ACLK_GMAC			210
105*c66ec88fSEmmanuel Vadot 
106*c66ec88fSEmmanuel Vadot /* pclk gates */
107*c66ec88fSEmmanuel Vadot #define PCLK_GPIO1			256
108*c66ec88fSEmmanuel Vadot #define PCLK_GPIO2			257
109*c66ec88fSEmmanuel Vadot #define PCLK_GPIO3			258
110*c66ec88fSEmmanuel Vadot #define PCLK_GRF			259
111*c66ec88fSEmmanuel Vadot #define PCLK_I2C1			260
112*c66ec88fSEmmanuel Vadot #define PCLK_I2C2			261
113*c66ec88fSEmmanuel Vadot #define PCLK_I2C3			262
114*c66ec88fSEmmanuel Vadot #define PCLK_SPI			263
115*c66ec88fSEmmanuel Vadot #define PCLK_SFC			264
116*c66ec88fSEmmanuel Vadot #define PCLK_UART0			265
117*c66ec88fSEmmanuel Vadot #define PCLK_UART1			266
118*c66ec88fSEmmanuel Vadot #define PCLK_UART2			267
119*c66ec88fSEmmanuel Vadot #define PCLK_TSADC			268
120*c66ec88fSEmmanuel Vadot #define PCLK_PWM			269
121*c66ec88fSEmmanuel Vadot #define PCLK_TIMER			270
122*c66ec88fSEmmanuel Vadot #define PCLK_PERI			271
123*c66ec88fSEmmanuel Vadot #define PCLK_GPIO0_PMU			272
124*c66ec88fSEmmanuel Vadot #define PCLK_I2C0_PMU			273
125*c66ec88fSEmmanuel Vadot #define PCLK_PWM0_PMU			274
126*c66ec88fSEmmanuel Vadot #define PCLK_ISP			275
127*c66ec88fSEmmanuel Vadot #define PCLK_VIO			276
128*c66ec88fSEmmanuel Vadot #define PCLK_MIPI_DSI			277
129*c66ec88fSEmmanuel Vadot #define PCLK_HDMI_CTRL			278
130*c66ec88fSEmmanuel Vadot #define PCLK_SARADC			279
131*c66ec88fSEmmanuel Vadot #define PCLK_DSP_CFG			280
132*c66ec88fSEmmanuel Vadot #define PCLK_BUS			281
133*c66ec88fSEmmanuel Vadot #define PCLK_EFUSE0			282
134*c66ec88fSEmmanuel Vadot #define PCLK_EFUSE1			283
135*c66ec88fSEmmanuel Vadot #define PCLK_WDT			284
136*c66ec88fSEmmanuel Vadot #define PCLK_GMAC			285
137*c66ec88fSEmmanuel Vadot 
138*c66ec88fSEmmanuel Vadot /* hclk gates */
139*c66ec88fSEmmanuel Vadot #define HCLK_I2S0_8CH			320
140*c66ec88fSEmmanuel Vadot #define HCLK_I2S1_2CH			321
141*c66ec88fSEmmanuel Vadot #define HCLK_I2S2_2CH			322
142*c66ec88fSEmmanuel Vadot #define HCLK_NANDC			323
143*c66ec88fSEmmanuel Vadot #define HCLK_SDMMC			324
144*c66ec88fSEmmanuel Vadot #define HCLK_SDIO			325
145*c66ec88fSEmmanuel Vadot #define HCLK_EMMC			326
146*c66ec88fSEmmanuel Vadot #define HCLK_PERI			327
147*c66ec88fSEmmanuel Vadot #define HCLK_SFC			328
148*c66ec88fSEmmanuel Vadot #define HCLK_RKVENC			329
149*c66ec88fSEmmanuel Vadot #define HCLK_RKVDEC			330
150*c66ec88fSEmmanuel Vadot #define HCLK_CIF0			331
151*c66ec88fSEmmanuel Vadot #define HCLK_VIO			332
152*c66ec88fSEmmanuel Vadot #define HCLK_VOP			333
153*c66ec88fSEmmanuel Vadot #define HCLK_IEP			334
154*c66ec88fSEmmanuel Vadot #define HCLK_RGA			335
155*c66ec88fSEmmanuel Vadot #define HCLK_ISP			336
156*c66ec88fSEmmanuel Vadot #define HCLK_CRYPTO_MST			337
157*c66ec88fSEmmanuel Vadot #define HCLK_CRYPTO_SLV			338
158*c66ec88fSEmmanuel Vadot #define HCLK_HOST0			339
159*c66ec88fSEmmanuel Vadot #define HCLK_OTG			340
160*c66ec88fSEmmanuel Vadot #define HCLK_CIF1			341
161*c66ec88fSEmmanuel Vadot #define HCLK_CIF2			342
162*c66ec88fSEmmanuel Vadot #define HCLK_CIF3			343
163*c66ec88fSEmmanuel Vadot #define HCLK_BUS			344
164*c66ec88fSEmmanuel Vadot #define HCLK_VPU			345
165*c66ec88fSEmmanuel Vadot 
166*c66ec88fSEmmanuel Vadot #define CLK_NR_CLKS			(HCLK_VPU + 1)
167*c66ec88fSEmmanuel Vadot 
168*c66ec88fSEmmanuel Vadot /* reset id */
169*c66ec88fSEmmanuel Vadot #define SRST_CORE_PO_AD			0
170*c66ec88fSEmmanuel Vadot #define SRST_CORE_AD			1
171*c66ec88fSEmmanuel Vadot #define SRST_L2_AD			2
172*c66ec88fSEmmanuel Vadot #define SRST_CPU_NIU_AD			3
173*c66ec88fSEmmanuel Vadot #define SRST_CORE_PO			4
174*c66ec88fSEmmanuel Vadot #define SRST_CORE			5
175*c66ec88fSEmmanuel Vadot #define SRST_L2				6
176*c66ec88fSEmmanuel Vadot #define SRST_CORE_DBG			8
177*c66ec88fSEmmanuel Vadot #define PRST_DBG			9
178*c66ec88fSEmmanuel Vadot #define RST_DAP				10
179*c66ec88fSEmmanuel Vadot #define PRST_DBG_NIU			11
180*c66ec88fSEmmanuel Vadot #define ARST_STRC_SYS_AD		15
181*c66ec88fSEmmanuel Vadot 
182*c66ec88fSEmmanuel Vadot #define SRST_DDRPHY_CLKDIV		16
183*c66ec88fSEmmanuel Vadot #define SRST_DDRPHY			17
184*c66ec88fSEmmanuel Vadot #define PRST_DDRPHY			18
185*c66ec88fSEmmanuel Vadot #define PRST_HDMIPHY			19
186*c66ec88fSEmmanuel Vadot #define PRST_VDACPHY			20
187*c66ec88fSEmmanuel Vadot #define PRST_VADCPHY			21
188*c66ec88fSEmmanuel Vadot #define PRST_MIPI_CSI_PHY		22
189*c66ec88fSEmmanuel Vadot #define PRST_MIPI_DSI_PHY		23
190*c66ec88fSEmmanuel Vadot #define PRST_ACODEC			24
191*c66ec88fSEmmanuel Vadot #define ARST_BUS_NIU			25
192*c66ec88fSEmmanuel Vadot #define PRST_TOP_NIU			26
193*c66ec88fSEmmanuel Vadot #define ARST_INTMEM			27
194*c66ec88fSEmmanuel Vadot #define HRST_ROM			28
195*c66ec88fSEmmanuel Vadot #define ARST_DMAC			29
196*c66ec88fSEmmanuel Vadot #define SRST_MSCH_NIU			30
197*c66ec88fSEmmanuel Vadot #define PRST_MSCH_NIU			31
198*c66ec88fSEmmanuel Vadot 
199*c66ec88fSEmmanuel Vadot #define PRST_DDRUPCTL			32
200*c66ec88fSEmmanuel Vadot #define NRST_DDRUPCTL			33
201*c66ec88fSEmmanuel Vadot #define PRST_DDRMON			34
202*c66ec88fSEmmanuel Vadot #define HRST_I2S0_8CH			35
203*c66ec88fSEmmanuel Vadot #define MRST_I2S0_8CH			36
204*c66ec88fSEmmanuel Vadot #define HRST_I2S1_2CH			37
205*c66ec88fSEmmanuel Vadot #define MRST_IS21_2CH			38
206*c66ec88fSEmmanuel Vadot #define HRST_I2S2_2CH			39
207*c66ec88fSEmmanuel Vadot #define MRST_I2S2_2CH			40
208*c66ec88fSEmmanuel Vadot #define HRST_CRYPTO			41
209*c66ec88fSEmmanuel Vadot #define SRST_CRYPTO			42
210*c66ec88fSEmmanuel Vadot #define PRST_SPI			43
211*c66ec88fSEmmanuel Vadot #define SRST_SPI			44
212*c66ec88fSEmmanuel Vadot #define PRST_UART0			45
213*c66ec88fSEmmanuel Vadot #define PRST_UART1			46
214*c66ec88fSEmmanuel Vadot #define PRST_UART2			47
215*c66ec88fSEmmanuel Vadot 
216*c66ec88fSEmmanuel Vadot #define SRST_UART0			48
217*c66ec88fSEmmanuel Vadot #define SRST_UART1			49
218*c66ec88fSEmmanuel Vadot #define SRST_UART2			50
219*c66ec88fSEmmanuel Vadot #define PRST_I2C1			51
220*c66ec88fSEmmanuel Vadot #define PRST_I2C2			52
221*c66ec88fSEmmanuel Vadot #define PRST_I2C3			53
222*c66ec88fSEmmanuel Vadot #define SRST_I2C1			54
223*c66ec88fSEmmanuel Vadot #define SRST_I2C2			55
224*c66ec88fSEmmanuel Vadot #define SRST_I2C3			56
225*c66ec88fSEmmanuel Vadot #define PRST_PWM1			58
226*c66ec88fSEmmanuel Vadot #define SRST_PWM1			60
227*c66ec88fSEmmanuel Vadot #define PRST_WDT			61
228*c66ec88fSEmmanuel Vadot #define PRST_GPIO1			62
229*c66ec88fSEmmanuel Vadot #define PRST_GPIO2			63
230*c66ec88fSEmmanuel Vadot 
231*c66ec88fSEmmanuel Vadot #define PRST_GPIO3			64
232*c66ec88fSEmmanuel Vadot #define PRST_GRF			65
233*c66ec88fSEmmanuel Vadot #define PRST_EFUSE			66
234*c66ec88fSEmmanuel Vadot #define PRST_EFUSE512			67
235*c66ec88fSEmmanuel Vadot #define PRST_TIMER0			68
236*c66ec88fSEmmanuel Vadot #define SRST_TIMER0			69
237*c66ec88fSEmmanuel Vadot #define SRST_TIMER1			70
238*c66ec88fSEmmanuel Vadot #define PRST_TSADC			71
239*c66ec88fSEmmanuel Vadot #define SRST_TSADC			72
240*c66ec88fSEmmanuel Vadot #define PRST_SARADC			73
241*c66ec88fSEmmanuel Vadot #define SRST_SARADC			74
242*c66ec88fSEmmanuel Vadot #define HRST_SYSBUS			75
243*c66ec88fSEmmanuel Vadot #define PRST_USBGRF			76
244*c66ec88fSEmmanuel Vadot 
245*c66ec88fSEmmanuel Vadot #define ARST_PERIPH_NIU			80
246*c66ec88fSEmmanuel Vadot #define HRST_PERIPH_NIU			81
247*c66ec88fSEmmanuel Vadot #define PRST_PERIPH_NIU			82
248*c66ec88fSEmmanuel Vadot #define HRST_PERIPH			83
249*c66ec88fSEmmanuel Vadot #define HRST_SDMMC			84
250*c66ec88fSEmmanuel Vadot #define HRST_SDIO			85
251*c66ec88fSEmmanuel Vadot #define HRST_EMMC			86
252*c66ec88fSEmmanuel Vadot #define HRST_NANDC			87
253*c66ec88fSEmmanuel Vadot #define NRST_NANDC			88
254*c66ec88fSEmmanuel Vadot #define HRST_SFC			89
255*c66ec88fSEmmanuel Vadot #define SRST_SFC			90
256*c66ec88fSEmmanuel Vadot #define ARST_GMAC			91
257*c66ec88fSEmmanuel Vadot #define HRST_OTG			92
258*c66ec88fSEmmanuel Vadot #define SRST_OTG			93
259*c66ec88fSEmmanuel Vadot #define SRST_OTG_ADP			94
260*c66ec88fSEmmanuel Vadot #define HRST_HOST0			95
261*c66ec88fSEmmanuel Vadot 
262*c66ec88fSEmmanuel Vadot #define HRST_HOST0_AUX			96
263*c66ec88fSEmmanuel Vadot #define HRST_HOST0_ARB			97
264*c66ec88fSEmmanuel Vadot #define SRST_HOST0_EHCIPHY		98
265*c66ec88fSEmmanuel Vadot #define SRST_HOST0_UTMI			99
266*c66ec88fSEmmanuel Vadot #define SRST_USBPOR			100
267*c66ec88fSEmmanuel Vadot #define SRST_UTMI0			101
268*c66ec88fSEmmanuel Vadot #define SRST_UTMI1			102
269*c66ec88fSEmmanuel Vadot 
270*c66ec88fSEmmanuel Vadot #define ARST_VIO0_NIU			102
271*c66ec88fSEmmanuel Vadot #define ARST_VIO1_NIU			103
272*c66ec88fSEmmanuel Vadot #define HRST_VIO_NIU			104
273*c66ec88fSEmmanuel Vadot #define PRST_VIO_NIU			105
274*c66ec88fSEmmanuel Vadot #define ARST_VOP			106
275*c66ec88fSEmmanuel Vadot #define HRST_VOP			107
276*c66ec88fSEmmanuel Vadot #define DRST_VOP			108
277*c66ec88fSEmmanuel Vadot #define ARST_IEP			109
278*c66ec88fSEmmanuel Vadot #define HRST_IEP			110
279*c66ec88fSEmmanuel Vadot #define ARST_RGA			111
280*c66ec88fSEmmanuel Vadot #define HRST_RGA			112
281*c66ec88fSEmmanuel Vadot #define SRST_RGA			113
282*c66ec88fSEmmanuel Vadot #define PRST_CVBS			114
283*c66ec88fSEmmanuel Vadot #define PRST_HDMI			115
284*c66ec88fSEmmanuel Vadot #define SRST_HDMI			116
285*c66ec88fSEmmanuel Vadot #define PRST_MIPI_DSI			117
286*c66ec88fSEmmanuel Vadot 
287*c66ec88fSEmmanuel Vadot #define ARST_ISP_NIU			118
288*c66ec88fSEmmanuel Vadot #define HRST_ISP_NIU			119
289*c66ec88fSEmmanuel Vadot #define HRST_ISP			120
290*c66ec88fSEmmanuel Vadot #define SRST_ISP			121
291*c66ec88fSEmmanuel Vadot #define ARST_VIP0			122
292*c66ec88fSEmmanuel Vadot #define HRST_VIP0			123
293*c66ec88fSEmmanuel Vadot #define PRST_VIP0			124
294*c66ec88fSEmmanuel Vadot #define ARST_VIP1			125
295*c66ec88fSEmmanuel Vadot #define HRST_VIP1			126
296*c66ec88fSEmmanuel Vadot #define PRST_VIP1			127
297*c66ec88fSEmmanuel Vadot #define ARST_VIP2			128
298*c66ec88fSEmmanuel Vadot #define HRST_VIP2			129
299*c66ec88fSEmmanuel Vadot #define PRST_VIP2			120
300*c66ec88fSEmmanuel Vadot #define ARST_VIP3			121
301*c66ec88fSEmmanuel Vadot #define HRST_VIP3			122
302*c66ec88fSEmmanuel Vadot #define PRST_VIP4			123
303*c66ec88fSEmmanuel Vadot 
304*c66ec88fSEmmanuel Vadot #define PRST_CIF1TO4			124
305*c66ec88fSEmmanuel Vadot #define SRST_CVBS_CLK			125
306*c66ec88fSEmmanuel Vadot #define HRST_CVBS			126
307*c66ec88fSEmmanuel Vadot 
308*c66ec88fSEmmanuel Vadot #define ARST_VPU_NIU			140
309*c66ec88fSEmmanuel Vadot #define HRST_VPU_NIU			141
310*c66ec88fSEmmanuel Vadot #define ARST_VPU			142
311*c66ec88fSEmmanuel Vadot #define HRST_VPU			143
312*c66ec88fSEmmanuel Vadot #define ARST_RKVDEC_NIU			144
313*c66ec88fSEmmanuel Vadot #define HRST_RKVDEC_NIU			145
314*c66ec88fSEmmanuel Vadot #define ARST_RKVDEC			146
315*c66ec88fSEmmanuel Vadot #define HRST_RKVDEC			147
316*c66ec88fSEmmanuel Vadot #define SRST_RKVDEC_CABAC		148
317*c66ec88fSEmmanuel Vadot #define SRST_RKVDEC_CORE		149
318*c66ec88fSEmmanuel Vadot #define ARST_RKVENC_NIU			150
319*c66ec88fSEmmanuel Vadot #define HRST_RKVENC_NIU			151
320*c66ec88fSEmmanuel Vadot #define ARST_RKVENC			152
321*c66ec88fSEmmanuel Vadot #define HRST_RKVENC			153
322*c66ec88fSEmmanuel Vadot #define SRST_RKVENC_CORE		154
323*c66ec88fSEmmanuel Vadot 
324*c66ec88fSEmmanuel Vadot #define SRST_DSP_CORE			156
325*c66ec88fSEmmanuel Vadot #define SRST_DSP_SYS			157
326*c66ec88fSEmmanuel Vadot #define SRST_DSP_GLOBAL			158
327*c66ec88fSEmmanuel Vadot #define SRST_DSP_OECM			159
328*c66ec88fSEmmanuel Vadot #define PRST_DSP_IOP_NIU		160
329*c66ec88fSEmmanuel Vadot #define ARST_DSP_EPP_NIU		161
330*c66ec88fSEmmanuel Vadot #define ARST_DSP_EDP_NIU		162
331*c66ec88fSEmmanuel Vadot #define PRST_DSP_DBG_NIU		163
332*c66ec88fSEmmanuel Vadot #define PRST_DSP_CFG_NIU		164
333*c66ec88fSEmmanuel Vadot #define PRST_DSP_GRF			165
334*c66ec88fSEmmanuel Vadot #define PRST_DSP_MAILBOX		166
335*c66ec88fSEmmanuel Vadot #define PRST_DSP_INTC			167
336*c66ec88fSEmmanuel Vadot #define PRST_DSP_PFM_MON		169
337*c66ec88fSEmmanuel Vadot #define SRST_DSP_PFM_MON		170
338*c66ec88fSEmmanuel Vadot #define ARST_DSP_EDAP_NIU		171
339*c66ec88fSEmmanuel Vadot 
340*c66ec88fSEmmanuel Vadot #define SRST_PMU			172
341*c66ec88fSEmmanuel Vadot #define SRST_PMU_I2C0			173
342*c66ec88fSEmmanuel Vadot #define PRST_PMU_I2C0			174
343*c66ec88fSEmmanuel Vadot #define PRST_PMU_GPIO0			175
344*c66ec88fSEmmanuel Vadot #define PRST_PMU_INTMEM			176
345*c66ec88fSEmmanuel Vadot #define PRST_PMU_PWM0			177
346*c66ec88fSEmmanuel Vadot #define SRST_PMU_PWM0			178
347*c66ec88fSEmmanuel Vadot #define PRST_PMU_GRF			179
348*c66ec88fSEmmanuel Vadot #define SRST_PMU_NIU			180
349*c66ec88fSEmmanuel Vadot #define SRST_PMU_PVTM			181
350*c66ec88fSEmmanuel Vadot #define ARST_DSP_EDP_PERF		184
351*c66ec88fSEmmanuel Vadot #define ARST_DSP_EPP_PERF		185
352*c66ec88fSEmmanuel Vadot 
353*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_ROCKCHIP_RV1108_H */
354