184943d6fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 284943d6fSEmmanuel Vadot * 384943d6fSEmmanuel Vadot * Copyright (C) 2023 Renesas Electronics Corp. 484943d6fSEmmanuel Vadot */ 584943d6fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ 684943d6fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ 784943d6fSEmmanuel Vadot 884943d6fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 984943d6fSEmmanuel Vadot 1084943d6fSEmmanuel Vadot /* R9A08G045 CPG Core Clocks */ 1184943d6fSEmmanuel Vadot #define R9A08G045_CLK_I 0 1284943d6fSEmmanuel Vadot #define R9A08G045_CLK_I2 1 1384943d6fSEmmanuel Vadot #define R9A08G045_CLK_I3 2 1484943d6fSEmmanuel Vadot #define R9A08G045_CLK_S0 3 1584943d6fSEmmanuel Vadot #define R9A08G045_CLK_SPI0 4 1684943d6fSEmmanuel Vadot #define R9A08G045_CLK_SPI1 5 1784943d6fSEmmanuel Vadot #define R9A08G045_CLK_SD0 6 1884943d6fSEmmanuel Vadot #define R9A08G045_CLK_SD1 7 1984943d6fSEmmanuel Vadot #define R9A08G045_CLK_SD2 8 2084943d6fSEmmanuel Vadot #define R9A08G045_CLK_M0 9 2184943d6fSEmmanuel Vadot #define R9A08G045_CLK_HP 10 2284943d6fSEmmanuel Vadot #define R9A08G045_CLK_TSU 11 2384943d6fSEmmanuel Vadot #define R9A08G045_CLK_ZT 12 2484943d6fSEmmanuel Vadot #define R9A08G045_CLK_P0 13 2584943d6fSEmmanuel Vadot #define R9A08G045_CLK_P1 14 2684943d6fSEmmanuel Vadot #define R9A08G045_CLK_P2 15 2784943d6fSEmmanuel Vadot #define R9A08G045_CLK_P3 16 2884943d6fSEmmanuel Vadot #define R9A08G045_CLK_P4 17 2984943d6fSEmmanuel Vadot #define R9A08G045_CLK_P5 18 3084943d6fSEmmanuel Vadot #define R9A08G045_CLK_AT 19 3184943d6fSEmmanuel Vadot #define R9A08G045_CLK_OC0 20 3284943d6fSEmmanuel Vadot #define R9A08G045_CLK_OC1 21 3384943d6fSEmmanuel Vadot #define R9A08G045_OSCCLK 22 3484943d6fSEmmanuel Vadot #define R9A08G045_OSCCLK2 23 3584943d6fSEmmanuel Vadot #define R9A08G045_SWD 24 3684943d6fSEmmanuel Vadot 3784943d6fSEmmanuel Vadot /* R9A08G045 Module Clocks */ 3884943d6fSEmmanuel Vadot #define R9A08G045_OCTA_ACLK 0 3984943d6fSEmmanuel Vadot #define R9A08G045_OCTA_MCLK 1 4084943d6fSEmmanuel Vadot #define R9A08G045_CA55_SCLK 2 4184943d6fSEmmanuel Vadot #define R9A08G045_CA55_PCLK 3 4284943d6fSEmmanuel Vadot #define R9A08G045_CA55_ATCLK 4 4384943d6fSEmmanuel Vadot #define R9A08G045_CA55_GICCLK 5 4484943d6fSEmmanuel Vadot #define R9A08G045_CA55_PERICLK 6 4584943d6fSEmmanuel Vadot #define R9A08G045_CA55_ACLK 7 4684943d6fSEmmanuel Vadot #define R9A08G045_CA55_TSCLK 8 4784943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ACLK0 9 4884943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ACLK1 10 4984943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ACLK2 11 5084943d6fSEmmanuel Vadot #define R9A08G045_GIC600_GICCLK 12 5184943d6fSEmmanuel Vadot #define R9A08G045_IA55_CLK 13 5284943d6fSEmmanuel Vadot #define R9A08G045_IA55_PCLK 14 5384943d6fSEmmanuel Vadot #define R9A08G045_MHU_PCLK 15 5484943d6fSEmmanuel Vadot #define R9A08G045_SYC_CNT_CLK 16 5584943d6fSEmmanuel Vadot #define R9A08G045_DMAC_ACLK 17 5684943d6fSEmmanuel Vadot #define R9A08G045_DMAC_PCLK 18 5784943d6fSEmmanuel Vadot #define R9A08G045_OSTM0_PCLK 19 5884943d6fSEmmanuel Vadot #define R9A08G045_OSTM1_PCLK 20 5984943d6fSEmmanuel Vadot #define R9A08G045_OSTM2_PCLK 21 6084943d6fSEmmanuel Vadot #define R9A08G045_OSTM3_PCLK 22 6184943d6fSEmmanuel Vadot #define R9A08G045_OSTM4_PCLK 23 6284943d6fSEmmanuel Vadot #define R9A08G045_OSTM5_PCLK 24 6384943d6fSEmmanuel Vadot #define R9A08G045_OSTM6_PCLK 25 6484943d6fSEmmanuel Vadot #define R9A08G045_OSTM7_PCLK 26 6584943d6fSEmmanuel Vadot #define R9A08G045_MTU_X_MCK_MTU3 27 6684943d6fSEmmanuel Vadot #define R9A08G045_POE3_CLKM_POE 28 6784943d6fSEmmanuel Vadot #define R9A08G045_GPT_PCLK 29 6884943d6fSEmmanuel Vadot #define R9A08G045_POEG_A_CLKP 30 6984943d6fSEmmanuel Vadot #define R9A08G045_POEG_B_CLKP 31 7084943d6fSEmmanuel Vadot #define R9A08G045_POEG_C_CLKP 32 7184943d6fSEmmanuel Vadot #define R9A08G045_POEG_D_CLKP 33 7284943d6fSEmmanuel Vadot #define R9A08G045_WDT0_PCLK 34 7384943d6fSEmmanuel Vadot #define R9A08G045_WDT0_CLK 35 7484943d6fSEmmanuel Vadot #define R9A08G045_WDT1_PCLK 36 7584943d6fSEmmanuel Vadot #define R9A08G045_WDT1_CLK 37 7684943d6fSEmmanuel Vadot #define R9A08G045_WDT2_PCLK 38 7784943d6fSEmmanuel Vadot #define R9A08G045_WDT2_CLK 39 7884943d6fSEmmanuel Vadot #define R9A08G045_SPI_HCLK 40 7984943d6fSEmmanuel Vadot #define R9A08G045_SPI_ACLK 41 8084943d6fSEmmanuel Vadot #define R9A08G045_SPI_CLK 42 8184943d6fSEmmanuel Vadot #define R9A08G045_SPI_CLKX2 43 8284943d6fSEmmanuel Vadot #define R9A08G045_SDHI0_IMCLK 44 8384943d6fSEmmanuel Vadot #define R9A08G045_SDHI0_IMCLK2 45 8484943d6fSEmmanuel Vadot #define R9A08G045_SDHI0_CLK_HS 46 8584943d6fSEmmanuel Vadot #define R9A08G045_SDHI0_ACLK 47 8684943d6fSEmmanuel Vadot #define R9A08G045_SDHI1_IMCLK 48 8784943d6fSEmmanuel Vadot #define R9A08G045_SDHI1_IMCLK2 49 8884943d6fSEmmanuel Vadot #define R9A08G045_SDHI1_CLK_HS 50 8984943d6fSEmmanuel Vadot #define R9A08G045_SDHI1_ACLK 51 9084943d6fSEmmanuel Vadot #define R9A08G045_SDHI2_IMCLK 52 9184943d6fSEmmanuel Vadot #define R9A08G045_SDHI2_IMCLK2 53 9284943d6fSEmmanuel Vadot #define R9A08G045_SDHI2_CLK_HS 54 9384943d6fSEmmanuel Vadot #define R9A08G045_SDHI2_ACLK 55 9484943d6fSEmmanuel Vadot #define R9A08G045_SSI0_PCLK2 56 9584943d6fSEmmanuel Vadot #define R9A08G045_SSI0_PCLK_SFR 57 9684943d6fSEmmanuel Vadot #define R9A08G045_SSI1_PCLK2 58 9784943d6fSEmmanuel Vadot #define R9A08G045_SSI1_PCLK_SFR 59 9884943d6fSEmmanuel Vadot #define R9A08G045_SSI2_PCLK2 60 9984943d6fSEmmanuel Vadot #define R9A08G045_SSI2_PCLK_SFR 61 10084943d6fSEmmanuel Vadot #define R9A08G045_SSI3_PCLK2 62 10184943d6fSEmmanuel Vadot #define R9A08G045_SSI3_PCLK_SFR 63 10284943d6fSEmmanuel Vadot #define R9A08G045_SRC_CLKP 64 10384943d6fSEmmanuel Vadot #define R9A08G045_USB_U2H0_HCLK 65 10484943d6fSEmmanuel Vadot #define R9A08G045_USB_U2H1_HCLK 66 10584943d6fSEmmanuel Vadot #define R9A08G045_USB_U2P_EXR_CPUCLK 67 10684943d6fSEmmanuel Vadot #define R9A08G045_USB_PCLK 68 10784943d6fSEmmanuel Vadot #define R9A08G045_ETH0_CLK_AXI 69 10884943d6fSEmmanuel Vadot #define R9A08G045_ETH0_CLK_CHI 70 10984943d6fSEmmanuel Vadot #define R9A08G045_ETH0_REFCLK 71 11084943d6fSEmmanuel Vadot #define R9A08G045_ETH1_CLK_AXI 72 11184943d6fSEmmanuel Vadot #define R9A08G045_ETH1_CLK_CHI 73 11284943d6fSEmmanuel Vadot #define R9A08G045_ETH1_REFCLK 74 11384943d6fSEmmanuel Vadot #define R9A08G045_I2C0_PCLK 75 11484943d6fSEmmanuel Vadot #define R9A08G045_I2C1_PCLK 76 11584943d6fSEmmanuel Vadot #define R9A08G045_I2C2_PCLK 77 11684943d6fSEmmanuel Vadot #define R9A08G045_I2C3_PCLK 78 11784943d6fSEmmanuel Vadot #define R9A08G045_SCIF0_CLK_PCK 79 11884943d6fSEmmanuel Vadot #define R9A08G045_SCIF1_CLK_PCK 80 11984943d6fSEmmanuel Vadot #define R9A08G045_SCIF2_CLK_PCK 81 12084943d6fSEmmanuel Vadot #define R9A08G045_SCIF3_CLK_PCK 82 12184943d6fSEmmanuel Vadot #define R9A08G045_SCIF4_CLK_PCK 83 12284943d6fSEmmanuel Vadot #define R9A08G045_SCIF5_CLK_PCK 84 12384943d6fSEmmanuel Vadot #define R9A08G045_SCI0_CLKP 85 12484943d6fSEmmanuel Vadot #define R9A08G045_SCI1_CLKP 86 12584943d6fSEmmanuel Vadot #define R9A08G045_IRDA_CLKP 87 12684943d6fSEmmanuel Vadot #define R9A08G045_RSPI0_CLKB 88 12784943d6fSEmmanuel Vadot #define R9A08G045_RSPI1_CLKB 89 12884943d6fSEmmanuel Vadot #define R9A08G045_RSPI2_CLKB 90 12984943d6fSEmmanuel Vadot #define R9A08G045_RSPI3_CLKB 91 13084943d6fSEmmanuel Vadot #define R9A08G045_RSPI4_CLKB 92 13184943d6fSEmmanuel Vadot #define R9A08G045_CANFD_PCLK 93 13284943d6fSEmmanuel Vadot #define R9A08G045_CANFD_CLK_RAM 94 13384943d6fSEmmanuel Vadot #define R9A08G045_GPIO_HCLK 95 13484943d6fSEmmanuel Vadot #define R9A08G045_ADC_ADCLK 96 13584943d6fSEmmanuel Vadot #define R9A08G045_ADC_PCLK 97 13684943d6fSEmmanuel Vadot #define R9A08G045_TSU_PCLK 98 13784943d6fSEmmanuel Vadot #define R9A08G045_PDM_PCLK 99 13884943d6fSEmmanuel Vadot #define R9A08G045_PDM_CCLK 100 13984943d6fSEmmanuel Vadot #define R9A08G045_PCI_ACLK 101 14084943d6fSEmmanuel Vadot #define R9A08G045_PCI_CLKL1PM 102 14184943d6fSEmmanuel Vadot #define R9A08G045_SPDIF_PCLK 103 14284943d6fSEmmanuel Vadot #define R9A08G045_I3C_PCLK 104 14384943d6fSEmmanuel Vadot #define R9A08G045_I3C_TCLK 105 14484943d6fSEmmanuel Vadot #define R9A08G045_VBAT_BCLK 106 14584943d6fSEmmanuel Vadot 14684943d6fSEmmanuel Vadot /* R9A08G045 Resets */ 14784943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_1_0 0 14884943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_3_0 1 14984943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_4 2 15084943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_5 3 15184943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_6 4 15284943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_7 5 15384943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_8 6 15484943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_9 7 15584943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_10 8 15684943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_11 9 15784943d6fSEmmanuel Vadot #define R9A08G045_CA55_RST_12 10 15884943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ARESETN0 11 15984943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ARESETN1 12 16084943d6fSEmmanuel Vadot #define R9A08G045_SRAM_ACPU_ARESETN2 13 16184943d6fSEmmanuel Vadot #define R9A08G045_GIC600_GICRESET_N 14 16284943d6fSEmmanuel Vadot #define R9A08G045_GIC600_DBG_GICRESET_N 15 16384943d6fSEmmanuel Vadot #define R9A08G045_IA55_RESETN 16 16484943d6fSEmmanuel Vadot #define R9A08G045_MHU_RESETN 17 16584943d6fSEmmanuel Vadot #define R9A08G045_DMAC_ARESETN 18 16684943d6fSEmmanuel Vadot #define R9A08G045_DMAC_RST_ASYNC 19 16784943d6fSEmmanuel Vadot #define R9A08G045_SYC_RESETN 20 16884943d6fSEmmanuel Vadot #define R9A08G045_OSTM0_PRESETZ 21 16984943d6fSEmmanuel Vadot #define R9A08G045_OSTM1_PRESETZ 22 17084943d6fSEmmanuel Vadot #define R9A08G045_OSTM2_PRESETZ 23 17184943d6fSEmmanuel Vadot #define R9A08G045_OSTM3_PRESETZ 24 17284943d6fSEmmanuel Vadot #define R9A08G045_OSTM4_PRESETZ 25 17384943d6fSEmmanuel Vadot #define R9A08G045_OSTM5_PRESETZ 26 17484943d6fSEmmanuel Vadot #define R9A08G045_OSTM6_PRESETZ 27 17584943d6fSEmmanuel Vadot #define R9A08G045_OSTM7_PRESETZ 28 17684943d6fSEmmanuel Vadot #define R9A08G045_MTU_X_PRESET_MTU3 29 17784943d6fSEmmanuel Vadot #define R9A08G045_POE3_RST_M_REG 30 17884943d6fSEmmanuel Vadot #define R9A08G045_GPT_RST_C 31 17984943d6fSEmmanuel Vadot #define R9A08G045_POEG_A_RST 32 18084943d6fSEmmanuel Vadot #define R9A08G045_POEG_B_RST 33 18184943d6fSEmmanuel Vadot #define R9A08G045_POEG_C_RST 34 18284943d6fSEmmanuel Vadot #define R9A08G045_POEG_D_RST 35 18384943d6fSEmmanuel Vadot #define R9A08G045_WDT0_PRESETN 36 18484943d6fSEmmanuel Vadot #define R9A08G045_WDT1_PRESETN 37 18584943d6fSEmmanuel Vadot #define R9A08G045_WDT2_PRESETN 38 18684943d6fSEmmanuel Vadot #define R9A08G045_SPI_HRESETN 39 18784943d6fSEmmanuel Vadot #define R9A08G045_SPI_ARESETN 40 18884943d6fSEmmanuel Vadot #define R9A08G045_SDHI0_IXRST 41 18984943d6fSEmmanuel Vadot #define R9A08G045_SDHI1_IXRST 42 19084943d6fSEmmanuel Vadot #define R9A08G045_SDHI2_IXRST 43 19184943d6fSEmmanuel Vadot #define R9A08G045_SSI0_RST_M2_REG 44 19284943d6fSEmmanuel Vadot #define R9A08G045_SSI1_RST_M2_REG 45 19384943d6fSEmmanuel Vadot #define R9A08G045_SSI2_RST_M2_REG 46 19484943d6fSEmmanuel Vadot #define R9A08G045_SSI3_RST_M2_REG 47 19584943d6fSEmmanuel Vadot #define R9A08G045_SRC_RST 48 19684943d6fSEmmanuel Vadot #define R9A08G045_USB_U2H0_HRESETN 49 19784943d6fSEmmanuel Vadot #define R9A08G045_USB_U2H1_HRESETN 50 19884943d6fSEmmanuel Vadot #define R9A08G045_USB_U2P_EXL_SYSRST 51 19984943d6fSEmmanuel Vadot #define R9A08G045_USB_PRESETN 52 20084943d6fSEmmanuel Vadot #define R9A08G045_ETH0_RST_HW_N 53 20184943d6fSEmmanuel Vadot #define R9A08G045_ETH1_RST_HW_N 54 20284943d6fSEmmanuel Vadot #define R9A08G045_I2C0_MRST 55 20384943d6fSEmmanuel Vadot #define R9A08G045_I2C1_MRST 56 20484943d6fSEmmanuel Vadot #define R9A08G045_I2C2_MRST 57 20584943d6fSEmmanuel Vadot #define R9A08G045_I2C3_MRST 58 20684943d6fSEmmanuel Vadot #define R9A08G045_SCIF0_RST_SYSTEM_N 59 20784943d6fSEmmanuel Vadot #define R9A08G045_SCIF1_RST_SYSTEM_N 60 20884943d6fSEmmanuel Vadot #define R9A08G045_SCIF2_RST_SYSTEM_N 61 20984943d6fSEmmanuel Vadot #define R9A08G045_SCIF3_RST_SYSTEM_N 62 21084943d6fSEmmanuel Vadot #define R9A08G045_SCIF4_RST_SYSTEM_N 63 21184943d6fSEmmanuel Vadot #define R9A08G045_SCIF5_RST_SYSTEM_N 64 21284943d6fSEmmanuel Vadot #define R9A08G045_SCI0_RST 65 21384943d6fSEmmanuel Vadot #define R9A08G045_SCI1_RST 66 21484943d6fSEmmanuel Vadot #define R9A08G045_IRDA_RST 67 21584943d6fSEmmanuel Vadot #define R9A08G045_RSPI0_RST 68 21684943d6fSEmmanuel Vadot #define R9A08G045_RSPI1_RST 69 21784943d6fSEmmanuel Vadot #define R9A08G045_RSPI2_RST 70 21884943d6fSEmmanuel Vadot #define R9A08G045_RSPI3_RST 71 21984943d6fSEmmanuel Vadot #define R9A08G045_RSPI4_RST 72 22084943d6fSEmmanuel Vadot #define R9A08G045_CANFD_RSTP_N 73 22184943d6fSEmmanuel Vadot #define R9A08G045_CANFD_RSTC_N 74 22284943d6fSEmmanuel Vadot #define R9A08G045_GPIO_RSTN 75 22384943d6fSEmmanuel Vadot #define R9A08G045_GPIO_PORT_RESETN 76 22484943d6fSEmmanuel Vadot #define R9A08G045_GPIO_SPARE_RESETN 77 22584943d6fSEmmanuel Vadot #define R9A08G045_ADC_PRESETN 78 22684943d6fSEmmanuel Vadot #define R9A08G045_ADC_ADRST_N 79 22784943d6fSEmmanuel Vadot #define R9A08G045_TSU_PRESETN 80 22884943d6fSEmmanuel Vadot #define R9A08G045_OCTA_ARESETN 81 22984943d6fSEmmanuel Vadot #define R9A08G045_PDM0_PRESETNT 82 23084943d6fSEmmanuel Vadot #define R9A08G045_PCI_ARESETN 83 23184943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_B 84 23284943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_GP_B 85 23384943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_PS_B 86 23484943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_RSM_B 87 23584943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_CFG_B 88 23684943d6fSEmmanuel Vadot #define R9A08G045_PCI_RST_LOAD_B 89 23784943d6fSEmmanuel Vadot #define R9A08G045_SPDIF_RST 90 23884943d6fSEmmanuel Vadot #define R9A08G045_I3C_TRESETN 91 23984943d6fSEmmanuel Vadot #define R9A08G045_I3C_PRESETN 92 24084943d6fSEmmanuel Vadot #define R9A08G045_VBAT_BRESETN 93 24184943d6fSEmmanuel Vadot 242*7d0873ebSEmmanuel Vadot /* Power domain IDs. */ 243*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_ALWAYS_ON 0 244*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GIC 1 245*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_IA55 2 246*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_MHU 3 247*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_CORESIGHT 4 248*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SYC 5 249*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_DMAC 6 250*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM0 7 251*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM1 8 252*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM2 9 253*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM3 10 254*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM4 11 255*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM5 12 256*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM6 13 257*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GTM7 14 258*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_MTU 15 259*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_POE3 16 260*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_GPT 17 261*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_POEGA 18 262*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_POEGB 19 263*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_POEGC 20 264*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_POEGD 21 265*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_WDT0 22 266*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_XSPI 23 267*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SDHI0 24 268*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SDHI1 25 269*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SDHI2 26 270*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SSI0 27 271*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SSI1 28 272*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SSI2 29 273*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SSI3 30 274*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SRC 31 275*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_USB0 32 276*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_USB1 33 277*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_USB_PHY 34 278*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_ETHER0 35 279*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_ETHER1 36 280*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_I2C0 37 281*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_I2C1 38 282*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_I2C2 39 283*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_I2C3 40 284*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF0 41 285*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF1 42 286*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF2 43 287*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF3 44 288*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF4 45 289*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCIF5 46 290*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCI0 47 291*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SCI1 48 292*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_IRDA 49 293*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_RSPI0 50 294*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_RSPI1 51 295*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_RSPI2 52 296*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_RSPI3 53 297*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_RSPI4 54 298*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_CANFD 55 299*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_ADC 56 300*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_TSU 57 301*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_OCTA 58 302*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_PDM 59 303*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_PCI 60 304*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_SPDIF 61 305*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_I3C 62 306*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_VBAT 63 307*7d0873ebSEmmanuel Vadot 308*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_DDR 64 309*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_TZCDDR 65 310*7d0873ebSEmmanuel Vadot #define R9A08G045_PD_OTFDE_DDR 66 311*7d0873ebSEmmanuel Vadot 31284943d6fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ */ 313