15956d97fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 25956d97fSEmmanuel Vadot * 35956d97fSEmmanuel Vadot * Copyright (C) 2021 Renesas Electronics Corp. 45956d97fSEmmanuel Vadot */ 55956d97fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ 65956d97fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ 75956d97fSEmmanuel Vadot 85956d97fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 95956d97fSEmmanuel Vadot 105956d97fSEmmanuel Vadot /* R9A07G044 CPG Core Clocks */ 115956d97fSEmmanuel Vadot #define R9A07G044_CLK_I 0 125956d97fSEmmanuel Vadot #define R9A07G044_CLK_I2 1 135956d97fSEmmanuel Vadot #define R9A07G044_CLK_G 2 145956d97fSEmmanuel Vadot #define R9A07G044_CLK_S0 3 155956d97fSEmmanuel Vadot #define R9A07G044_CLK_S1 4 165956d97fSEmmanuel Vadot #define R9A07G044_CLK_SPI0 5 175956d97fSEmmanuel Vadot #define R9A07G044_CLK_SPI1 6 185956d97fSEmmanuel Vadot #define R9A07G044_CLK_SD0 7 195956d97fSEmmanuel Vadot #define R9A07G044_CLK_SD1 8 205956d97fSEmmanuel Vadot #define R9A07G044_CLK_M0 9 215956d97fSEmmanuel Vadot #define R9A07G044_CLK_M1 10 225956d97fSEmmanuel Vadot #define R9A07G044_CLK_M2 11 235956d97fSEmmanuel Vadot #define R9A07G044_CLK_M3 12 245956d97fSEmmanuel Vadot #define R9A07G044_CLK_M4 13 255956d97fSEmmanuel Vadot #define R9A07G044_CLK_HP 14 265956d97fSEmmanuel Vadot #define R9A07G044_CLK_TSU 15 275956d97fSEmmanuel Vadot #define R9A07G044_CLK_ZT 16 285956d97fSEmmanuel Vadot #define R9A07G044_CLK_P0 17 295956d97fSEmmanuel Vadot #define R9A07G044_CLK_P1 18 305956d97fSEmmanuel Vadot #define R9A07G044_CLK_P2 19 315956d97fSEmmanuel Vadot #define R9A07G044_CLK_AT 20 325956d97fSEmmanuel Vadot #define R9A07G044_OSCCLK 21 33354d7675SEmmanuel Vadot #define R9A07G044_CLK_P0_DIV2 22 345956d97fSEmmanuel Vadot 355956d97fSEmmanuel Vadot /* R9A07G044 Module Clocks */ 365956d97fSEmmanuel Vadot #define R9A07G044_CA55_SCLK 0 375956d97fSEmmanuel Vadot #define R9A07G044_CA55_PCLK 1 385956d97fSEmmanuel Vadot #define R9A07G044_CA55_ATCLK 2 395956d97fSEmmanuel Vadot #define R9A07G044_CA55_GICCLK 3 405956d97fSEmmanuel Vadot #define R9A07G044_CA55_PERICLK 4 415956d97fSEmmanuel Vadot #define R9A07G044_CA55_ACLK 5 425956d97fSEmmanuel Vadot #define R9A07G044_CA55_TSCLK 6 435956d97fSEmmanuel Vadot #define R9A07G044_GIC600_GICCLK 7 445956d97fSEmmanuel Vadot #define R9A07G044_IA55_CLK 8 455956d97fSEmmanuel Vadot #define R9A07G044_IA55_PCLK 9 465956d97fSEmmanuel Vadot #define R9A07G044_MHU_PCLK 10 475956d97fSEmmanuel Vadot #define R9A07G044_SYC_CNT_CLK 11 485956d97fSEmmanuel Vadot #define R9A07G044_DMAC_ACLK 12 495956d97fSEmmanuel Vadot #define R9A07G044_DMAC_PCLK 13 505956d97fSEmmanuel Vadot #define R9A07G044_OSTM0_PCLK 14 515956d97fSEmmanuel Vadot #define R9A07G044_OSTM1_PCLK 15 525956d97fSEmmanuel Vadot #define R9A07G044_OSTM2_PCLK 16 535956d97fSEmmanuel Vadot #define R9A07G044_MTU_X_MCK_MTU3 17 545956d97fSEmmanuel Vadot #define R9A07G044_POE3_CLKM_POE 18 555956d97fSEmmanuel Vadot #define R9A07G044_GPT_PCLK 19 565956d97fSEmmanuel Vadot #define R9A07G044_POEG_A_CLKP 20 575956d97fSEmmanuel Vadot #define R9A07G044_POEG_B_CLKP 21 585956d97fSEmmanuel Vadot #define R9A07G044_POEG_C_CLKP 22 595956d97fSEmmanuel Vadot #define R9A07G044_POEG_D_CLKP 23 605956d97fSEmmanuel Vadot #define R9A07G044_WDT0_PCLK 24 615956d97fSEmmanuel Vadot #define R9A07G044_WDT0_CLK 25 625956d97fSEmmanuel Vadot #define R9A07G044_WDT1_PCLK 26 635956d97fSEmmanuel Vadot #define R9A07G044_WDT1_CLK 27 645956d97fSEmmanuel Vadot #define R9A07G044_WDT2_PCLK 28 655956d97fSEmmanuel Vadot #define R9A07G044_WDT2_CLK 29 665956d97fSEmmanuel Vadot #define R9A07G044_SPI_CLK2 30 675956d97fSEmmanuel Vadot #define R9A07G044_SPI_CLK 31 685956d97fSEmmanuel Vadot #define R9A07G044_SDHI0_IMCLK 32 695956d97fSEmmanuel Vadot #define R9A07G044_SDHI0_IMCLK2 33 705956d97fSEmmanuel Vadot #define R9A07G044_SDHI0_CLK_HS 34 715956d97fSEmmanuel Vadot #define R9A07G044_SDHI0_ACLK 35 725956d97fSEmmanuel Vadot #define R9A07G044_SDHI1_IMCLK 36 735956d97fSEmmanuel Vadot #define R9A07G044_SDHI1_IMCLK2 37 745956d97fSEmmanuel Vadot #define R9A07G044_SDHI1_CLK_HS 38 755956d97fSEmmanuel Vadot #define R9A07G044_SDHI1_ACLK 39 765956d97fSEmmanuel Vadot #define R9A07G044_GPU_CLK 40 775956d97fSEmmanuel Vadot #define R9A07G044_GPU_AXI_CLK 41 785956d97fSEmmanuel Vadot #define R9A07G044_GPU_ACE_CLK 42 795956d97fSEmmanuel Vadot #define R9A07G044_ISU_ACLK 43 805956d97fSEmmanuel Vadot #define R9A07G044_ISU_PCLK 44 815956d97fSEmmanuel Vadot #define R9A07G044_H264_CLK_A 45 825956d97fSEmmanuel Vadot #define R9A07G044_H264_CLK_P 46 835956d97fSEmmanuel Vadot #define R9A07G044_CRU_SYSCLK 47 845956d97fSEmmanuel Vadot #define R9A07G044_CRU_VCLK 48 855956d97fSEmmanuel Vadot #define R9A07G044_CRU_PCLK 49 865956d97fSEmmanuel Vadot #define R9A07G044_CRU_ACLK 50 875956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_PLLCLK 51 885956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_SYSCLK 52 895956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_ACLK 53 905956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_PCLK 54 915956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_VCLK 55 925956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_LPCLK 56 935956d97fSEmmanuel Vadot #define R9A07G044_LCDC_CLK_A 57 945956d97fSEmmanuel Vadot #define R9A07G044_LCDC_CLK_P 58 955956d97fSEmmanuel Vadot #define R9A07G044_LCDC_CLK_D 59 965956d97fSEmmanuel Vadot #define R9A07G044_SSI0_PCLK2 60 975956d97fSEmmanuel Vadot #define R9A07G044_SSI0_PCLK_SFR 61 985956d97fSEmmanuel Vadot #define R9A07G044_SSI1_PCLK2 62 995956d97fSEmmanuel Vadot #define R9A07G044_SSI1_PCLK_SFR 63 1005956d97fSEmmanuel Vadot #define R9A07G044_SSI2_PCLK2 64 1015956d97fSEmmanuel Vadot #define R9A07G044_SSI2_PCLK_SFR 65 1025956d97fSEmmanuel Vadot #define R9A07G044_SSI3_PCLK2 66 1035956d97fSEmmanuel Vadot #define R9A07G044_SSI3_PCLK_SFR 67 1045956d97fSEmmanuel Vadot #define R9A07G044_SRC_CLKP 68 1055956d97fSEmmanuel Vadot #define R9A07G044_USB_U2H0_HCLK 69 1065956d97fSEmmanuel Vadot #define R9A07G044_USB_U2H1_HCLK 70 1075956d97fSEmmanuel Vadot #define R9A07G044_USB_U2P_EXR_CPUCLK 71 1085956d97fSEmmanuel Vadot #define R9A07G044_USB_PCLK 72 1095956d97fSEmmanuel Vadot #define R9A07G044_ETH0_CLK_AXI 73 1105956d97fSEmmanuel Vadot #define R9A07G044_ETH0_CLK_CHI 74 1115956d97fSEmmanuel Vadot #define R9A07G044_ETH1_CLK_AXI 75 1125956d97fSEmmanuel Vadot #define R9A07G044_ETH1_CLK_CHI 76 1135956d97fSEmmanuel Vadot #define R9A07G044_I2C0_PCLK 77 1145956d97fSEmmanuel Vadot #define R9A07G044_I2C1_PCLK 78 1155956d97fSEmmanuel Vadot #define R9A07G044_I2C2_PCLK 79 1165956d97fSEmmanuel Vadot #define R9A07G044_I2C3_PCLK 80 1175956d97fSEmmanuel Vadot #define R9A07G044_SCIF0_CLK_PCK 81 1185956d97fSEmmanuel Vadot #define R9A07G044_SCIF1_CLK_PCK 82 1195956d97fSEmmanuel Vadot #define R9A07G044_SCIF2_CLK_PCK 83 1205956d97fSEmmanuel Vadot #define R9A07G044_SCIF3_CLK_PCK 84 1215956d97fSEmmanuel Vadot #define R9A07G044_SCIF4_CLK_PCK 85 1225956d97fSEmmanuel Vadot #define R9A07G044_SCI0_CLKP 86 1235956d97fSEmmanuel Vadot #define R9A07G044_SCI1_CLKP 87 1245956d97fSEmmanuel Vadot #define R9A07G044_IRDA_CLKP 88 1255956d97fSEmmanuel Vadot #define R9A07G044_RSPI0_CLKB 89 1265956d97fSEmmanuel Vadot #define R9A07G044_RSPI1_CLKB 90 1275956d97fSEmmanuel Vadot #define R9A07G044_RSPI2_CLKB 91 1285956d97fSEmmanuel Vadot #define R9A07G044_CANFD_PCLK 92 1295956d97fSEmmanuel Vadot #define R9A07G044_GPIO_HCLK 93 1305956d97fSEmmanuel Vadot #define R9A07G044_ADC_ADCLK 94 1315956d97fSEmmanuel Vadot #define R9A07G044_ADC_PCLK 95 1325956d97fSEmmanuel Vadot #define R9A07G044_TSU_PCLK 96 1335956d97fSEmmanuel Vadot 1345956d97fSEmmanuel Vadot /* R9A07G044 Resets */ 1355956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_1_0 0 1365956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_1_1 1 1375956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_3_0 2 1385956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_3_1 3 1395956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_4 4 1405956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_5 5 1415956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_6 6 1425956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_7 7 1435956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_8 8 1445956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_9 9 1455956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_10 10 1465956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_11 11 1475956d97fSEmmanuel Vadot #define R9A07G044_CA55_RST_12 12 1485956d97fSEmmanuel Vadot #define R9A07G044_GIC600_GICRESET_N 13 1495956d97fSEmmanuel Vadot #define R9A07G044_GIC600_DBG_GICRESET_N 14 1505956d97fSEmmanuel Vadot #define R9A07G044_IA55_RESETN 15 1515956d97fSEmmanuel Vadot #define R9A07G044_MHU_RESETN 16 1525956d97fSEmmanuel Vadot #define R9A07G044_DMAC_ARESETN 17 1535956d97fSEmmanuel Vadot #define R9A07G044_DMAC_RST_ASYNC 18 1545956d97fSEmmanuel Vadot #define R9A07G044_SYC_RESETN 19 1555956d97fSEmmanuel Vadot #define R9A07G044_OSTM0_PRESETZ 20 1565956d97fSEmmanuel Vadot #define R9A07G044_OSTM1_PRESETZ 21 1575956d97fSEmmanuel Vadot #define R9A07G044_OSTM2_PRESETZ 22 1585956d97fSEmmanuel Vadot #define R9A07G044_MTU_X_PRESET_MTU3 23 1595956d97fSEmmanuel Vadot #define R9A07G044_POE3_RST_M_REG 24 1605956d97fSEmmanuel Vadot #define R9A07G044_GPT_RST_C 25 1615956d97fSEmmanuel Vadot #define R9A07G044_POEG_A_RST 26 1625956d97fSEmmanuel Vadot #define R9A07G044_POEG_B_RST 27 1635956d97fSEmmanuel Vadot #define R9A07G044_POEG_C_RST 28 1645956d97fSEmmanuel Vadot #define R9A07G044_POEG_D_RST 29 1655956d97fSEmmanuel Vadot #define R9A07G044_WDT0_PRESETN 30 1665956d97fSEmmanuel Vadot #define R9A07G044_WDT1_PRESETN 31 1675956d97fSEmmanuel Vadot #define R9A07G044_WDT2_PRESETN 32 1685956d97fSEmmanuel Vadot #define R9A07G044_SPI_RST 33 1695956d97fSEmmanuel Vadot #define R9A07G044_SDHI0_IXRST 34 1705956d97fSEmmanuel Vadot #define R9A07G044_SDHI1_IXRST 35 1715956d97fSEmmanuel Vadot #define R9A07G044_GPU_RESETN 36 1725956d97fSEmmanuel Vadot #define R9A07G044_GPU_AXI_RESETN 37 1735956d97fSEmmanuel Vadot #define R9A07G044_GPU_ACE_RESETN 38 1745956d97fSEmmanuel Vadot #define R9A07G044_ISU_ARESETN 39 1755956d97fSEmmanuel Vadot #define R9A07G044_ISU_PRESETN 40 1765956d97fSEmmanuel Vadot #define R9A07G044_H264_X_RESET_VCP 41 1775956d97fSEmmanuel Vadot #define R9A07G044_H264_CP_PRESET_P 42 1785956d97fSEmmanuel Vadot #define R9A07G044_CRU_CMN_RSTB 43 1795956d97fSEmmanuel Vadot #define R9A07G044_CRU_PRESETN 44 1805956d97fSEmmanuel Vadot #define R9A07G044_CRU_ARESETN 45 1815956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_CMN_RSTB 46 1825956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_ARESET_N 47 1835956d97fSEmmanuel Vadot #define R9A07G044_MIPI_DSI_PRESET_N 48 1845956d97fSEmmanuel Vadot #define R9A07G044_LCDC_RESET_N 49 1855956d97fSEmmanuel Vadot #define R9A07G044_SSI0_RST_M2_REG 50 1865956d97fSEmmanuel Vadot #define R9A07G044_SSI1_RST_M2_REG 51 1875956d97fSEmmanuel Vadot #define R9A07G044_SSI2_RST_M2_REG 52 1885956d97fSEmmanuel Vadot #define R9A07G044_SSI3_RST_M2_REG 53 1895956d97fSEmmanuel Vadot #define R9A07G044_SRC_RST 54 1905956d97fSEmmanuel Vadot #define R9A07G044_USB_U2H0_HRESETN 55 1915956d97fSEmmanuel Vadot #define R9A07G044_USB_U2H1_HRESETN 56 1925956d97fSEmmanuel Vadot #define R9A07G044_USB_U2P_EXL_SYSRST 57 1935956d97fSEmmanuel Vadot #define R9A07G044_USB_PRESETN 58 1945956d97fSEmmanuel Vadot #define R9A07G044_ETH0_RST_HW_N 59 1955956d97fSEmmanuel Vadot #define R9A07G044_ETH1_RST_HW_N 60 1965956d97fSEmmanuel Vadot #define R9A07G044_I2C0_MRST 61 1975956d97fSEmmanuel Vadot #define R9A07G044_I2C1_MRST 62 1985956d97fSEmmanuel Vadot #define R9A07G044_I2C2_MRST 63 1995956d97fSEmmanuel Vadot #define R9A07G044_I2C3_MRST 64 2005956d97fSEmmanuel Vadot #define R9A07G044_SCIF0_RST_SYSTEM_N 65 2015956d97fSEmmanuel Vadot #define R9A07G044_SCIF1_RST_SYSTEM_N 66 2025956d97fSEmmanuel Vadot #define R9A07G044_SCIF2_RST_SYSTEM_N 67 2035956d97fSEmmanuel Vadot #define R9A07G044_SCIF3_RST_SYSTEM_N 68 2045956d97fSEmmanuel Vadot #define R9A07G044_SCIF4_RST_SYSTEM_N 69 2055956d97fSEmmanuel Vadot #define R9A07G044_SCI0_RST 70 2065956d97fSEmmanuel Vadot #define R9A07G044_SCI1_RST 71 2075956d97fSEmmanuel Vadot #define R9A07G044_IRDA_RST 72 2085956d97fSEmmanuel Vadot #define R9A07G044_RSPI0_RST 73 2095956d97fSEmmanuel Vadot #define R9A07G044_RSPI1_RST 74 2105956d97fSEmmanuel Vadot #define R9A07G044_RSPI2_RST 75 2115956d97fSEmmanuel Vadot #define R9A07G044_CANFD_RSTP_N 76 2125956d97fSEmmanuel Vadot #define R9A07G044_CANFD_RSTC_N 77 2135956d97fSEmmanuel Vadot #define R9A07G044_GPIO_RSTN 78 2145956d97fSEmmanuel Vadot #define R9A07G044_GPIO_PORT_RESETN 79 2155956d97fSEmmanuel Vadot #define R9A07G044_GPIO_SPARE_RESETN 80 2165956d97fSEmmanuel Vadot #define R9A07G044_ADC_PRESETN 81 2175956d97fSEmmanuel Vadot #define R9A07G044_ADC_ADRST_N 82 2185956d97fSEmmanuel Vadot #define R9A07G044_TSU_PRESETN 83 2195956d97fSEmmanuel Vadot 220*7d0873ebSEmmanuel Vadot /* Power domain IDs. */ 221*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_ALWAYS_ON 0 222*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_GIC 1 223*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_IA55 2 224*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_MHU 3 225*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_CORESIGHT 4 226*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SYC 5 227*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_DMAC 6 228*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_GTM0 7 229*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_GTM1 8 230*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_GTM2 9 231*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_MTU 10 232*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_POE3 11 233*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_GPT 12 234*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_POEGA 13 235*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_POEGB 14 236*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_POEGC 15 237*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_POEGD 16 238*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_WDT0 17 239*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_WDT1 18 240*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SPI 19 241*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SDHI0 20 242*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SDHI1 21 243*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_3DGE 22 244*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_ISU 23 245*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_VCPL4 24 246*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_CRU 25 247*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_MIPI_DSI 26 248*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_LCDC 27 249*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SSI0 28 250*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SSI1 29 251*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SSI2 30 252*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SSI3 31 253*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SRC 32 254*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_USB0 33 255*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_USB1 34 256*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_USB_PHY 35 257*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_ETHER0 36 258*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_ETHER1 37 259*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_I2C0 38 260*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_I2C1 39 261*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_I2C2 40 262*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_I2C3 41 263*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCIF0 42 264*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCIF1 43 265*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCIF2 44 266*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCIF3 45 267*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCIF4 46 268*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCI0 47 269*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_SCI1 48 270*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_IRDA 49 271*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_RSPI0 50 272*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_RSPI1 51 273*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_RSPI2 52 274*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_CANFD 53 275*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_ADC 54 276*7d0873ebSEmmanuel Vadot #define R9A07G044_PD_TSU 55 277*7d0873ebSEmmanuel Vadot 2785956d97fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ */ 279