xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/r9a06g032-sysctrl.h (revision c9ccf3a32da427475985b85d7df023ccfb138c27)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * R9A06G032 sysctrl IDs
4c66ec88fSEmmanuel Vadot  *
5c66ec88fSEmmanuel Vadot  * Copyright (C) 2018 Renesas Electronics Europe Limited
6c66ec88fSEmmanuel Vadot  *
7c66ec88fSEmmanuel Vadot  * Michel Pollet <michel.pollet@bp.renesas.com>, <buserror@gmail.com>
8c66ec88fSEmmanuel Vadot  */
9c66ec88fSEmmanuel Vadot 
10c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_R9A06G032_SYSCTRL_H__
11c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_R9A06G032_SYSCTRL_H__
12c66ec88fSEmmanuel Vadot 
13c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_PLL_USB		1
14c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_48		1	/* AKA CLK_PLL_USB */
15c66ec88fSEmmanuel Vadot #define R9A06G032_MSEBIS_CLK		3	/* AKA CLKOUT_D16 */
16c66ec88fSEmmanuel Vadot #define R9A06G032_MSEBIM_CLK		3	/* AKA CLKOUT_D16 */
17c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_DDRPHY_PLLCLK	5	/* AKA CLKOUT_D1OR2 */
18c66ec88fSEmmanuel Vadot #define R9A06G032_CLK50			6	/* AKA CLKOUT_D20 */
19c66ec88fSEmmanuel Vadot #define R9A06G032_CLK25			7	/* AKA CLKOUT_D40 */
20c66ec88fSEmmanuel Vadot #define R9A06G032_CLK125		9	/* AKA CLKOUT_D8 */
21c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P5_PG1		17	/* AKA DIV_P5_PG */
22c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_REF_SYNC		21	/* AKA DIV_REF_SYNC */
23c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_25_PG4		26
24c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_25_PG5		27
25c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_25_PG6		28
26c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_25_PG7		29
27c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_25_PG8		30
28c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_ADC		31
29c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_ECAT100		32
30c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_HSR100		33
31c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_I2C0		34
32c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_I2C1		35
33c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_MII_REF		36
34c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_NAND		37
35c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_NOUSBP2_PG6	38
36c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P1_PG2		39
37c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P1_PG3		40
38c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P1_PG4		41
39c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P4_PG3		42
40c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P4_PG4		43
41c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P6_PG1		44
42c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P6_PG2		45
43c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P6_PG3		46
44c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_P6_PG4		47
45c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_PCI_USB		48
46c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_QSPI0		49
47c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_QSPI1		50
48c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_RGMII_REF		51
49c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_RMII_REF		52
50c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SDIO0		53
51c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SDIO1		54
52c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SERCOS100		55
53c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SLCD		56
54c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI0		57
55c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI1		58
56c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI2		59
57c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI3		60
58c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI4		61
59c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SPI5		62
60c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SWITCH		63
61c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_ECAT125		65
62c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PINCONFIG	66
63c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SERCOS		67
64c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SGPIO2		68
65c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SGPIO3		69
66c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SGPIO4		70
67c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_TIMER0		71
68c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_TIMER1		72
69c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_USBF		73
70c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_USBH		74
71c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_USBPM		75
72c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_48_PG_F		76
73c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_48_PG4		77
74c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_DDRPHY_PCLK	81	/* AKA CLK_REF_SYNC_D4 */
75c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_FW		81	/* AKA CLK_REF_SYNC_D4 */
76c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_CRYPTO		81	/* AKA CLK_REF_SYNC_D4 */
77*c9ccf3a3SEmmanuel Vadot #define R9A06G032_CLK_WATCHDOG		82	/* AKA CLK_REF_SYNC_D8 */
78c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_A7MP		84	/* AKA DIV_CA7 */
79c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_CAN0		85
80c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_CAN1		86
81c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_DELTASIGMA	87
82c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PWMPTO		88
83c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_RSV		89
84c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SGPIO0		90
85c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SGPIO1		91
86c66ec88fSEmmanuel Vadot #define R9A06G032_RTOS_MDC		92
87c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_CM3		93
88c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_DDRC		94
89c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_ECAT25		95
90c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_HSR50		96
91c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_HW_RTOS		97
92c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_SERCOS50		98
93c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_ADC		99
94c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_CM3		100
95c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_CRYPTO_EIP150	101
96c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_CRYPTO_EIP93	102
97c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_DDRC		103
98c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_DMA0		104
99c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_DMA1		105
100c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_GMAC0		106
101c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_GMAC1		107
102c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_GPIO0		108
103c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_GPIO1		109
104c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_GPIO2		110
105c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_HSR		111
106c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_I2C0		112
107c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_I2C1		113
108c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_LCD		114
109c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_MSEBI_M		115
110c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_MSEBI_S		116
111c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_NAND		117
112c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PG_I		118
113c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PG19		119
114c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PG20		120
115c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PG3		121
116c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_PG4		122
117c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_QSPI0		123
118c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_QSPI1		124
119c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_ROM		125
120c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_RTC		126
121c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SDIO0		127
122c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SDIO1		128
123c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SEMAP		129
124c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI0		130
125c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI1		131
126c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI2		132
127c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI3		133
128c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI4		134
129c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SPI5		135
130c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SWITCH		136
131c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_SWITCH_RG	137
132c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART0		138
133c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART1		139
134c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART2		140
135c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART3		141
136c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART4		142
137c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART5		143
138c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART6		144
139c66ec88fSEmmanuel Vadot #define R9A06G032_HCLK_UART7		145
140c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART0		146
141c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART1		147
142c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART2		148
143c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART3		149
144c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART4		150
145c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART5		151
146c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART6		152
147c66ec88fSEmmanuel Vadot #define R9A06G032_CLK_UART7		153
148c66ec88fSEmmanuel Vadot 
149c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_R9A06G032_SYSCTRL_H__ */
150