1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+ */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (C) 2018 Renesas Electronics Corp. 4*c66ec88fSEmmanuel Vadot * Copyright (C) 2018 Cogent Embedded, Inc. 5*c66ec88fSEmmanuel Vadot */ 6*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ 7*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 10*c66ec88fSEmmanuel Vadot 11*c66ec88fSEmmanuel Vadot /* r8a77980 CPG Core Clocks */ 12*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_Z2 0 13*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZR 1 14*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZTR 2 15*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZTRD2 3 16*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZT 4 17*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZX 5 18*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D1 6 19*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D2 7 20*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D3 8 21*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D4 9 22*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D6 10 23*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D12 11 24*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S0D24 12 25*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S1D1 13 26*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S1D2 14 27*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S1D4 15 28*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S2D1 16 29*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S2D2 17 30*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S2D4 18 31*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S3D1 19 32*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S3D2 20 33*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_S3D4 21 34*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_LB 22 35*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_CL 23 36*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZB3 24 37*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZB3D2 25 38*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_ZB3D4 26 39*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_SD0H 27 40*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_SD0 28 41*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_RPC 29 42*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_RPCD2 30 43*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_MSO 31 44*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_CANFD 32 45*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_CSI0 33 46*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_CP 34 47*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_CPEX 35 48*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_R 36 49*c66ec88fSEmmanuel Vadot #define R8A77980_CLK_OSC 37 50*c66ec88fSEmmanuel Vadot 51*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ */ 52