xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/r8a774b1-cpg-mssr.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0
2*c66ec88fSEmmanuel Vadot  *
3*c66ec88fSEmmanuel Vadot  * Copyright (C) 2019 Renesas Electronics Corp.
4*c66ec88fSEmmanuel Vadot  */
5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__
6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* r8a774b1 CPG Core Clocks */
11*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_Z			0
12*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZG			1
13*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZTR		2
14*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZTRD2		3
15*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZT			4
16*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZX			5
17*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D1		6
18*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D2		7
19*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D3		8
20*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D4		9
21*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D6		10
22*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D8		11
23*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S0D12		12
24*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S1D2		13
25*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S1D4		14
26*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S2D1		15
27*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S2D2		16
28*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S2D4		17
29*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S3D1		18
30*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S3D2		19
31*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_S3D4		20
32*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_LB			21
33*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CL			22
34*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZB3		23
35*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_ZB3D2		24
36*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CR			25
37*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_DDR		26
38*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD0H		27
39*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD0		28
40*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD1H		29
41*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD1		30
42*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD2H		31
43*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD2		32
44*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD3H		33
45*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_SD3		34
46*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_RPC		35
47*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_RPCD2		36
48*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_MSO		37
49*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_HDMI		38
50*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CSI0		39
51*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CP			40
52*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CPEX		41
53*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_R			42
54*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_OSC		43
55*c66ec88fSEmmanuel Vadot #define R8A774B1_CLK_CANFD		44
56*c66ec88fSEmmanuel Vadot 
57*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A774B1_CPG_MSSR_H__ */
58