1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+ 2*c66ec88fSEmmanuel Vadot * 3*c66ec88fSEmmanuel Vadot * Copyright (C) 2020 Renesas Electronics Corp. 4*c66ec88fSEmmanuel Vadot */ 5*c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ 6*c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ 7*c66ec88fSEmmanuel Vadot 8*c66ec88fSEmmanuel Vadot #include <dt-bindings/clock/renesas-cpg-mssr.h> 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* r8a7742 CPG Core Clocks */ 11*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_Z 0 12*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_Z2 1 13*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZG 2 14*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZTR 3 15*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZTRD2 4 16*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZT 5 17*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZX 6 18*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZS 7 19*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_HP 8 20*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_B 9 21*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_LB 10 22*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_P 11 23*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_CL 12 24*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_M2 13 25*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZB3 14 26*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_ZB3D2 15 27*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_DDR 16 28*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_SDH 17 29*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_SD0 18 30*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_SD1 19 31*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_SD2 20 32*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_SD3 21 33*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_MMC0 22 34*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_MMC1 23 35*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_MP 24 36*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_QSPI 25 37*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_CP 26 38*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_RCAN 27 39*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_R 28 40*c66ec88fSEmmanuel Vadot #define R8A7742_CLK_OSC 29 41*c66ec88fSEmmanuel Vadot 42*c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ */ 43