xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/qcom,sm8650-dispcc.h (revision b2d2a78ad80ec68d4a17f5aef97d21686cb1e29b)
18d13bc63SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
28d13bc63SEmmanuel Vadot /*
3*b2d2a78aSEmmanuel Vadot  * Copyright (c) 2022, The Linux Foundation. All rights reserved.
48d13bc63SEmmanuel Vadot  */
58d13bc63SEmmanuel Vadot 
6*b2d2a78aSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H
7*b2d2a78aSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_SM8550_DISP_CC_H
88d13bc63SEmmanuel Vadot 
98d13bc63SEmmanuel Vadot /* DISP_CC clocks */
108d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ACCU_CLK					0
118d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK					1
128d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK					2
138d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC				3
148d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK					4
158d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC				5
168d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				6
178d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK				7
188d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK					8
198d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_CLK_SRC				9
208d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				10
218d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_BYTE1_INTF_CLK				11
228d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK				12
238d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				13
248d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				14
258d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK				15
268d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				16
278d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			17
288d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			18
298d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				19
308d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			20
318d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				21
328d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			22
338d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		23
348d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK				24
358d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC				25
368d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_CRYPTO_CLK				26
378d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK				27
388d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC				28
398d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC			29
408d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			30
418d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK				31
428d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			32
438d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK				33
448d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			34
458d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK		35
468d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK				36
478d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC				37
488d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_CRYPTO_CLK				38
498d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK				39
508d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC				40
518d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC			41
528d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK			42
538d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK				43
548d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC			44
558d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK				45
568d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC			46
578d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK				47
588d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC				48
598d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_CRYPTO_CLK				49
608d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK				50
618d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC				51
628d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC			52
638d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK			53
648d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK				54
658d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC			55
668d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK					56
678d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC				57
688d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK					58
698d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_ESC1_CLK_SRC				59
708d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK					60
718d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK					61
728d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC				62
738d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK				63
748d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK				64
758d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK				65
768d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK					66
778d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC				67
788d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK					68
798d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_PCLK1_CLK_SRC				69
808d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK				70
818d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK				71
828d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK					72
838d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK					73
848d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC				74
858d13bc63SEmmanuel Vadot #define DISP_CC_PLL0						75
868d13bc63SEmmanuel Vadot #define DISP_CC_PLL1						76
878d13bc63SEmmanuel Vadot #define DISP_CC_SLEEP_CLK					77
888d13bc63SEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC					78
898d13bc63SEmmanuel Vadot #define DISP_CC_XO_CLK						79
908d13bc63SEmmanuel Vadot #define DISP_CC_XO_CLK_SRC					80
918d13bc63SEmmanuel Vadot 
928d13bc63SEmmanuel Vadot /* DISP_CC resets */
938d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR					0
948d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR				1
958d13bc63SEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR					2
968d13bc63SEmmanuel Vadot 
978d13bc63SEmmanuel Vadot /* DISP_CC GDSCR */
988d13bc63SEmmanuel Vadot #define MDSS_GDSC						0
998d13bc63SEmmanuel Vadot #define MDSS_INT2_GDSC						1
1008d13bc63SEmmanuel Vadot 
1018d13bc63SEmmanuel Vadot #endif
102