1*b2d2a78aSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*b2d2a78aSEmmanuel Vadot /* 3*b2d2a78aSEmmanuel Vadot * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved. 4*b2d2a78aSEmmanuel Vadot */ 5*b2d2a78aSEmmanuel Vadot 6*b2d2a78aSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_SM4450_H 7*b2d2a78aSEmmanuel Vadot #define _DT_BINDINGS_CLK_QCOM_DISP_CC_SM4450_H 8*b2d2a78aSEmmanuel Vadot 9*b2d2a78aSEmmanuel Vadot /* DISP_CC clocks */ 10*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_AHB1_CLK 0 11*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK 1 12*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_AHB_CLK_SRC 2 13*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK 3 14*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_CLK_SRC 4 15*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 5 16*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_BYTE0_INTF_CLK 6 17*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK 7 18*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_ESC0_CLK_SRC 8 19*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_MDP1_CLK 9 20*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK 10 21*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_CLK_SRC 11 22*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT1_CLK 12 23*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_MDP_LUT_CLK 13 24*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_NON_GDSC_AHB_CLK 14 25*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK 15 26*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_PCLK0_CLK_SRC 16 27*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_ROT1_CLK 17 28*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK 18 29*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_ROT_CLK_SRC 19 30*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_AHB_CLK 20 31*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_VSYNC_CLK 21 32*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC1_CLK 22 33*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK 23 34*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_VSYNC_CLK_SRC 24 35*b2d2a78aSEmmanuel Vadot #define DISP_CC_PLL0 25 36*b2d2a78aSEmmanuel Vadot #define DISP_CC_PLL1 26 37*b2d2a78aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK 27 38*b2d2a78aSEmmanuel Vadot #define DISP_CC_SLEEP_CLK_SRC 28 39*b2d2a78aSEmmanuel Vadot #define DISP_CC_XO_CLK 29 40*b2d2a78aSEmmanuel Vadot #define DISP_CC_XO_CLK_SRC 30 41*b2d2a78aSEmmanuel Vadot 42*b2d2a78aSEmmanuel Vadot /* DISP_CC power domains */ 43*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_GDSC 0 44*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_GDSC 1 45*b2d2a78aSEmmanuel Vadot 46*b2d2a78aSEmmanuel Vadot /* DISP_CC resets */ 47*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_BCR 0 48*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_CORE_INT2_BCR 1 49*b2d2a78aSEmmanuel Vadot #define DISP_CC_MDSS_RSCC_BCR 2 50*b2d2a78aSEmmanuel Vadot 51*b2d2a78aSEmmanuel Vadot #endif 52