xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/mt8516-clk.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2019 MediaTek Inc.
4*c66ec88fSEmmanuel Vadot  * Copyright (c) 2019 BayLibre, SAS.
5*c66ec88fSEmmanuel Vadot  * Author: James Liao <jamesjj.liao@mediatek.com>
6*c66ec88fSEmmanuel Vadot  */
7*c66ec88fSEmmanuel Vadot 
8*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT8516_H
9*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT8516_H
10*c66ec88fSEmmanuel Vadot 
11*c66ec88fSEmmanuel Vadot /* APMIXEDSYS */
12*c66ec88fSEmmanuel Vadot 
13*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL		0
14*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL		1
15*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIVPLL		2
16*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL		3
17*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL1		4
18*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL2		5
19*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK		6
20*c66ec88fSEmmanuel Vadot 
21*c66ec88fSEmmanuel Vadot /* INFRACFG */
22*c66ec88fSEmmanuel Vadot 
23*c66ec88fSEmmanuel Vadot #define CLK_IFR_MUX1_SEL		0
24*c66ec88fSEmmanuel Vadot #define CLK_IFR_ETH_25M_SEL		1
25*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C0_SEL		2
26*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C1_SEL		3
27*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C2_SEL		4
28*c66ec88fSEmmanuel Vadot #define CLK_IFR_NR_CLK			5
29*c66ec88fSEmmanuel Vadot 
30*c66ec88fSEmmanuel Vadot /* TOPCKGEN */
31*c66ec88fSEmmanuel Vadot 
32*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK_NULL		0
33*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S_INFRA_BCK		1
34*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEMPLL			2
35*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL			3
36*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2		4
37*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D4		5
38*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D8		6
39*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D16		7
40*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D11		8
41*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D22		9
42*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D3		10
43*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D6		11
44*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D12		12
45*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D5		13
46*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D10		14
47*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D20		15
48*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D40		16
49*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D7		17
50*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D14		18
51*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2		19
52*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D4		20
53*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D8		21
54*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D16		22
55*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3		23
56*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D6		24
57*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D12		25
58*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D24		26
59*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5		27
60*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D20		28
61*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL380M		29
62*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2		30
63*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_200M		31
64*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_PHY48M		32
65*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1			33
66*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D2		34
67*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D4		35
68*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D8		36
69*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2			37
70*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D2		38
71*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D4		39
72*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D8		40
73*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M			41
74*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M_D2		42
75*c66ec88fSEmmanuel Vadot #define CLK_TOP_AHB_INFRA_D2		43
76*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI1X			44
77*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETH_D2			45
78*c66ec88fSEmmanuel Vadot #define CLK_TOP_THEM			46
79*c66ec88fSEmmanuel Vadot #define CLK_TOP_APDMA			47
80*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C0			48
81*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C1			49
82*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUXADC1			50
83*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI			51
84*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFIECC			52
85*c66ec88fSEmmanuel Vadot #define CLK_TOP_DEBUGSYS		53
86*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM			54
87*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART0			55
88*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART1			56
89*c66ec88fSEmmanuel Vadot #define CLK_TOP_BTIF			57
90*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB			58
91*c66ec88fSEmmanuel Vadot #define CLK_TOP_FLASHIF_26M		59
92*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUXADC2			60
93*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C2			61
94*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC0			62
95*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC1			63
96*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI2X			64
97*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICWRAP_AP		65
98*c66ec88fSEmmanuel Vadot #define CLK_TOP_SEJ			66
99*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEMSLP_DLYER		67
100*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI			68
101*c66ec88fSEmmanuel Vadot #define CLK_TOP_APXGPT			69
102*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO			70
103*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICWRAP_MD		71
104*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICWRAP_CONN		72
105*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICWRAP_26M		73
106*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUX_ADC			74
107*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUX_TP			75
108*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC2			76
109*c66ec88fSEmmanuel Vadot #define CLK_TOP_RBIST			77
110*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI_BUS			78
111*c66ec88fSEmmanuel Vadot #define CLK_TOP_GCE			79
112*c66ec88fSEmmanuel Vadot #define CLK_TOP_TRNG			80
113*c66ec88fSEmmanuel Vadot #define CLK_TOP_SEJ_13M			81
114*c66ec88fSEmmanuel Vadot #define CLK_TOP_AES			82
115*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_B			83
116*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM1_FB			84
117*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM2_FB			85
118*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM3_FB			86
119*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM4_FB			87
120*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM5_FB			88
121*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_1P			89
122*c66ec88fSEmmanuel Vadot #define CLK_TOP_FLASHIF_FREERUN		90
123*c66ec88fSEmmanuel Vadot #define CLK_TOP_66M_ETH			91
124*c66ec88fSEmmanuel Vadot #define CLK_TOP_133M_ETH		92
125*c66ec88fSEmmanuel Vadot #define CLK_TOP_FETH_25M		93
126*c66ec88fSEmmanuel Vadot #define CLK_TOP_FETH_50M		94
127*c66ec88fSEmmanuel Vadot #define CLK_TOP_FLASHIF_AXI		95
128*c66ec88fSEmmanuel Vadot #define CLK_TOP_USBIF			96
129*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART2			97
130*c66ec88fSEmmanuel Vadot #define CLK_TOP_BSI			98
131*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_SPINOR		99
132*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_MSDC2		100
133*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_ETH			101
134*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_AUD1			102
135*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_AUD2			103
136*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_AUD_ENGEN1		104
137*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_AUD_ENGEN2		105
138*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_I2C			106
139*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_PWM_INFRA		107
140*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_AUD_SPDIF_IN		108
141*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_UART2		109
142*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_BSI			110
143*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_DBG_ATCLK		111
144*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_NFIECC		112
145*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL1_D2_EN		113
146*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL1_D4_EN		114
147*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL1_D8_EN		115
148*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL2_D2_EN		116
149*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL2_D4_EN		117
150*c66ec88fSEmmanuel Vadot #define CLK_TOP_RG_APLL2_D8_EN		118
151*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV0		119
152*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV1		120
153*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV2		121
154*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV3		122
155*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV4		123
156*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV4B		124
157*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV5		125
158*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV5B		126
159*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV6		127
160*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART0_SEL		128
161*c66ec88fSEmmanuel Vadot #define CLK_TOP_EMI_DDRPHY_SEL		129
162*c66ec88fSEmmanuel Vadot #define CLK_TOP_AHB_INFRA_SEL		130
163*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC0_SEL		131
164*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART1_SEL		132
165*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC1_SEL		133
166*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL		134
167*c66ec88fSEmmanuel Vadot #define CLK_TOP_QAXI_AUD26M_SEL		135
168*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL		136
169*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI2X_PAD_SEL		137
170*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI1X_PAD_SEL		138
171*c66ec88fSEmmanuel Vadot #define CLK_TOP_DDRPHYCFG_SEL		139
172*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_78M_SEL		140
173*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPINOR_SEL		141
174*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC2_SEL		142
175*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETH_SEL			143
176*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD1_SEL		144
177*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD2_SEL		145
178*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENGEN1_SEL		146
179*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENGEN2_SEL		147
180*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C_SEL			148
181*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S0_M_SEL		149
182*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S1_M_SEL		150
183*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S2_M_SEL		151
184*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S3_M_SEL		152
185*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S4_M_SEL		153
186*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S5_M_SEL		154
187*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_SPDIF_B_SEL		155
188*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL			156
189*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI_SEL			157
190*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_SPDIFIN_SEL		158
191*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART2_SEL		159
192*c66ec88fSEmmanuel Vadot #define CLK_TOP_BSI_SEL			160
193*c66ec88fSEmmanuel Vadot #define CLK_TOP_DBG_ATCLK_SEL		161
194*c66ec88fSEmmanuel Vadot #define CLK_TOP_CSW_NFIECC_SEL		162
195*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFIECC_SEL		163
196*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV0		164
197*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV1		165
198*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV2		166
199*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV3		167
200*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV4		168
201*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV4B		169
202*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV5		170
203*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV5B		171
204*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_CK_DIV6		172
205*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_78M			173
206*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC0_INFRA		174
207*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC1_INFRA		175
208*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC2_INFRA		176
209*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK			177
210*c66ec88fSEmmanuel Vadot 
211*c66ec88fSEmmanuel Vadot /* AUDSYS */
212*c66ec88fSEmmanuel Vadot 
213*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE			0
214*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S			1
215*c66ec88fSEmmanuel Vadot #define CLK_AUD_22M			2
216*c66ec88fSEmmanuel Vadot #define CLK_AUD_24M			3
217*c66ec88fSEmmanuel Vadot #define CLK_AUD_INTDIR			4
218*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL2_TUNER		5
219*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL_TUNER		6
220*c66ec88fSEmmanuel Vadot #define CLK_AUD_HDMI			7
221*c66ec88fSEmmanuel Vadot #define CLK_AUD_SPDF			8
222*c66ec88fSEmmanuel Vadot #define CLK_AUD_ADC			9
223*c66ec88fSEmmanuel Vadot #define CLK_AUD_DAC			10
224*c66ec88fSEmmanuel Vadot #define CLK_AUD_DAC_PREDIS		11
225*c66ec88fSEmmanuel Vadot #define CLK_AUD_TML			12
226*c66ec88fSEmmanuel Vadot #define CLK_AUD_NR_CLK			13
227*c66ec88fSEmmanuel Vadot 
228*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT8516_H */
229