xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/mt8173-clk.h (revision 5956d97f4b3204318ceb6aa9c77bd0bc6ea87a41)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2014 MediaTek Inc.
4*c66ec88fSEmmanuel Vadot  * Author: James Liao <jamesjj.liao@mediatek.com>
5*c66ec88fSEmmanuel Vadot  */
6*c66ec88fSEmmanuel Vadot 
7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT8173_H
8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT8173_H
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* TOPCKGEN */
11*c66ec88fSEmmanuel Vadot 
12*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKPH_MCK_O		1
13*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_SYSPLL_125M		3
14*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITX_DIG_CTS		4
15*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA7PLL_754M		5
16*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA7PLL_502M		6
17*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAIN_H546M		7
18*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAIN_H364M		8
19*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAIN_H218P4M		9
20*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAIN_H156M		10
21*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_445P5M		11
22*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_594M		12
23*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV_624M		13
24*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV_416M		14
25*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV_249P6M		15
26*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV_178P3M		16
27*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV_48M		17
28*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKRTC_EXT		18
29*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKRTC_INT		19
30*c66ec88fSEmmanuel Vadot #define CLK_TOP_FPC			20
31*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITXPLL_D2		21
32*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMITXPLL_D3		22
33*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA7PLL_D2		23
34*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA7PLL_D3		24
35*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1			25
36*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2			26
37*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL			27
38*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D2		28
39*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D4		29
40*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D8		30
41*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL_D16		31
42*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D2		32
43*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D4		33
44*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D8		34
45*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL			35
46*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2		36
47*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL			37
48*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D2		38
49*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D4		39
50*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2		40
51*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2_D2		41
52*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2_D4		42
53*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2		43
54*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D2		44
55*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D4		45
56*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D8		46
57*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D16		47
58*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3		48
59*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D2		49
60*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D4		50
61*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5		51
62*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D2		52
63*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D4		53
64*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D7		54
65*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D2		55
66*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D4		56
67*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL			57
68*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D2		58
69*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D4		59
70*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D8		60
71*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D16		61
72*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2		62
73*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2		63
74*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4		64
75*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D8		65
76*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3		66
77*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2		67
78*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4		68
79*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8		69
80*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5		70
81*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D2		71
82*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D4		72
83*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D8		73
84*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7		74
85*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D26		75
86*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D52		76
87*c66ec88fSEmmanuel Vadot #define CLK_TOP_VCODECPLL		77
88*c66ec88fSEmmanuel Vadot #define CLK_TOP_VCODECPLL_370P5		78
89*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL			79
90*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL_D2		80
91*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL_D4		81
92*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL			82
93*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL			83
94*c66ec88fSEmmanuel Vadot #define CLK_TOP_DDRPHYCFG_SEL		84
95*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM_SEL			85
96*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL			86
97*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDEC_SEL		87
98*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENC_SEL		88
99*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG_SEL			89
100*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG_SEL		90
101*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL		91
102*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI_SEL			92
103*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_SEL		93
104*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB30_SEL		94
105*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_H_SEL		95
106*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_SEL		96
107*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL		97
108*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_2_SEL		98
109*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_3_SEL		99
110*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL		100
111*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL		101
112*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL		102
113*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP_SEL			103
114*c66ec88fSEmmanuel Vadot #define CLK_TOP_ATB_SEL			104
115*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENC_LT_SEL		105
116*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI0_SEL		106
117*c66ec88fSEmmanuel Vadot #define CLK_TOP_IRDA_SEL		107
118*c66ec88fSEmmanuel Vadot #define CLK_TOP_CCI400_SEL		108
119*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_1_SEL		109
120*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_2_SEL		110
121*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_MFG_IN_SEL		111
122*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_MFG_IN_SEL		112
123*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCAM_SEL		113
124*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPINFI_IFR_SEL		114
125*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDMI_SEL		115
126*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPILVDS_SEL		116
127*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_2_H_SEL		117
128*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDCP_SEL		118
129*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDCP_24M_SEL		119
130*c66ec88fSEmmanuel Vadot #define CLK_TOP_RTC_SEL			120
131*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV0		121
132*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV1		122
133*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV2		123
134*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV3		124
135*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV4		125
136*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV5		126
137*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV0		127
138*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV1		128
139*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV2		129
140*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV3		130
141*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV4		131
142*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV5		132
143*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S0_M_SEL		133
144*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S1_M_SEL		134
145*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S2_M_SEL		135
146*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_M_SEL		136
147*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_B_SEL		137
148*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI0_DIG		138
149*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI1_DIG		139
150*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDS_PXL		140
151*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDS_CTS		141
152*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK			142
153*c66ec88fSEmmanuel Vadot 
154*c66ec88fSEmmanuel Vadot /* APMIXED_SYS */
155*c66ec88fSEmmanuel Vadot 
156*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMCA15PLL		1
157*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMCA7PLL		2
158*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL		3
159*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIVPLL		4
160*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL		5
161*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL		6
162*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VENCPLL		7
163*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVDPLL		8
164*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MPLL		9
165*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VCODECPLL		10
166*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL1		11
167*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL2		12
168*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_LVDSPLL		13
169*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL2		14
170*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_REF2USB_TX		15
171*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_HDMI_REF		16
172*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK		17
173*c66ec88fSEmmanuel Vadot 
174*c66ec88fSEmmanuel Vadot /* INFRA_SYS */
175*c66ec88fSEmmanuel Vadot 
176*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DBGCLK		1
177*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SMI			2
178*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUDIO			3
179*c66ec88fSEmmanuel Vadot #define CLK_INFRA_GCE			4
180*c66ec88fSEmmanuel Vadot #define CLK_INFRA_L2C_SRAM		5
181*c66ec88fSEmmanuel Vadot #define CLK_INFRA_M4U			6
182*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CPUM			7
183*c66ec88fSEmmanuel Vadot #define CLK_INFRA_KP			8
184*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CEC			9
185*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMICSPI		10
186*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMICWRAP		11
187*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CLK_13M		12
188*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CA53SEL               13
189*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CA72SEL               14
190*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR_CLK                15
191*c66ec88fSEmmanuel Vadot 
192*c66ec88fSEmmanuel Vadot /* PERI_SYS */
193*c66ec88fSEmmanuel Vadot 
194*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI			1
195*c66ec88fSEmmanuel Vadot #define CLK_PERI_THERM			2
196*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM1			3
197*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM2			4
198*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM3			5
199*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM4			6
200*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM5			7
201*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM6			8
202*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM7			9
203*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM			10
204*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB0			11
205*c66ec88fSEmmanuel Vadot #define CLK_PERI_USB1			12
206*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_DMA			13
207*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_0		14
208*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1		15
209*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_2		16
210*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3		17
211*c66ec88fSEmmanuel Vadot #define CLK_PERI_NLI_ARB		18
212*c66ec88fSEmmanuel Vadot #define CLK_PERI_IRDA			19
213*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0			20
214*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1			21
215*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2			22
216*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3			23
217*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C0			24
218*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C1			25
219*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C2			26
220*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C3			27
221*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C4			28
222*c66ec88fSEmmanuel Vadot #define CLK_PERI_AUXADC			29
223*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI0			30
224*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C5			31
225*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFIECC			32
226*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI			33
227*c66ec88fSEmmanuel Vadot #define CLK_PERI_IRRX			34
228*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C6			35
229*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0_SEL		36
230*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1_SEL		37
231*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2_SEL		38
232*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3_SEL		39
233*c66ec88fSEmmanuel Vadot #define CLK_PERI_NR_CLK			40
234*c66ec88fSEmmanuel Vadot 
235*c66ec88fSEmmanuel Vadot /* IMG_SYS */
236*c66ec88fSEmmanuel Vadot 
237*c66ec88fSEmmanuel Vadot #define CLK_IMG_LARB2_SMI		1
238*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_SMI			2
239*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_CAM			3
240*c66ec88fSEmmanuel Vadot #define CLK_IMG_SEN_TG			4
241*c66ec88fSEmmanuel Vadot #define CLK_IMG_SEN_CAM			5
242*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_SV			6
243*c66ec88fSEmmanuel Vadot #define CLK_IMG_FD			7
244*c66ec88fSEmmanuel Vadot #define CLK_IMG_NR_CLK			8
245*c66ec88fSEmmanuel Vadot 
246*c66ec88fSEmmanuel Vadot /* MM_SYS */
247*c66ec88fSEmmanuel Vadot 
248*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON		1
249*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB0		2
250*c66ec88fSEmmanuel Vadot #define CLK_MM_CAM_MDP			3
251*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA0		4
252*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA1		5
253*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ0			6
254*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ1			7
255*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ2			8
256*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP0		9
257*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP1		10
258*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WDMA			11
259*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT0		12
260*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT1		13
261*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG			14
262*c66ec88fSEmmanuel Vadot #define CLK_MM_MUTEX_32K		15
263*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0		16
264*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL1		17
265*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA0		18
266*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA1		19
267*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA2		20
268*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA0		21
269*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA1		22
270*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR0		23
271*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR1		24
272*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_AAL			25
273*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_GAMMA		26
274*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_UFOE		27
275*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_SPLIT0		28
276*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_SPLIT1		29
277*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_MERGE		30
278*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OD			31
279*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM0MM		32
280*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM026M		33
281*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM1MM		34
282*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM126M		35
283*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_ENGINE		36
284*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_DIGITAL		37
285*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI1_ENGINE		38
286*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI1_DIGITAL		39
287*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_PIXEL		40
288*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_ENGINE		41
289*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_PIXEL		42
290*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_ENGINE		43
291*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_PIXEL		44
292*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_PLLCK		45
293*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_AUDIO		46
294*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_SPDIF		47
295*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS_PIXEL		48
296*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS_CTS			49
297*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB4		50
298*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_HDCP		51
299*c66ec88fSEmmanuel Vadot #define CLK_MM_HDMI_HDCP24M		52
300*c66ec88fSEmmanuel Vadot #define CLK_MM_NR_CLK			53
301*c66ec88fSEmmanuel Vadot 
302*c66ec88fSEmmanuel Vadot /* VDEC_SYS */
303*c66ec88fSEmmanuel Vadot 
304*c66ec88fSEmmanuel Vadot #define CLK_VDEC_CKEN			1
305*c66ec88fSEmmanuel Vadot #define CLK_VDEC_LARB_CKEN		2
306*c66ec88fSEmmanuel Vadot #define CLK_VDEC_NR_CLK			3
307*c66ec88fSEmmanuel Vadot 
308*c66ec88fSEmmanuel Vadot /* VENC_SYS */
309*c66ec88fSEmmanuel Vadot 
310*c66ec88fSEmmanuel Vadot #define CLK_VENC_CKE0			1
311*c66ec88fSEmmanuel Vadot #define CLK_VENC_CKE1			2
312*c66ec88fSEmmanuel Vadot #define CLK_VENC_CKE2			3
313*c66ec88fSEmmanuel Vadot #define CLK_VENC_CKE3			4
314*c66ec88fSEmmanuel Vadot #define CLK_VENC_NR_CLK			5
315*c66ec88fSEmmanuel Vadot 
316*c66ec88fSEmmanuel Vadot /* VENCLT_SYS */
317*c66ec88fSEmmanuel Vadot 
318*c66ec88fSEmmanuel Vadot #define CLK_VENCLT_CKE0			1
319*c66ec88fSEmmanuel Vadot #define CLK_VENCLT_CKE1			2
320*c66ec88fSEmmanuel Vadot #define CLK_VENCLT_NR_CLK		3
321*c66ec88fSEmmanuel Vadot 
322*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT8173_H */
323