xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/mt7622-clk.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2017 MediaTek Inc.
4*c66ec88fSEmmanuel Vadot  * Author: Chen Zhong <chen.zhong@mediatek.com>
5*c66ec88fSEmmanuel Vadot  */
6*c66ec88fSEmmanuel Vadot 
7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT7622_H
8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT7622_H
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* TOPCKGEN */
11*c66ec88fSEmmanuel Vadot 
12*c66ec88fSEmmanuel Vadot #define CLK_TOP_TO_U2_PHY		0
13*c66ec88fSEmmanuel Vadot #define CLK_TOP_TO_U2_PHY_1P		1
14*c66ec88fSEmmanuel Vadot #define CLK_TOP_PCIE0_PIPE_EN		2
15*c66ec88fSEmmanuel Vadot #define CLK_TOP_PCIE1_PIPE_EN		3
16*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSUSB_TX250M		4
17*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSUSB_EQ_RX250M		5
18*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSUSB_CDR_REF		6
19*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSUSB_CDR_FB		7
20*c66ec88fSEmmanuel Vadot #define CLK_TOP_SATA_ASIC		8
21*c66ec88fSEmmanuel Vadot #define CLK_TOP_SATA_RBC		9
22*c66ec88fSEmmanuel Vadot #define CLK_TOP_TO_USB3_SYS		10
23*c66ec88fSEmmanuel Vadot #define CLK_TOP_P1_1MHZ			11
24*c66ec88fSEmmanuel Vadot #define CLK_TOP_4MHZ			12
25*c66ec88fSEmmanuel Vadot #define CLK_TOP_P0_1MHZ			13
26*c66ec88fSEmmanuel Vadot #define CLK_TOP_TXCLK_SRC_PRE		14
27*c66ec88fSEmmanuel Vadot #define CLK_TOP_RTC			15
28*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEMPLL			16
29*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL			17
30*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2		18
31*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D2		19
32*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D4		20
33*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D8		21
34*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D4		22
35*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D8		23
36*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5		24
37*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D2		25
38*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D4		26
39*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D2		27
40*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D4		28
41*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D16		29
42*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL			30
43*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2		31
44*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2		32
45*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4		33
46*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D8		34
47*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D16		35
48*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2		36
49*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4		37
50*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8		38
51*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D16		39
52*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5		40
53*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D2		41
54*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D4		42
55*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D16		43
56*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7		44
57*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D80_D4		45
58*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIV48M			46
59*c66ec88fSEmmanuel Vadot #define CLK_TOP_SGMIIPLL		47
60*c66ec88fSEmmanuel Vadot #define CLK_TOP_SGMIIPLL_D2		48
61*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD1PLL			49
62*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD2PLL			50
63*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_I2S2_MCK		51
64*c66ec88fSEmmanuel Vadot #define CLK_TOP_TO_USB3_REF		52
65*c66ec88fSEmmanuel Vadot #define CLK_TOP_PCIE1_MAC_EN		53
66*c66ec88fSEmmanuel Vadot #define CLK_TOP_PCIE0_MAC_EN		54
67*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETH_500M		55
68*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL			56
69*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL			57
70*c66ec88fSEmmanuel Vadot #define CLK_TOP_DDRPHYCFG_SEL		58
71*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETH_SEL			59
72*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL			60
73*c66ec88fSEmmanuel Vadot #define CLK_TOP_F10M_REF_SEL		61
74*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI_INFRA_SEL		62
75*c66ec88fSEmmanuel Vadot #define CLK_TOP_FLASH_SEL		63
76*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL		64
77*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI0_SEL		65
78*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI1_SEL		66
79*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_SEL		67
80*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_0_SEL		68
81*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL		69
82*c66ec88fSEmmanuel Vadot #define CLK_TOP_A1SYS_HP_SEL		70
83*c66ec88fSEmmanuel Vadot #define CLK_TOP_A2SYS_HP_SEL		71
84*c66ec88fSEmmanuel Vadot #define CLK_TOP_INTDIR_SEL		72
85*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL		73
86*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL		74
87*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP_SEL			75
88*c66ec88fSEmmanuel Vadot #define CLK_TOP_ATB_SEL			76
89*c66ec88fSEmmanuel Vadot #define CLK_TOP_HIF_SEL			77
90*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL		78
91*c66ec88fSEmmanuel Vadot #define CLK_TOP_U2_SEL			79
92*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD1_SEL		80
93*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD2_SEL		81
94*c66ec88fSEmmanuel Vadot #define CLK_TOP_IRRX_SEL		82
95*c66ec88fSEmmanuel Vadot #define CLK_TOP_IRTX_SEL		83
96*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_L_SEL		84
97*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_M_SEL		85
98*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_H_SEL		86
99*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_SEL		87
100*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_SEL		88
101*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S0_MCK_SEL		89
102*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S1_MCK_SEL		90
103*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S2_MCK_SEL		91
104*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_MCK_SEL		92
105*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV		93
106*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV		94
107*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S0_MCK_DIV		95
108*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S1_MCK_DIV		96
109*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S2_MCK_DIV		97
110*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_MCK_DIV		98
111*c66ec88fSEmmanuel Vadot #define CLK_TOP_A1SYS_HP_DIV		99
112*c66ec88fSEmmanuel Vadot #define CLK_TOP_A2SYS_HP_DIV		100
113*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_DIV_PD		101
114*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_DIV_PD		102
115*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S0_MCK_DIV_PD		103
116*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S1_MCK_DIV_PD		104
117*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S2_MCK_DIV_PD		105
118*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_MCK_DIV_PD		106
119*c66ec88fSEmmanuel Vadot #define CLK_TOP_A1SYS_HP_DIV_PD		107
120*c66ec88fSEmmanuel Vadot #define CLK_TOP_A2SYS_HP_DIV_PD		108
121*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK			109
122*c66ec88fSEmmanuel Vadot 
123*c66ec88fSEmmanuel Vadot /* INFRACFG */
124*c66ec88fSEmmanuel Vadot 
125*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MUX1_SEL		0
126*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DBGCLK_PD		1
127*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUDIO_PD		2
128*c66ec88fSEmmanuel Vadot #define CLK_INFRA_IRRX_PD		3
129*c66ec88fSEmmanuel Vadot #define CLK_INFRA_APXGPT_PD		4
130*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_PD		5
131*c66ec88fSEmmanuel Vadot #define CLK_INFRA_TRNG			6
132*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR_CLK		7
133*c66ec88fSEmmanuel Vadot 
134*c66ec88fSEmmanuel Vadot /* PERICFG */
135*c66ec88fSEmmanuel Vadot 
136*c66ec88fSEmmanuel Vadot #define CLK_PERIBUS_SEL			0
137*c66ec88fSEmmanuel Vadot #define CLK_PERI_THERM_PD		1
138*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM1_PD		2
139*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM2_PD		3
140*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM3_PD		4
141*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM4_PD		5
142*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM5_PD		6
143*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM6_PD		7
144*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM7_PD		8
145*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM_PD			9
146*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_DMA_PD		10
147*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_0_PD		11
148*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1_PD		12
149*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0_PD		13
150*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1_PD		14
151*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2_PD		15
152*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3_PD		16
153*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART4_PD		17
154*c66ec88fSEmmanuel Vadot #define CLK_PERI_BTIF_PD		18
155*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C0_PD		19
156*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C1_PD		20
157*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C2_PD		21
158*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI1_PD		22
159*c66ec88fSEmmanuel Vadot #define CLK_PERI_AUXADC_PD		23
160*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI0_PD		24
161*c66ec88fSEmmanuel Vadot #define CLK_PERI_SNFI_PD		25
162*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI_PD			26
163*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFIECC_PD		27
164*c66ec88fSEmmanuel Vadot #define CLK_PERI_FLASH_PD		28
165*c66ec88fSEmmanuel Vadot #define CLK_PERI_IRTX_PD		29
166*c66ec88fSEmmanuel Vadot #define CLK_PERI_NR_CLK			30
167*c66ec88fSEmmanuel Vadot 
168*c66ec88fSEmmanuel Vadot /* APMIXEDSYS */
169*c66ec88fSEmmanuel Vadot 
170*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL		0
171*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL		1
172*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIV2PLL		2
173*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ETH1PLL		3
174*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ETH2PLL		4
175*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_AUD1PLL		5
176*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_AUD2PLL		6
177*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TRGPLL		7
178*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_SGMIPLL		8
179*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAIN_CORE_EN	9
180*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK		10
181*c66ec88fSEmmanuel Vadot 
182*c66ec88fSEmmanuel Vadot /* AUDIOSYS */
183*c66ec88fSEmmanuel Vadot 
184*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_AFE			0
185*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_HDMI			1
186*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_SPDF			2
187*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_APLL			3
188*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SIN1		4
189*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SIN2		5
190*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SIN3		6
191*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SIN4		7
192*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SO1			8
193*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SO2			9
194*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SO3			10
195*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2SO4			11
196*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCI1		12
197*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCI2		13
198*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCO1		14
199*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCO2		15
200*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_INTDIR		16
201*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_A1SYS			17
202*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_A2SYS			18
203*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL1			19
204*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL2			20
205*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL3			21
206*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL4			22
207*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL5			23
208*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_UL6			24
209*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL1			25
210*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL2			26
211*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL3			27
212*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL4			28
213*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL5			29
214*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DL6			30
215*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DLMCH			31
216*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ARB1			32
217*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_AWB			33
218*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_AWB2			34
219*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DAI			35
220*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MOD			36
221*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCI3		37
222*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCI4		38
223*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCO3		39
224*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ASRCO4		40
225*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MEM_ASRC1		41
226*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MEM_ASRC2		42
227*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MEM_ASRC3		43
228*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MEM_ASRC4		44
229*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_MEM_ASRC5		45
230*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_AFE_CONN		46
231*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_NR_CLK		47
232*c66ec88fSEmmanuel Vadot 
233*c66ec88fSEmmanuel Vadot /* SSUSBSYS */
234*c66ec88fSEmmanuel Vadot 
235*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_U2_PHY_1P_EN		0
236*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_U2_PHY_EN		1
237*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_REF_EN		2
238*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_SYS_EN		3
239*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_MCU_EN		4
240*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_DMA_EN		5
241*c66ec88fSEmmanuel Vadot #define CLK_SSUSB_NR_CLK		6
242*c66ec88fSEmmanuel Vadot 
243*c66ec88fSEmmanuel Vadot /* PCIESYS */
244*c66ec88fSEmmanuel Vadot 
245*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_AUX_EN		0
246*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_OBFF_EN		1
247*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_AHB_EN		2
248*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_AXI_EN		3
249*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_MAC_EN		4
250*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P1_PIPE_EN		5
251*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_AUX_EN		6
252*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_OBFF_EN		7
253*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_AHB_EN		8
254*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_AXI_EN		9
255*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_MAC_EN		10
256*c66ec88fSEmmanuel Vadot #define CLK_PCIE_P0_PIPE_EN		11
257*c66ec88fSEmmanuel Vadot #define CLK_SATA_AHB_EN			12
258*c66ec88fSEmmanuel Vadot #define CLK_SATA_AXI_EN			13
259*c66ec88fSEmmanuel Vadot #define CLK_SATA_ASIC_EN		14
260*c66ec88fSEmmanuel Vadot #define CLK_SATA_RBC_EN			15
261*c66ec88fSEmmanuel Vadot #define CLK_SATA_PM_EN			16
262*c66ec88fSEmmanuel Vadot #define CLK_PCIE_NR_CLK			17
263*c66ec88fSEmmanuel Vadot 
264*c66ec88fSEmmanuel Vadot /* ETHSYS */
265*c66ec88fSEmmanuel Vadot 
266*c66ec88fSEmmanuel Vadot #define CLK_ETH_HSDMA_EN		0
267*c66ec88fSEmmanuel Vadot #define CLK_ETH_ESW_EN			1
268*c66ec88fSEmmanuel Vadot #define CLK_ETH_GP2_EN			2
269*c66ec88fSEmmanuel Vadot #define CLK_ETH_GP1_EN			3
270*c66ec88fSEmmanuel Vadot #define CLK_ETH_GP0_EN			4
271*c66ec88fSEmmanuel Vadot #define CLK_ETH_NR_CLK			5
272*c66ec88fSEmmanuel Vadot 
273*c66ec88fSEmmanuel Vadot /* SGMIISYS */
274*c66ec88fSEmmanuel Vadot 
275*c66ec88fSEmmanuel Vadot #define CLK_SGMII_TX250M_EN		0
276*c66ec88fSEmmanuel Vadot #define CLK_SGMII_RX250M_EN		1
277*c66ec88fSEmmanuel Vadot #define CLK_SGMII_CDR_REF		2
278*c66ec88fSEmmanuel Vadot #define CLK_SGMII_CDR_FB		3
279*c66ec88fSEmmanuel Vadot #define CLK_SGMII_NR_CLK		4
280*c66ec88fSEmmanuel Vadot 
281*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT7622_H */
282*c66ec88fSEmmanuel Vadot 
283