1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2019 MediaTek Inc. 4*c66ec88fSEmmanuel Vadot * Author: Wendell Lin <wendell.lin@mediatek.com> 5*c66ec88fSEmmanuel Vadot */ 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT6779_H 8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT6779_H 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* TOPCKGEN */ 11*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI 1 12*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM 2 13*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAM 3 14*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG 4 15*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG 5 16*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART 6 17*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI 7 18*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_HCLK 8 19*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0 9 20*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1 10 21*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_2 11 22*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD 12 23*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS 13 24*c66ec88fSEmmanuel Vadot #define CLK_TOP_FPWRAP_ULPOSC 14 25*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP 15 26*c66ec88fSEmmanuel Vadot #define CLK_TOP_ATB 16 27*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSPM 17 28*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPI0 18 29*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCAM 19 30*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_1 20 31*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_2 21 32*c66ec88fSEmmanuel Vadot #define CLK_TOP_DISP_PWM 22 33*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSUSB_TOP_XHCI 23 34*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_TOP 24 35*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPM 25 36*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C 26 37*c66ec88fSEmmanuel Vadot #define CLK_TOP_F52M_MFG 27 38*c66ec88fSEmmanuel Vadot #define CLK_TOP_SENINF 28 39*c66ec88fSEmmanuel Vadot #define CLK_TOP_DXCC 29 40*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG2 30 41*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENG1 31 42*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENG2 32 43*c66ec88fSEmmanuel Vadot #define CLK_TOP_FAES_UFSFDE 33 44*c66ec88fSEmmanuel Vadot #define CLK_TOP_FUFS 34 45*c66ec88fSEmmanuel Vadot #define CLK_TOP_IMG 35 46*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSP 36 47*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSP1 37 48*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSP2 38 49*c66ec88fSEmmanuel Vadot #define CLK_TOP_IPU_IF 39 50*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG3 40 51*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG4 41 52*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI 42 53*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_CK 43 54*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2 44 55*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D3 45 56*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D5 46 57*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D7 47 58*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2_D2 48 59*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2_D4 49 60*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2_D8 50 61*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D2_D16 51 62*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D3_D2 52 63*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D3_D4 53 64*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D3_D8 54 65*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D5_D2 55 66*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D5_D4 56 67*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D7_D2 57 68*c66ec88fSEmmanuel Vadot #define CLK_TOP_MAINPLL_D7_D4 58 69*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_CK 59 70*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2 60 71*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3 61 72*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5 62 73*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7 63 74*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2_D2 64 75*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2_D4 65 76*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2_D8 66 77*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3_D2 67 78*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3_D4 68 79*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3_D8 69 80*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5_D2 70 81*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5_D4 71 82*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5_D8 72 83*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_CK 73 84*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D2 74 85*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D4 75 86*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D8 76 87*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_CK 77 88*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D2 78 89*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D4 79 90*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D8 80 91*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_CK 81 92*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D2 82 93*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D4 83 94*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D8 84 95*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D16 85 96*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_CK 86 97*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D2 87 98*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D4 88 99*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D8 89 100*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D16 90 101*c66ec88fSEmmanuel Vadot #define CLK_TOP_AD_OSC_CK 91 102*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC_D2 92 103*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC_D4 93 104*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC_D8 94 105*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC_D16 95 106*c66ec88fSEmmanuel Vadot #define CLK_TOP_F26M_CK_D2 96 107*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFGPLL_CK 97 108*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_CK 98 109*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_D2 99 110*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_D4 100 111*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_D8 101 112*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_D16 102 113*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVP_192M_D32 103 114*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_CK 104 115*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D4 105 116*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D4_D2 106 117*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D4_D4 107 118*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D5 108 119*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D5_D2 109 120*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D5_D4 110 121*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D6 111 122*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D7 112 123*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M 113 124*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK13M 114 125*c66ec88fSEmmanuel Vadot #define CLK_TOP_ADSP 115 126*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPMAIF 116 127*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENC 117 128*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDEC 118 129*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTM 119 130*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM 120 131*c66ec88fSEmmanuel Vadot #define CLK_TOP_ADSPPLL_CK 121 132*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S0_M_SEL 122 133*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S1_M_SEL 123 134*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S2_M_SEL 124 135*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S3_M_SEL 125 136*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S4_M_SEL 126 137*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2S5_M_SEL 127 138*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV0 128 139*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV1 129 140*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV2 130 141*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV3 131 142*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV4 132 143*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIVB 133 144*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV5 134 145*c66ec88fSEmmanuel Vadot #define CLK_TOP_IPE 135 146*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPE 136 147*c66ec88fSEmmanuel Vadot #define CLK_TOP_CCU 137 148*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSP3 138 149*c66ec88fSEmmanuel Vadot #define CLK_TOP_SENINF1 139 150*c66ec88fSEmmanuel Vadot #define CLK_TOP_SENINF2 140 151*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_H 141 152*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG5 142 153*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_MAINPLL_D2_CK 143 154*c66ec88fSEmmanuel Vadot #define CLK_TOP_AD_OSC2_CK 144 155*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC2_D2 145 156*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC2_D3 146 157*c66ec88fSEmmanuel Vadot #define CLK_TOP_FMEM_466M_CK 147 158*c66ec88fSEmmanuel Vadot #define CLK_TOP_ADSPPLL_D4 148 159*c66ec88fSEmmanuel Vadot #define CLK_TOP_ADSPPLL_D5 149 160*c66ec88fSEmmanuel Vadot #define CLK_TOP_ADSPPLL_D6 150 161*c66ec88fSEmmanuel Vadot #define CLK_TOP_OSC_D10 151 162*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3_D16 152 163*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK 153 164*c66ec88fSEmmanuel Vadot 165*c66ec88fSEmmanuel Vadot /* APMIXED */ 166*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL_LL 1 167*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL_BL 2 168*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL_BB 3 169*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_CCIPLL 4 170*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL 5 171*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIV2PLL 6 172*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL 7 173*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ADSPPLL 8 174*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL 9 175*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MFGPLL 10 176*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVDPLL 11 177*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL1 12 178*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL2 13 179*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_SSUSB26M 14 180*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APPLL26M 15 181*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPIC0_26M 16 182*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MDPLLGP26M 17 183*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MM_F26M 18 184*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UFS26M 19 185*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPIC1_26M 20 186*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MEMPLL26M 21 187*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_CLKSQ_LVPLL_26M 22 188*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPID0_26M 23 189*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPID1_26M 24 190*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK 25 191*c66ec88fSEmmanuel Vadot 192*c66ec88fSEmmanuel Vadot /* CAMSYS */ 193*c66ec88fSEmmanuel Vadot #define CLK_CAM_LARB10 1 194*c66ec88fSEmmanuel Vadot #define CLK_CAM_DFP_VAD 2 195*c66ec88fSEmmanuel Vadot #define CLK_CAM_LARB11 3 196*c66ec88fSEmmanuel Vadot #define CLK_CAM_LARB9 4 197*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAM 5 198*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAMTG 6 199*c66ec88fSEmmanuel Vadot #define CLK_CAM_SENINF 7 200*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAMSV0 8 201*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAMSV1 9 202*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAMSV2 10 203*c66ec88fSEmmanuel Vadot #define CLK_CAM_CAMSV3 11 204*c66ec88fSEmmanuel Vadot #define CLK_CAM_CCU 12 205*c66ec88fSEmmanuel Vadot #define CLK_CAM_FAKE_ENG 13 206*c66ec88fSEmmanuel Vadot #define CLK_CAM_NR_CLK 14 207*c66ec88fSEmmanuel Vadot 208*c66ec88fSEmmanuel Vadot /* INFRA */ 209*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_TMR 1 210*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_AP 2 211*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_MD 3 212*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PMIC_CONN 4 213*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SCPSYS 5 214*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SEJ 6 215*c66ec88fSEmmanuel Vadot #define CLK_INFRA_APXGPT 7 216*c66ec88fSEmmanuel Vadot #define CLK_INFRA_ICUSB 8 217*c66ec88fSEmmanuel Vadot #define CLK_INFRA_GCE 9 218*c66ec88fSEmmanuel Vadot #define CLK_INFRA_THERM 10 219*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C0 11 220*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C1 12 221*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C2 13 222*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C3 14 223*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM_HCLK 15 224*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM1 16 225*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM2 17 226*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM3 18 227*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM4 19 228*c66ec88fSEmmanuel Vadot #define CLK_INFRA_PWM 20 229*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UART0 21 230*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UART1 22 231*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UART2 23 232*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UART3 24 233*c66ec88fSEmmanuel Vadot #define CLK_INFRA_GCE_26M 25 234*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CQ_DMA_FPC 26 235*c66ec88fSEmmanuel Vadot #define CLK_INFRA_BTIF 27 236*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI0 28 237*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC0 29 238*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC1 30 239*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC2 31 240*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC0_SCK 32 241*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DVFSRC 33 242*c66ec88fSEmmanuel Vadot #define CLK_INFRA_GCPU 34 243*c66ec88fSEmmanuel Vadot #define CLK_INFRA_TRNG 35 244*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUXADC 36 245*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CPUM 37 246*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF1_AP 38 247*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF1_MD 39 248*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUXADC_MD 40 249*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC1_SCK 41 250*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC2_SCK 42 251*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AP_DMA 43 252*c66ec88fSEmmanuel Vadot #define CLK_INFRA_XIU 44 253*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DEVICE_APC 45 254*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF_AP 46 255*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DEBUGSYS 47 256*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUD 48 257*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF_MD 49 258*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DXCC_SEC_CORE 50 259*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DXCC_AO 51 260*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DRAMC_F26M 52 261*c66ec88fSEmmanuel Vadot #define CLK_INFRA_IRTX 53 262*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DISP_PWM 54 263*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DPMAIF_CK 55 264*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AUD_26M_BCLK 56 265*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI1 57 266*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C4 58 267*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MODEM_TEMP_SHARE 59 268*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI2 60 269*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI3 61 270*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UNIPRO_SCK 62 271*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UNIPRO_TICK 63 272*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UFS_MP_SAP_BCLK 64 273*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MD32_BCLK 65 274*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SSPM 66 275*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UNIPRO_MBIST 67 276*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SSPM_BUS_HCLK 68 277*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C5 69 278*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C5_ARBITER 70 279*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C5_IMM 71 280*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C1_ARBITER 72 281*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C1_IMM 73 282*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C2_ARBITER 74 283*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C2_IMM 75 284*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI4 76 285*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI5 77 286*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CQ_DMA 78 287*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UFS 79 288*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AES_UFSFDE 80 289*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UFS_TICK 81 290*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC0_SELF 82 291*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC1_SELF 83 292*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MSDC2_SELF 84 293*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SSPM_26M_SELF 85 294*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SSPM_32K_SELF 86 295*c66ec88fSEmmanuel Vadot #define CLK_INFRA_UFS_AXI 87 296*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C6 88 297*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AP_MSDC0 89 298*c66ec88fSEmmanuel Vadot #define CLK_INFRA_MD_MSDC0 90 299*c66ec88fSEmmanuel Vadot #define CLK_INFRA_USB 91 300*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DEVMPU_BCLK 92 301*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF2_AP 93 302*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF2_MD 94 303*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF3_AP 95 304*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF3_MD 96 305*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SEJ_F13M 97 306*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AES_BCLK 98 307*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C7 99 308*c66ec88fSEmmanuel Vadot #define CLK_INFRA_I2C8 100 309*c66ec88fSEmmanuel Vadot #define CLK_INFRA_FBIST2FPC 101 310*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF4_AP 102 311*c66ec88fSEmmanuel Vadot #define CLK_INFRA_CCIF4_MD 103 312*c66ec88fSEmmanuel Vadot #define CLK_INFRA_FADSP 104 313*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SSUSB_XHCI 105 314*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI6 106 315*c66ec88fSEmmanuel Vadot #define CLK_INFRA_SPI7 107 316*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR_CLK 108 317*c66ec88fSEmmanuel Vadot 318*c66ec88fSEmmanuel Vadot /* MFGCFG */ 319*c66ec88fSEmmanuel Vadot #define CLK_MFGCFG_BG3D 1 320*c66ec88fSEmmanuel Vadot #define CLK_MFGCFG_NR_CLK 2 321*c66ec88fSEmmanuel Vadot 322*c66ec88fSEmmanuel Vadot /* IMG */ 323*c66ec88fSEmmanuel Vadot #define CLK_IMG_WPE_A 1 324*c66ec88fSEmmanuel Vadot #define CLK_IMG_MFB 2 325*c66ec88fSEmmanuel Vadot #define CLK_IMG_DIP 3 326*c66ec88fSEmmanuel Vadot #define CLK_IMG_LARB6 4 327*c66ec88fSEmmanuel Vadot #define CLK_IMG_LARB5 5 328*c66ec88fSEmmanuel Vadot #define CLK_IMG_NR_CLK 6 329*c66ec88fSEmmanuel Vadot 330*c66ec88fSEmmanuel Vadot /* IPE */ 331*c66ec88fSEmmanuel Vadot #define CLK_IPE_LARB7 1 332*c66ec88fSEmmanuel Vadot #define CLK_IPE_LARB8 2 333*c66ec88fSEmmanuel Vadot #define CLK_IPE_SMI_SUBCOM 3 334*c66ec88fSEmmanuel Vadot #define CLK_IPE_FD 4 335*c66ec88fSEmmanuel Vadot #define CLK_IPE_FE 5 336*c66ec88fSEmmanuel Vadot #define CLK_IPE_RSC 6 337*c66ec88fSEmmanuel Vadot #define CLK_IPE_DPE 7 338*c66ec88fSEmmanuel Vadot #define CLK_IPE_NR_CLK 8 339*c66ec88fSEmmanuel Vadot 340*c66ec88fSEmmanuel Vadot /* MM_CONFIG */ 341*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON 1 342*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB0 2 343*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB1 3 344*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_COMM0 4 345*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_COMM1 5 346*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_CCU2MM 6 347*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_IPU12MM 7 348*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_IMG2MM 8 349*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_CAM2MM 9 350*c66ec88fSEmmanuel Vadot #define CLK_MM_GALS_IPU2MM 10 351*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_DL_TXCK 11 352*c66ec88fSEmmanuel Vadot #define CLK_MM_IPU_DL_TXCK 12 353*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA0 13 354*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA1 14 355*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ0 15 356*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ1 16 357*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP 17 358*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT0 18 359*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG 19 360*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0 20 361*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0_2L 21 362*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL1_2L 22 363*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA0 23 364*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA1 24 365*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA0 25 366*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR0 26 367*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_CCORR0 27 368*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_AAL0 28 369*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_GAMMA0 29 370*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_DITHER0 30 371*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_SPLIT 31 372*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_MM_CK 32 373*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_IF_CK 33 374*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_MM_CK 34 375*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_IF_CK 35 376*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG2 36 377*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_DL_RX_CK 37 378*c66ec88fSEmmanuel Vadot #define CLK_MM_IPU_DL_RX_CK 38 379*c66ec88fSEmmanuel Vadot #define CLK_MM_26M 39 380*c66ec88fSEmmanuel Vadot #define CLK_MM_MM_R2Y 40 381*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RSZ 41 382*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WDMA0 42 383*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_AAL 43 384*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_HDR 44 385*c66ec88fSEmmanuel Vadot #define CLK_MM_DBI_MM_CK 45 386*c66ec88fSEmmanuel Vadot #define CLK_MM_DBI_IF_CK 46 387*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT1 47 388*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_POSTMASK0 48 389*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_HRT_BW 49 390*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL_FBDC 50 391*c66ec88fSEmmanuel Vadot #define CLK_MM_NR_CLK 51 392*c66ec88fSEmmanuel Vadot 393*c66ec88fSEmmanuel Vadot /* VDEC_GCON */ 394*c66ec88fSEmmanuel Vadot #define CLK_VDEC_VDEC 1 395*c66ec88fSEmmanuel Vadot #define CLK_VDEC_LARB1 2 396*c66ec88fSEmmanuel Vadot #define CLK_VDEC_GCON_NR_CLK 3 397*c66ec88fSEmmanuel Vadot 398*c66ec88fSEmmanuel Vadot /* VENC_GCON */ 399*c66ec88fSEmmanuel Vadot #define CLK_VENC_GCON_LARB 1 400*c66ec88fSEmmanuel Vadot #define CLK_VENC_GCON_VENC 2 401*c66ec88fSEmmanuel Vadot #define CLK_VENC_GCON_JPGENC 3 402*c66ec88fSEmmanuel Vadot #define CLK_VENC_GCON_GALS 4 403*c66ec88fSEmmanuel Vadot #define CLK_VENC_GCON_NR_CLK 5 404*c66ec88fSEmmanuel Vadot 405*c66ec88fSEmmanuel Vadot /* AUD */ 406*c66ec88fSEmmanuel Vadot #define CLK_AUD_AFE 1 407*c66ec88fSEmmanuel Vadot #define CLK_AUD_22M 2 408*c66ec88fSEmmanuel Vadot #define CLK_AUD_24M 3 409*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL2_TUNER 4 410*c66ec88fSEmmanuel Vadot #define CLK_AUD_APLL_TUNER 5 411*c66ec88fSEmmanuel Vadot #define CLK_AUD_TDM 6 412*c66ec88fSEmmanuel Vadot #define CLK_AUD_ADC 7 413*c66ec88fSEmmanuel Vadot #define CLK_AUD_DAC 8 414*c66ec88fSEmmanuel Vadot #define CLK_AUD_DAC_PREDIS 9 415*c66ec88fSEmmanuel Vadot #define CLK_AUD_TML 10 416*c66ec88fSEmmanuel Vadot #define CLK_AUD_NLE 11 417*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S1_BCLK_SW 12 418*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S2_BCLK_SW 13 419*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S3_BCLK_SW 14 420*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S4_BCLK_SW 15 421*c66ec88fSEmmanuel Vadot #define CLK_AUD_I2S5_BCLK_SW 16 422*c66ec88fSEmmanuel Vadot #define CLK_AUD_CONN_I2S_ASRC 17 423*c66ec88fSEmmanuel Vadot #define CLK_AUD_GENERAL1_ASRC 18 424*c66ec88fSEmmanuel Vadot #define CLK_AUD_GENERAL2_ASRC 19 425*c66ec88fSEmmanuel Vadot #define CLK_AUD_DAC_HIRES 20 426*c66ec88fSEmmanuel Vadot #define CLK_AUD_PDN_ADDA6_ADC 21 427*c66ec88fSEmmanuel Vadot #define CLK_AUD_ADC_HIRES 22 428*c66ec88fSEmmanuel Vadot #define CLK_AUD_ADC_HIRES_TML 23 429*c66ec88fSEmmanuel Vadot #define CLK_AUD_ADDA6_ADC_HIRES 24 430*c66ec88fSEmmanuel Vadot #define CLK_AUD_3RD_DAC 25 431*c66ec88fSEmmanuel Vadot #define CLK_AUD_3RD_DAC_PREDIS 26 432*c66ec88fSEmmanuel Vadot #define CLK_AUD_3RD_DAC_TML 27 433*c66ec88fSEmmanuel Vadot #define CLK_AUD_3RD_DAC_HIRES 28 434*c66ec88fSEmmanuel Vadot #define CLK_AUD_NR_CLK 29 435*c66ec88fSEmmanuel Vadot 436*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT6779_H */ 437