1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2*c66ec88fSEmmanuel Vadot 3*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT6765_H 4*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT6765_H 5*c66ec88fSEmmanuel Vadot 6*c66ec88fSEmmanuel Vadot /* FIX Clks */ 7*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M 0 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot /* APMIXEDSYS */ 10*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL_L 0 11*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMPLL 1 12*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_CCIPLL 2 13*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL 3 14*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MFGPLL 4 15*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL 5 16*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIV2PLL 6 17*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL 7 18*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL1 8 19*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MPLL 9 20*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ULPOSC1 10 21*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ULPOSC2 11 22*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_SSUSB26M 12 23*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APPLL26M 13 24*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPIC0_26M 14 25*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MDPLLGP26M 15 26*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMSYS_F26M 16 27*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UFS26M 17 28*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPIC1_26M 18 29*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MEMPLL26M 19 30*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_CLKSQ_LVPLL_26M 20 31*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MIPID0_26M 21 32*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK 22 33*c66ec88fSEmmanuel Vadot 34*c66ec88fSEmmanuel Vadot /* TOPCKGEN */ 35*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL 0 36*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2 1 37*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D2 2 38*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D4 3 39*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D8 4 40*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D16 5 41*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3 6 42*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D2 7 43*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D4 8 44*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D8 9 45*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5 10 46*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D2 11 47*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D4 12 48*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D7 13 49*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D2 14 50*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D4 15 51*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_192M 16 52*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_192M_D4 17 53*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_192M_D8 18 54*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_192M_D16 19 55*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_192M_D32 20 56*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL 21 57*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2 22 58*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2 23 59*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4 24 60*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3 25 61*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2 26 62*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4 27 63*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8 28 64*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D32 29 65*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5 30 66*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D2 31 67*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D4 32 68*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL 33 69*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2 34 70*c66ec88fSEmmanuel Vadot #define CLK_TOP_MPLL 35 71*c66ec88fSEmmanuel Vadot #define CLK_TOP_DA_MPLL_104M_DIV 36 72*c66ec88fSEmmanuel Vadot #define CLK_TOP_DA_MPLL_52M_DIV 37 73*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFGPLL 38 74*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL 39 75*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D2 40 76*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1 41 77*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D2 42 78*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D4 43 79*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D8 44 80*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1 45 81*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1_D2 46 82*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1_D4 47 83*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1_D8 48 84*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1_D16 49 85*c66ec88fSEmmanuel Vadot #define CLK_TOP_ULPOSC1_D32 50 86*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL 51 87*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_FRTC 52 88*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_F26M 53 89*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI 54 90*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM 55 91*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP 56 92*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG 57 93*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_FUART 58 94*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI 59 95*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0 60 96*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1 61 97*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO 62 98*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_1 63 99*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENGEN1 64 100*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_FDISP_PWM 65 101*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSPM 66 102*c66ec88fSEmmanuel Vadot #define CLK_TOP_DXCC 67 103*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C 68 104*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_FPWM 69 105*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_FSENINF 70 106*c66ec88fSEmmanuel Vadot #define CLK_TOP_AES_FDE 71 107*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BIST2FPC 72 108*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL0 73 109*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL1 74 110*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL2 75 111*c66ec88fSEmmanuel Vadot #define CLK_TOP_DA_USB20_48M_DIV 76 112*c66ec88fSEmmanuel Vadot #define CLK_TOP_DA_UNIV_48M_DIV 77 113*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV0 78 114*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV1 79 115*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV2 80 116*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL12_DIV3 81 117*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL0_EN 82 118*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL1_EN 83 119*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMPLL_DIVIDER_PLL2_EN 84 120*c66ec88fSEmmanuel Vadot #define CLK_TOP_FMEM_OCC_DRC_EN 85 121*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_48M_EN 86 122*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_48M_EN 87 123*c66ec88fSEmmanuel Vadot #define CLK_TOP_MPLL_104M_EN 88 124*c66ec88fSEmmanuel Vadot #define CLK_TOP_MPLL_52M_EN 89 125*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_UFS_MP_SAP_CFG_EN 90 126*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BIST2FPC_EN 91 127*c66ec88fSEmmanuel Vadot #define CLK_TOP_MD_32K 92 128*c66ec88fSEmmanuel Vadot #define CLK_TOP_MD_26M 93 129*c66ec88fSEmmanuel Vadot #define CLK_TOP_MD2_32K 94 130*c66ec88fSEmmanuel Vadot #define CLK_TOP_MD2_26M 95 131*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL 96 132*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL 97 133*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM_SEL 98 134*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCP_SEL 99 135*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG_SEL 100 136*c66ec88fSEmmanuel Vadot #define CLK_TOP_ATB_SEL 101 137*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG_SEL 102 138*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG1_SEL 103 139*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG2_SEL 104 140*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG3_SEL 105 141*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL 106 142*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI_SEL 107 143*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_HCLK_SEL 108 144*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_SEL 109 145*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL 110 146*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL 111 147*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL 112 148*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_1_SEL 113 149*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_ENGEN1_SEL 114 150*c66ec88fSEmmanuel Vadot #define CLK_TOP_DISP_PWM_SEL 115 151*c66ec88fSEmmanuel Vadot #define CLK_TOP_SSPM_SEL 116 152*c66ec88fSEmmanuel Vadot #define CLK_TOP_DXCC_SEL 117 153*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB_TOP_SEL 118 154*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPM_SEL 119 155*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C_SEL 120 156*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL 121 157*c66ec88fSEmmanuel Vadot #define CLK_TOP_SENINF_SEL 122 158*c66ec88fSEmmanuel Vadot #define CLK_TOP_AES_FDE_SEL 123 159*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWRAP_ULPOSC_SEL 124 160*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTM_SEL 125 161*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK 126 162*c66ec88fSEmmanuel Vadot 163*c66ec88fSEmmanuel Vadot /* INFRACFG */ 164*c66ec88fSEmmanuel Vadot #define CLK_IFR_ICUSB 0 165*c66ec88fSEmmanuel Vadot #define CLK_IFR_GCE 1 166*c66ec88fSEmmanuel Vadot #define CLK_IFR_THERM 2 167*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C_AP 3 168*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C_CCU 4 169*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C_SSPM 5 170*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C_RSV 6 171*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM_HCLK 7 172*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM1 8 173*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM2 9 174*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM3 10 175*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM4 11 176*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM5 12 177*c66ec88fSEmmanuel Vadot #define CLK_IFR_PWM 13 178*c66ec88fSEmmanuel Vadot #define CLK_IFR_UART0 14 179*c66ec88fSEmmanuel Vadot #define CLK_IFR_UART1 15 180*c66ec88fSEmmanuel Vadot #define CLK_IFR_GCE_26M 16 181*c66ec88fSEmmanuel Vadot #define CLK_IFR_CQ_DMA_FPC 17 182*c66ec88fSEmmanuel Vadot #define CLK_IFR_BTIF 18 183*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI0 19 184*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC0 20 185*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC1 21 186*c66ec88fSEmmanuel Vadot #define CLK_IFR_TRNG 22 187*c66ec88fSEmmanuel Vadot #define CLK_IFR_AUXADC 23 188*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF1_AP 24 189*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF1_MD 25 190*c66ec88fSEmmanuel Vadot #define CLK_IFR_AUXADC_MD 26 191*c66ec88fSEmmanuel Vadot #define CLK_IFR_AP_DMA 27 192*c66ec88fSEmmanuel Vadot #define CLK_IFR_DEVICE_APC 28 193*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF_AP 29 194*c66ec88fSEmmanuel Vadot #define CLK_IFR_AUDIO 30 195*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF_MD 31 196*c66ec88fSEmmanuel Vadot #define CLK_IFR_RG_PWM_FBCLK6 32 197*c66ec88fSEmmanuel Vadot #define CLK_IFR_DISP_PWM 33 198*c66ec88fSEmmanuel Vadot #define CLK_IFR_CLDMA_BCLK 34 199*c66ec88fSEmmanuel Vadot #define CLK_IFR_AUDIO_26M_BCLK 35 200*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI1 36 201*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C4 37 202*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI2 38 203*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI3 39 204*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C5 40 205*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C5_ARBITER 41 206*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C5_IMM 42 207*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C1_ARBITER 43 208*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C1_IMM 44 209*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C2_ARBITER 45 210*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C2_IMM 46 211*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI4 47 212*c66ec88fSEmmanuel Vadot #define CLK_IFR_SPI5 48 213*c66ec88fSEmmanuel Vadot #define CLK_IFR_CQ_DMA 49 214*c66ec88fSEmmanuel Vadot #define CLK_IFR_FAES_FDE 50 215*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC0_SELF 51 216*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC1_SELF 52 217*c66ec88fSEmmanuel Vadot #define CLK_IFR_I2C6 53 218*c66ec88fSEmmanuel Vadot #define CLK_IFR_AP_MSDC0 54 219*c66ec88fSEmmanuel Vadot #define CLK_IFR_MD_MSDC0 55 220*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC0_SRC 56 221*c66ec88fSEmmanuel Vadot #define CLK_IFR_MSDC1_SRC 57 222*c66ec88fSEmmanuel Vadot #define CLK_IFR_AES_TOP0_BCLK 58 223*c66ec88fSEmmanuel Vadot #define CLK_IFR_MCU_PM_BCLK 59 224*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF2_AP 60 225*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF2_MD 61 226*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF3_AP 62 227*c66ec88fSEmmanuel Vadot #define CLK_IFR_CCIF3_MD 63 228*c66ec88fSEmmanuel Vadot #define CLK_IFR_NR_CLK 64 229*c66ec88fSEmmanuel Vadot 230*c66ec88fSEmmanuel Vadot /* AUDIO */ 231*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_AFE 0 232*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_22M 1 233*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_APLL_TUNER 2 234*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_ADC 3 235*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DAC 4 236*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_DAC_PREDIS 5 237*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_TML 6 238*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2S1_BCLK 7 239*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2S2_BCLK 8 240*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2S3_BCLK 9 241*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_I2S4_BCLK 10 242*c66ec88fSEmmanuel Vadot #define CLK_AUDIO_NR_CLK 11 243*c66ec88fSEmmanuel Vadot 244*c66ec88fSEmmanuel Vadot /* MIPI_RX_ANA_CSI0A */ 245*c66ec88fSEmmanuel Vadot 246*c66ec88fSEmmanuel Vadot #define CLK_MIPI0A_CSR_CSI_EN_0A 0 247*c66ec88fSEmmanuel Vadot #define CLK_MIPI0A_NR_CLK 1 248*c66ec88fSEmmanuel Vadot 249*c66ec88fSEmmanuel Vadot /* MMSYS_CONFIG */ 250*c66ec88fSEmmanuel Vadot 251*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA0 0 252*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_CCORR0 1 253*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ0 2 254*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ1 3 255*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP0 4 256*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT0 5 257*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WDMA0 6 258*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0 7 259*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0_2L 8 260*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RSZ0 9 261*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA0 10 262*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA0 11 263*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR0 12 264*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_CCORR0 13 265*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_AAL0 14 266*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_GAMMA0 15 267*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_DITHER0 16 268*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0 17 269*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG 18 270*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON 19 271*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB0 20 272*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMM0 21 273*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMM1 22 274*c66ec88fSEmmanuel Vadot #define CLK_MM_CAM_MDP 23 275*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_IMG 24 276*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_CAM 25 277*c66ec88fSEmmanuel Vadot #define CLK_MM_IMG_DL_RELAY 26 278*c66ec88fSEmmanuel Vadot #define CLK_MM_IMG_DL_ASYNC_TOP 27 279*c66ec88fSEmmanuel Vadot #define CLK_MM_DIG_DSI 28 280*c66ec88fSEmmanuel Vadot #define CLK_MM_F26M_HRTWT 29 281*c66ec88fSEmmanuel Vadot #define CLK_MM_NR_CLK 30 282*c66ec88fSEmmanuel Vadot 283*c66ec88fSEmmanuel Vadot /* IMGSYS */ 284*c66ec88fSEmmanuel Vadot 285*c66ec88fSEmmanuel Vadot #define CLK_IMG_LARB2 0 286*c66ec88fSEmmanuel Vadot #define CLK_IMG_DIP 1 287*c66ec88fSEmmanuel Vadot #define CLK_IMG_FDVT 2 288*c66ec88fSEmmanuel Vadot #define CLK_IMG_DPE 3 289*c66ec88fSEmmanuel Vadot #define CLK_IMG_RSC 4 290*c66ec88fSEmmanuel Vadot #define CLK_IMG_NR_CLK 5 291*c66ec88fSEmmanuel Vadot 292*c66ec88fSEmmanuel Vadot /* VENCSYS */ 293*c66ec88fSEmmanuel Vadot 294*c66ec88fSEmmanuel Vadot #define CLK_VENC_SET0_LARB 0 295*c66ec88fSEmmanuel Vadot #define CLK_VENC_SET1_VENC 1 296*c66ec88fSEmmanuel Vadot #define CLK_VENC_SET2_JPGENC 2 297*c66ec88fSEmmanuel Vadot #define CLK_VENC_SET3_VDEC 3 298*c66ec88fSEmmanuel Vadot #define CLK_VENC_NR_CLK 4 299*c66ec88fSEmmanuel Vadot 300*c66ec88fSEmmanuel Vadot /* CAMSYS */ 301*c66ec88fSEmmanuel Vadot 302*c66ec88fSEmmanuel Vadot #define CLK_CAM_LARB3 0 303*c66ec88fSEmmanuel Vadot #define CLK_CAM_DFP_VAD 1 304*c66ec88fSEmmanuel Vadot #define CLK_CAM 2 305*c66ec88fSEmmanuel Vadot #define CLK_CAMTG 3 306*c66ec88fSEmmanuel Vadot #define CLK_CAM_SENINF 4 307*c66ec88fSEmmanuel Vadot #define CLK_CAMSV0 5 308*c66ec88fSEmmanuel Vadot #define CLK_CAMSV1 6 309*c66ec88fSEmmanuel Vadot #define CLK_CAMSV2 7 310*c66ec88fSEmmanuel Vadot #define CLK_CAM_CCU 8 311*c66ec88fSEmmanuel Vadot #define CLK_CAM_NR_CLK 9 312*c66ec88fSEmmanuel Vadot 313*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT6765_H */ 314