1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2017 MediaTek Inc. 4*c66ec88fSEmmanuel Vadot * Author: Weiyi Lu <weiyi.lu@mediatek.com> 5*c66ec88fSEmmanuel Vadot */ 6*c66ec88fSEmmanuel Vadot 7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLK_MT2712_H 8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLK_MT2712_H 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* APMIXEDSYS */ 11*c66ec88fSEmmanuel Vadot 12*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MAINPLL 0 13*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_UNIVPLL 1 14*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VCODECPLL 2 15*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_VENCPLL 3 16*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL1 4 17*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_APLL2 5 18*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_LVDSPLL 6 19*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_LVDSPLL2 7 20*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL 8 21*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MSDCPLL2 9 22*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_TVDPLL 10 23*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_MMPLL 11 24*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMCA35PLL 12 25*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ARMCA72PLL 13 26*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_ETHERPLL 14 27*c66ec88fSEmmanuel Vadot #define CLK_APMIXED_NR_CLK 15 28*c66ec88fSEmmanuel Vadot 29*c66ec88fSEmmanuel Vadot /* TOPCKGEN */ 30*c66ec88fSEmmanuel Vadot 31*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA35PLL 0 32*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA35PLL_600M 1 33*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA35PLL_400M 2 34*c66ec88fSEmmanuel Vadot #define CLK_TOP_ARMCA72PLL 3 35*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL 4 36*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D2 5 37*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D2 6 38*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D4 7 39*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D8 8 40*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL1_D16 9 41*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D3 10 42*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D2 11 43*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL2_D4 12 44*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D5 13 45*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D2 14 46*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL3_D4 15 47*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL_D7 16 48*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D2 17 49*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYSPLL4_D4 18 50*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL 19 51*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D7 20 52*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D26 21 53*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D52 22 54*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D104 23 55*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D208 24 56*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D2 25 57*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D2 26 58*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D4 27 59*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL1_D8 28 60*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D3 29 61*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D2 30 62*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D4 31 63*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL2_D8 32 64*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL_D5 33 65*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D2 34 66*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D4 35 67*c66ec88fSEmmanuel Vadot #define CLK_TOP_UNIVPLL3_D8 36 68*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_MP0_PLL1 37 69*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_MP0_PLL2 38 70*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BIG_PLL1 39 71*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BIG_PLL2 40 72*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BUS_PLL1 41 73*c66ec88fSEmmanuel Vadot #define CLK_TOP_F_BUS_PLL2 42 74*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1 43 75*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D2 44 76*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D4 45 77*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D8 46 78*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D16 47 79*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2 48 80*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D2 49 81*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D4 50 82*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D8 51 83*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D16 52 84*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL 53 85*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D2 54 86*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D4 55 87*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL_D8 56 88*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL2 57 89*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL2_D2 58 90*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL2_D4 59 91*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSPLL2_D8 60 92*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHERPLL_125M 61 93*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHERPLL_50M 62 94*c66ec88fSEmmanuel Vadot #define CLK_TOP_CVBS 63 95*c66ec88fSEmmanuel Vadot #define CLK_TOP_CVBS_D2 64 96*c66ec88fSEmmanuel Vadot #define CLK_TOP_SYS_26M 65 97*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL 66 98*c66ec88fSEmmanuel Vadot #define CLK_TOP_MMPLL_D2 67 99*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL 68 100*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENCPLL_D2 69 101*c66ec88fSEmmanuel Vadot #define CLK_TOP_VCODECPLL 70 102*c66ec88fSEmmanuel Vadot #define CLK_TOP_VCODECPLL_D2 71 103*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL 72 104*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D2 73 105*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D4 74 106*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_D8 75 107*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_429M 76 108*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_429M_D2 77 109*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVDPLL_429M_D4 78 110*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL 79 111*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D2 80 112*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL_D4 81 113*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2 82 114*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2_D2 83 115*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDCPLL2_D4 84 116*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLK26M_D2 85 117*c66ec88fSEmmanuel Vadot #define CLK_TOP_D2A_ULCLK_6P5M 86 118*c66ec88fSEmmanuel Vadot #define CLK_TOP_VPLL3_DPIX 87 119*c66ec88fSEmmanuel Vadot #define CLK_TOP_VPLL_DPIX 88 120*c66ec88fSEmmanuel Vadot #define CLK_TOP_LTEPLL_FS26M 89 121*c66ec88fSEmmanuel Vadot #define CLK_TOP_DMPLL 90 122*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI0_LNTC 91 123*c66ec88fSEmmanuel Vadot #define CLK_TOP_DSI1_LNTC 92 124*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSTX3_CLKDIG_CTS 93 125*c66ec88fSEmmanuel Vadot #define CLK_TOP_LVDSTX_CLKDIG_CTS 94 126*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKRTC_EXT 95 127*c66ec88fSEmmanuel Vadot #define CLK_TOP_CLKRTC_INT 96 128*c66ec88fSEmmanuel Vadot #define CLK_TOP_CSI0 97 129*c66ec88fSEmmanuel Vadot #define CLK_TOP_CVBSPLL 98 130*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_SEL 99 131*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_SEL 100 132*c66ec88fSEmmanuel Vadot #define CLK_TOP_MM_SEL 101 133*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_SEL 102 134*c66ec88fSEmmanuel Vadot #define CLK_TOP_VDEC_SEL 103 135*c66ec88fSEmmanuel Vadot #define CLK_TOP_VENC_SEL 104 136*c66ec88fSEmmanuel Vadot #define CLK_TOP_MFG_SEL 105 137*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAMTG_SEL 106 138*c66ec88fSEmmanuel Vadot #define CLK_TOP_UART_SEL 107 139*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPI_SEL 108 140*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB20_SEL 109 141*c66ec88fSEmmanuel Vadot #define CLK_TOP_USB30_SEL 110 142*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_HCLK_SEL 111 143*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_0_SEL 112 144*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_1_SEL 113 145*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_2_SEL 114 146*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC30_3_SEL 115 147*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUDIO_SEL 116 148*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_INTBUS_SEL 117 149*c66ec88fSEmmanuel Vadot #define CLK_TOP_PMICSPI_SEL 118 150*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPILVDS1_SEL 119 151*c66ec88fSEmmanuel Vadot #define CLK_TOP_ATB_SEL 120 152*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_SEL 121 153*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI2X_SEL 122 154*c66ec88fSEmmanuel Vadot #define CLK_TOP_IRDA_SEL 123 155*c66ec88fSEmmanuel Vadot #define CLK_TOP_CCI400_SEL 124 156*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_1_SEL 125 157*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_2_SEL 126 158*c66ec88fSEmmanuel Vadot #define CLK_TOP_MEM_MFG_IN_AS_SEL 127 159*c66ec88fSEmmanuel Vadot #define CLK_TOP_AXI_MFG_IN_AS_SEL 128 160*c66ec88fSEmmanuel Vadot #define CLK_TOP_SCAM_SEL 129 161*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFIECC_SEL 130 162*c66ec88fSEmmanuel Vadot #define CLK_TOP_PE2_MAC_P0_SEL 131 163*c66ec88fSEmmanuel Vadot #define CLK_TOP_PE2_MAC_P1_SEL 132 164*c66ec88fSEmmanuel Vadot #define CLK_TOP_DPILVDS_SEL 133 165*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC50_3_HCLK_SEL 134 166*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDCP_SEL 135 167*c66ec88fSEmmanuel Vadot #define CLK_TOP_HDCP_24M_SEL 136 168*c66ec88fSEmmanuel Vadot #define CLK_TOP_RTC_SEL 137 169*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPINOR_SEL 138 170*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_SEL 139 171*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_SEL 140 172*c66ec88fSEmmanuel Vadot #define CLK_TOP_A1SYS_HP_SEL 141 173*c66ec88fSEmmanuel Vadot #define CLK_TOP_A2SYS_HP_SEL 142 174*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_L_SEL 143 175*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_M_SEL 144 176*c66ec88fSEmmanuel Vadot #define CLK_TOP_ASM_H_SEL 145 177*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SO1_SEL 146 178*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SO2_SEL 147 179*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SO3_SEL 148 180*c66ec88fSEmmanuel Vadot #define CLK_TOP_TDMO0_SEL 149 181*c66ec88fSEmmanuel Vadot #define CLK_TOP_TDMO1_SEL 150 182*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SI1_SEL 151 183*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SI2_SEL 152 184*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2SI3_SEL 153 185*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHER_125M_SEL 154 186*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHER_50M_SEL 155 187*c66ec88fSEmmanuel Vadot #define CLK_TOP_JPGDEC_SEL 156 188*c66ec88fSEmmanuel Vadot #define CLK_TOP_SPISLV_SEL 157 189*c66ec88fSEmmanuel Vadot #define CLK_TOP_ETHER_50M_RMII_SEL 158 190*c66ec88fSEmmanuel Vadot #define CLK_TOP_CAM2TG_SEL 159 191*c66ec88fSEmmanuel Vadot #define CLK_TOP_DI_SEL 160 192*c66ec88fSEmmanuel Vadot #define CLK_TOP_TVD_SEL 161 193*c66ec88fSEmmanuel Vadot #define CLK_TOP_I2C_SEL 162 194*c66ec88fSEmmanuel Vadot #define CLK_TOP_PWM_INFRA_SEL 163 195*c66ec88fSEmmanuel Vadot #define CLK_TOP_MSDC0P_AES_SEL 164 196*c66ec88fSEmmanuel Vadot #define CLK_TOP_CMSYS_SEL 165 197*c66ec88fSEmmanuel Vadot #define CLK_TOP_GCPU_SEL 166 198*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_APLL1_SEL 167 199*c66ec88fSEmmanuel Vadot #define CLK_TOP_AUD_APLL2_SEL 168 200*c66ec88fSEmmanuel Vadot #define CLK_TOP_DA_AUDULL_VTX_6P5M_SEL 169 201*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV0 170 202*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV1 171 203*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV2 172 204*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV3 173 205*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV4 174 206*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV5 175 207*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV6 176 208*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV7 177 209*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN0 178 210*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN1 179 211*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN2 180 212*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN3 181 213*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN4 182 214*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN5 183 215*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN6 184 216*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL_DIV_PDN7 185 217*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_D3 186 218*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL1_REF_SEL 187 219*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_REF_SEL 188 220*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI2X_EN 189 221*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFIECC_EN 190 222*c66ec88fSEmmanuel Vadot #define CLK_TOP_NFI1X_CK_EN 191 223*c66ec88fSEmmanuel Vadot #define CLK_TOP_APLL2_D3 192 224*c66ec88fSEmmanuel Vadot #define CLK_TOP_NR_CLK 193 225*c66ec88fSEmmanuel Vadot 226*c66ec88fSEmmanuel Vadot /* INFRACFG */ 227*c66ec88fSEmmanuel Vadot 228*c66ec88fSEmmanuel Vadot #define CLK_INFRA_DBGCLK 0 229*c66ec88fSEmmanuel Vadot #define CLK_INFRA_GCE 1 230*c66ec88fSEmmanuel Vadot #define CLK_INFRA_M4U 2 231*c66ec88fSEmmanuel Vadot #define CLK_INFRA_KP 3 232*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AO_SPI0 4 233*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AO_SPI1 5 234*c66ec88fSEmmanuel Vadot #define CLK_INFRA_AO_UART5 6 235*c66ec88fSEmmanuel Vadot #define CLK_INFRA_NR_CLK 7 236*c66ec88fSEmmanuel Vadot 237*c66ec88fSEmmanuel Vadot /* PERICFG */ 238*c66ec88fSEmmanuel Vadot 239*c66ec88fSEmmanuel Vadot #define CLK_PERI_NFI 0 240*c66ec88fSEmmanuel Vadot #define CLK_PERI_THERM 1 241*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM0 2 242*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM1 3 243*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM2 4 244*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM3 5 245*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM4 6 246*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM5 7 247*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM6 8 248*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM7 9 249*c66ec88fSEmmanuel Vadot #define CLK_PERI_PWM 10 250*c66ec88fSEmmanuel Vadot #define CLK_PERI_AP_DMA 11 251*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_0 12 252*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1 13 253*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_2 14 254*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3 15 255*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART0 16 256*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART1 17 257*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART2 18 258*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART3 19 259*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C0 20 260*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C1 21 261*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C2 22 262*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C3 23 263*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C4 24 264*c66ec88fSEmmanuel Vadot #define CLK_PERI_AUXADC 25 265*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI0 26 266*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI 27 267*c66ec88fSEmmanuel Vadot #define CLK_PERI_I2C5 28 268*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI2 29 269*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI3 30 270*c66ec88fSEmmanuel Vadot #define CLK_PERI_SPI5 31 271*c66ec88fSEmmanuel Vadot #define CLK_PERI_UART4 32 272*c66ec88fSEmmanuel Vadot #define CLK_PERI_SFLASH 33 273*c66ec88fSEmmanuel Vadot #define CLK_PERI_GMAC 34 274*c66ec88fSEmmanuel Vadot #define CLK_PERI_PCIE0 35 275*c66ec88fSEmmanuel Vadot #define CLK_PERI_PCIE1 36 276*c66ec88fSEmmanuel Vadot #define CLK_PERI_GMAC_PCLK 37 277*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC50_0_EN 38 278*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_1_EN 39 279*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_2_EN 40 280*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3_EN 41 281*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC50_0_HCLK_EN 42 282*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC50_3_HCLK_EN 43 283*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_0_QTR_EN 44 284*c66ec88fSEmmanuel Vadot #define CLK_PERI_MSDC30_3_QTR_EN 45 285*c66ec88fSEmmanuel Vadot #define CLK_PERI_NR_CLK 46 286*c66ec88fSEmmanuel Vadot 287*c66ec88fSEmmanuel Vadot /* MCUCFG */ 288*c66ec88fSEmmanuel Vadot 289*c66ec88fSEmmanuel Vadot #define CLK_MCU_MP0_SEL 0 290*c66ec88fSEmmanuel Vadot #define CLK_MCU_MP2_SEL 1 291*c66ec88fSEmmanuel Vadot #define CLK_MCU_BUS_SEL 2 292*c66ec88fSEmmanuel Vadot #define CLK_MCU_NR_CLK 3 293*c66ec88fSEmmanuel Vadot 294*c66ec88fSEmmanuel Vadot /* MFGCFG */ 295*c66ec88fSEmmanuel Vadot 296*c66ec88fSEmmanuel Vadot #define CLK_MFG_BG3D 0 297*c66ec88fSEmmanuel Vadot #define CLK_MFG_NR_CLK 1 298*c66ec88fSEmmanuel Vadot 299*c66ec88fSEmmanuel Vadot /* MMSYS */ 300*c66ec88fSEmmanuel Vadot 301*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON 0 302*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB0 1 303*c66ec88fSEmmanuel Vadot #define CLK_MM_CAM_MDP 2 304*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA0 3 305*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA1 4 306*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ0 5 307*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ1 6 308*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RSZ2 7 309*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP0 8 310*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP1 9 311*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_CROP 10 312*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WDMA 11 313*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT0 12 314*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT1 13 315*c66ec88fSEmmanuel Vadot #define CLK_MM_FAKE_ENG 14 316*c66ec88fSEmmanuel Vadot #define CLK_MM_MUTEX_32K 15 317*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL0 16 318*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL1 17 319*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA0 18 320*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA1 19 321*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_RDMA2 20 322*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA0 21 323*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA1 22 324*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR0 23 325*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR1 24 326*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_AAL 25 327*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_GAMMA 26 328*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_UFOE 27 329*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_SPLIT0 28 330*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OD 29 331*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM0_MM 30 332*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM0_26M 31 333*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM1_MM 32 334*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_PWM1_26M 33 335*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_ENGINE 34 336*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI0_DIGITAL 35 337*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI1_ENGINE 36 338*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI1_DIGITAL 37 339*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_PIXEL 38 340*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI_ENGINE 39 341*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_PIXEL 40 342*c66ec88fSEmmanuel Vadot #define CLK_MM_DPI1_ENGINE 41 343*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS_PIXEL 42 344*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS_CTS 43 345*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB4 44 346*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_COMMON1 45 347*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB5 46 348*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA2 47 349*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_TDSHP2 48 350*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OVL2 49 351*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_WDMA2 50 352*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_COLOR2 51 353*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_AAL1 52 354*c66ec88fSEmmanuel Vadot #define CLK_MM_DISP_OD1 53 355*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS1_PIXEL 54 356*c66ec88fSEmmanuel Vadot #define CLK_MM_LVDS1_CTS 55 357*c66ec88fSEmmanuel Vadot #define CLK_MM_SMI_LARB7 56 358*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_RDMA3 57 359*c66ec88fSEmmanuel Vadot #define CLK_MM_MDP_WROT2 58 360*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI2 59 361*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI2_DIGITAL 60 362*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI3 61 363*c66ec88fSEmmanuel Vadot #define CLK_MM_DSI3_DIGITAL 62 364*c66ec88fSEmmanuel Vadot #define CLK_MM_NR_CLK 63 365*c66ec88fSEmmanuel Vadot 366*c66ec88fSEmmanuel Vadot /* IMGSYS */ 367*c66ec88fSEmmanuel Vadot 368*c66ec88fSEmmanuel Vadot #define CLK_IMG_SMI_LARB2 0 369*c66ec88fSEmmanuel Vadot #define CLK_IMG_SENINF_SCAM_EN 1 370*c66ec88fSEmmanuel Vadot #define CLK_IMG_SENINF_CAM_EN 2 371*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_SV_EN 3 372*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_SV1_EN 4 373*c66ec88fSEmmanuel Vadot #define CLK_IMG_CAM_SV2_EN 5 374*c66ec88fSEmmanuel Vadot #define CLK_IMG_NR_CLK 6 375*c66ec88fSEmmanuel Vadot 376*c66ec88fSEmmanuel Vadot /* BDPSYS */ 377*c66ec88fSEmmanuel Vadot 378*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRIDGE_B 0 379*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRIDGE_DRAM 1 380*c66ec88fSEmmanuel Vadot #define CLK_BDP_LARB_DRAM 2 381*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_VDI_PXL 3 382*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_VDI_DRAM 4 383*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_VDI_B 5 384*c66ec88fSEmmanuel Vadot #define CLK_BDP_MT_B 6 385*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_27M 7 386*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_27M_VDOUT 8 387*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_27_74_74 9 388*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_2FS 10 389*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_2FS_2FS74_148 11 390*c66ec88fSEmmanuel Vadot #define CLK_BDP_DISPFMT_B 12 391*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_DRAM 13 392*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_2FS 14 393*c66ec88fSEmmanuel Vadot #define CLK_BDP_VDO_B 15 394*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_DI_PXL 16 395*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_DI_DRAM 17 396*c66ec88fSEmmanuel Vadot #define CLK_BDP_WR_CHANNEL_DI_B 18 397*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_AGENT 19 398*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_DRAM 20 399*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_B 21 400*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRIDGE_RT_B 22 401*c66ec88fSEmmanuel Vadot #define CLK_BDP_BRIDGE_RT_DRAM 23 402*c66ec88fSEmmanuel Vadot #define CLK_BDP_LARB_RT_DRAM 24 403*c66ec88fSEmmanuel Vadot #define CLK_BDP_TVD_TDC 25 404*c66ec88fSEmmanuel Vadot #define CLK_BDP_TVD_54 26 405*c66ec88fSEmmanuel Vadot #define CLK_BDP_TVD_CBUS 27 406*c66ec88fSEmmanuel Vadot #define CLK_BDP_NR_CLK 28 407*c66ec88fSEmmanuel Vadot 408*c66ec88fSEmmanuel Vadot /* VDECSYS */ 409*c66ec88fSEmmanuel Vadot 410*c66ec88fSEmmanuel Vadot #define CLK_VDEC_CKEN 0 411*c66ec88fSEmmanuel Vadot #define CLK_VDEC_LARB1_CKEN 1 412*c66ec88fSEmmanuel Vadot #define CLK_VDEC_IMGRZ_CKEN 2 413*c66ec88fSEmmanuel Vadot #define CLK_VDEC_NR_CLK 3 414*c66ec88fSEmmanuel Vadot 415*c66ec88fSEmmanuel Vadot /* VENCSYS */ 416*c66ec88fSEmmanuel Vadot 417*c66ec88fSEmmanuel Vadot #define CLK_VENC_SMI_COMMON_CON 0 418*c66ec88fSEmmanuel Vadot #define CLK_VENC_VENC 1 419*c66ec88fSEmmanuel Vadot #define CLK_VENC_SMI_LARB6 2 420*c66ec88fSEmmanuel Vadot #define CLK_VENC_NR_CLK 3 421*c66ec88fSEmmanuel Vadot 422*c66ec88fSEmmanuel Vadot /* JPGDECSYS */ 423*c66ec88fSEmmanuel Vadot 424*c66ec88fSEmmanuel Vadot #define CLK_JPGDEC_JPGDEC1 0 425*c66ec88fSEmmanuel Vadot #define CLK_JPGDEC_JPGDEC 1 426*c66ec88fSEmmanuel Vadot #define CLK_JPGDEC_NR_CLK 2 427*c66ec88fSEmmanuel Vadot 428*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLK_MT2712_H */ 429