1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Copyright 2018-2019 NXP 4c66ec88fSEmmanuel Vadot */ 5c66ec88fSEmmanuel Vadot 6c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX8MN_H 7c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX8MN_H 8c66ec88fSEmmanuel Vadot 9c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DUMMY 0 10c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_32K 1 11c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_24M 2 12c66ec88fSEmmanuel Vadot #define IMX8MN_OSC_HDMI_CLK 3 13c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT1 4 14c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT2 5 15c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT3 6 16c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_EXT4 7 17c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_REF_SEL 8 18c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_REF_SEL 9 19c66ec88fSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_REF_SEL 10 20c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_REF_SEL 11 21c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_REF_SEL 12 22c66ec88fSEmmanuel Vadot #define IMX8MN_VPU_PLL_REF_SEL 13 23c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_REF_SEL 14 24c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_REF_SEL 15 25c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_REF_SEL 16 26c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_REF_SEL 17 27c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1 18 28c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2 19 29c66ec88fSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1 20 30c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL 21 31c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL 22 32c66ec88fSEmmanuel Vadot #define IMX8MN_VPU_PLL 23 33c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL 24 34c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1 25 35c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2 26 36c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3 27 37c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_BYPASS 28 38c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_BYPASS 29 39c66ec88fSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_BYPASS 30 40c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_BYPASS 31 41c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_BYPASS 32 42c66ec88fSEmmanuel Vadot #define IMX8MN_VPU_PLL_BYPASS 33 43c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_BYPASS 34 44c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_BYPASS 35 45c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_BYPASS 36 46c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_BYPASS 37 47c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL1_OUT 38 48c66ec88fSEmmanuel Vadot #define IMX8MN_AUDIO_PLL2_OUT 39 49c66ec88fSEmmanuel Vadot #define IMX8MN_VIDEO_PLL1_OUT 40 50c66ec88fSEmmanuel Vadot #define IMX8MN_DRAM_PLL_OUT 41 51c66ec88fSEmmanuel Vadot #define IMX8MN_GPU_PLL_OUT 42 52c66ec88fSEmmanuel Vadot #define IMX8MN_VPU_PLL_OUT 43 53c66ec88fSEmmanuel Vadot #define IMX8MN_ARM_PLL_OUT 44 54c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_OUT 45 55c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_OUT 46 56c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL3_OUT 47 57c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_40M 48 58c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_80M 49 59c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_100M 50 60c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_133M 51 61c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_160M 52 62c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_200M 53 63c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_266M 54 64c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_400M 55 65c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_800M 56 66c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_50M 57 67c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_100M 58 68c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_125M 59 69c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_166M 60 70c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_200M 61 71c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_250M 62 72c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_333M 63 73c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_500M 64 74c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_1000M 65 75c66ec88fSEmmanuel Vadot 76c66ec88fSEmmanuel Vadot /* CORE CLOCK ROOT */ 77c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_SRC 66 78c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_SRC 67 79c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_SRC 68 80c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_CG 69 81c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_CG 70 82c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_CG 71 83c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_DIV 72 84c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_DIV 73 85c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER_DIV 74 86c66ec88fSEmmanuel Vadot 87c66ec88fSEmmanuel Vadot /* BUS CLOCK ROOT */ 88c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_MAIN_AXI 75 89c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_AXI 76 90c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_USDHC_BUS 77 91c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_AXI 78 92c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_APB 79 93c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_BUS 80 94c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_AXI 81 95c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_AHB 82 96c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NOC 83 97c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_AHB 84 98c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_AUDIO_AHB 85 99c66ec88fSEmmanuel Vadot 100c66ec88fSEmmanuel Vadot /* IPG CLOCK ROOT */ 101c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_IPG_ROOT 86 102c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_IPG_AUDIO_ROOT 87 103c66ec88fSEmmanuel Vadot 104c66ec88fSEmmanuel Vadot /* IP */ 105c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_CORE 88 106c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_ALT 89 107c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_APB 90 108c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DRAM_ALT_ROOT 91 109c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_PIXEL 92 110c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2 93 111c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3 94 112c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5 95 113c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6 96 114c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SPDIF1 97 115c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_REF 98 116c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_TIMER 99 117c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET_PHY_REF 100 118c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND 101 119c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_QSPI 102 120c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC1 103 121c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC2 104 122c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C1 105 123c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C2 106 124c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C3 107 125c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C4 108 126c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART1 109 127c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART2 110 128c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART3 111 129c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART4 112 130c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_CORE_REF 113 131c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB_PHY_REF 114 132c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI1 115 133c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI2 116 134c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM1 117 135c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM2 118 136c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM3 119 137c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM4 120 138c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG 121 139c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WRCLK 122 140c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CLKO1 123 141c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CLKO2 124 142c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_CORE 125 143c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_PHY_REF 126 144c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DSI_DBI 127 145c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC3 128 146c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CAMERA_PIXEL 129 147c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI1_PHY_REF 130 148c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI2_PHY_REF 131 149c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CSI2_ESC 132 150c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI3 133 151c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM 134 152c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7 135 153c66ec88fSEmmanuel Vadot 154c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI1_ROOT 136 155c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI2_ROOT 137 156c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ECSPI3_ROOT 138 157c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ENET1_ROOT 139 158c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO1_ROOT 140 159c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO2_ROOT 141 160c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO3_ROOT 142 161c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO4_ROOT 143 162c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPIO5_ROOT 144 163c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C1_ROOT 145 164c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C2_ROOT 146 165c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C3_ROOT 147 166c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_I2C4_ROOT 148 167c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_MU_ROOT 149 168c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_OCOTP_ROOT 150 169c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM1_ROOT 151 170c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM2_ROOT 152 171c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM3_ROOT 153 172c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PWM4_ROOT 154 173c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_QSPI_ROOT 155 174c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_ROOT 156 175c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2_ROOT 157 176c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI2_IPG 158 177c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3_ROOT 159 178c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI3_IPG 160 179c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5_ROOT 161 180c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI5_IPG 162 181c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6_ROOT 163 182c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI6_IPG 164 183c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7_ROOT 165 184c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SAI7_IPG 166 185c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA1_ROOT 167 186c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA2_ROOT 168 187c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART1_ROOT 169 188c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART2_ROOT 170 189c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART3_ROOT 171 190c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_UART4_ROOT 172 191c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USB1_CTRL_ROOT 173 192c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC1_ROOT 174 193c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC2_ROOT 175 194c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG1_ROOT 176 195c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG2_ROOT 177 196c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_WDOG3_ROOT 178 197c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_BUS_ROOT 179 198c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ASRC_ROOT 180 199c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU3D_ROOT 181 200c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM_ROOT 182 201c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_PDM_IPG 183 202c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_AXI_ROOT 184 203c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_APB_ROOT 185 204c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_DISP_PIXEL_ROOT 186 205c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_CAMERA_PIXEL_ROOT 187 206c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_USDHC3_ROOT 188 207c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SDMA3_ROOT 189 208c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_TMU_ROOT 190 209c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_ARM 191 210c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK 192 211c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE_ROOT 193 212c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GIC 194 213c66ec88fSEmmanuel Vadot 214c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_40M_CG 195 215c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_80M_CG 196 216c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_100M_CG 197 217c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_133M_CG 198 218c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_160M_CG 199 219c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_200M_CG 200 220c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_266M_CG 201 221c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL1_400M_CG 202 222c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_50M_CG 203 223c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_100M_CG 204 224c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_125M_CG 205 225c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_166M_CG 206 226c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_200M_CG 207 227c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_250M_CG 208 228c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_333M_CG 209 229c66ec88fSEmmanuel Vadot #define IMX8MN_SYS_PLL2_500M_CG 210 230c66ec88fSEmmanuel Vadot 231c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_SNVS_ROOT 211 232c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_CORE 212 233c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_GPU_SHADER 213 234c66ec88fSEmmanuel Vadot 235c66ec88fSEmmanuel Vadot #define IMX8MN_CLK_A53_CORE 214 236c66ec88fSEmmanuel Vadot 2375def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1_SEL 215 2385def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1_DIV 216 2395def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT1 217 2405def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2_SEL 218 2415def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2_DIV 219 2425def4c47SEmmanuel Vadot #define IMX8MN_CLK_CLKOUT2 220 2435def4c47SEmmanuel Vadot 244354d7675SEmmanuel Vadot #define IMX8MN_CLK_M7_CORE 221 245354d7675SEmmanuel Vadot 246*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT_3M 222 247*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT1 223 248*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT1_ROOT 224 249*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT2 225 250*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT2_ROOT 226 251*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT3 227 252*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT3_ROOT 228 253*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT4 229 254*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT4_ROOT 230 255*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT5 231 256*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT5_ROOT 232 257*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT6 233 258*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_GPT6_ROOT 234 259*d5b0e70fSEmmanuel Vadot 260*d5b0e70fSEmmanuel Vadot #define IMX8MN_CLK_END 235 261c66ec88fSEmmanuel Vadot 262c66ec88fSEmmanuel Vadot #endif 263