1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Copyright 2014 Freescale Semiconductor, Inc. 4c66ec88fSEmmanuel Vadot */ 5c66ec88fSEmmanuel Vadot 6c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLOCK_IMX6QDL_H 7c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLOCK_IMX6QDL_H 8c66ec88fSEmmanuel Vadot 9c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_DUMMY 0 10c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKIL 1 11c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKIH 2 12c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_OSC 3 13c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2_PFD0_352M 4 14c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2_PFD1_594M 5 15c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2_PFD2_396M 6 16c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_PFD0_720M 7 17c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_PFD1_540M 8 18c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_PFD2_508M 9 19c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_PFD3_454M 10 20c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2_198M 11 21c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_120M 12 22c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_80M 13 23c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_60M 14 24c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_TWD 15 25c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_STEP 16 26c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL1_SW 17 27c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH_PRE 18 28c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH2_PRE 19 29c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH_CLK2_SEL 20 30c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH2_CLK2_SEL 21 31c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_AXI_SEL 22 32c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_SEL 23 33c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC_SEL 24 34c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPDIF_SEL 25 35c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU2D_AXI 26 36c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_AXI 27 37c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU2D_CORE_SEL 28 38c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_CORE_SEL 29 39c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_SHADER_SEL 30 40c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_SEL 31 41c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_SEL 32 42c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI0_SEL 33 43c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI1_SEL 34 44c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI0_PRE_SEL 35 45c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI1_PRE_SEL 36 46c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI0_PRE_SEL 37 47c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI1_PRE_SEL 38 48c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI0_SEL 39 49c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI1_SEL 40 50c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI0_SEL 41 51c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI1_SEL 42 52c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_HSI_TX_SEL 43 53c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PCIE_AXI_SEL 44 54c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI1_SEL 45 55c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI2_SEL 46 56c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI3_SEL 47 57c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC1_SEL 48 58c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC2_SEL 49 59c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC3_SEL 50 60c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC4_SEL 51 61c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENFC_SEL 52 62c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EIM_SEL 53 63c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EIM_SLOW_SEL 54 64c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VDO_AXI_SEL 55 65c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VPU_AXI_SEL 56 66c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO1_SEL 57 67c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH 58 68c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH2 59 69c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH_CLK2 60 70c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PERIPH2_CLK2 61 71c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPG 62 72c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPG_PER 63 73c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_PRED 64 74c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_PODF 65 75c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC_PRED 66 76c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC_PODF 67 77c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPDIF_PRED 68 78c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPDIF_PODF 69 79c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN_ROOT 70 80c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI_ROOT 71 81c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU2D_CORE_PODF 72 82c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_CORE_PODF 73 83c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_SHADER 74 84c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_PODF 75 85c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_PODF 76 86c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI0_PODF 77 87c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI1_PODF 78 88c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI0_PRE 79 89c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI1_PRE 80 90c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI0_PRE 81 91c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI1_PRE 82 92c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_HSI_TX_PODF 83 93c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI1_PRED 84 94c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI1_PODF 85 95c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI2_PRED 86 96c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI2_PODF 87 97c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI3_PRED 88 98c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI3_PODF 89 99c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_UART_SERIAL_PODF 90 100c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC1_PODF 91 101c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC2_PODF 92 102c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC3_PODF 93 103c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC4_PODF 94 104c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENFC_PRED 95 105c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENFC_PODF 96 106c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EIM_PODF 97 107c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EIM_SLOW_PODF 98 108c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VPU_AXI_PODF 99 109c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO1_PODF 100 110c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_AXI 101 111c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_CH0_AXI_PODF 102 112c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_CH1_AXI_PODF 103 113c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ARM 104 114c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_AHB 105 115c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_APBH_DMA 106 116c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC 107 117c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN1_IPG 108 118c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN1_SERIAL 109 119c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN2_IPG 110 120c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN2_SERIAL 111 121c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI1 112 122c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI2 113 123c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI3 114 124c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI4 115 125c66ec88fSEmmanuel Vadot #define IMX6Q_CLK_ECSPI5 116 126c66ec88fSEmmanuel Vadot #define IMX6DL_CLK_I2C4 116 127c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENET 117 128c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_EXTAL 118 129c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPT_IPG 119 130c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPT_IPG_PER 120 131c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU2D_CORE 121 132c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPU3D_CORE 122 133c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_HDMI_IAHB 123 134c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_HDMI_ISFR 124 135c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_I2C1 125 136c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_I2C2 126 137c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_I2C3 127 138c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IIM 128 139c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENFC 129 140c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1 130 141c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI0 131 142c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU1_DI1 132 143c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2 133 144c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI0 134 145c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI0 135 146c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI1 136 147c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPU2_DI1 137 148c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_HSI_TX 138 149c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MLB 139 150c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_CH0_AXI 140 151c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_CH1_AXI 141 152c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_OCRAM 142 153c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_OPENVG_AXI 143 154c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PCIE_AXI 144 155c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PWM1 145 156c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PWM2 146 157c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PWM3 147 158c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PWM4 148 159c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PER1_BCH 149 160c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPMI_BCH_APB 150 161c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPMI_BCH 151 162c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPMI_IO 152 163c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPMI_APB 153 164c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SATA 154 165c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SDMA 155 166c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPBA 156 167c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI1 157 168c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI2 158 169c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI3 159 170c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_UART_IPG 160 171c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_UART_SERIAL 161 172c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USBOH3 162 173c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC1 163 174c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC2 164 175c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC3 165 176c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USDHC4 166 177c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VDO_AXI 167 178c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VPU_AXI 168 179c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO1 169 180c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL1_SYS 170 181c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2_BUS 171 182c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3_USB_OTG 172 183c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL4_AUDIO 173 184c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL5_VIDEO 174 185c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL8_MLB 175 186c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL7_USB_HOST 176 187c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL6_ENET 177 188c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI1_IPG 178 189c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI2_IPG 179 190c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SSI3_IPG 180 191c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ROM 181 192c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USBPHY1 182 193c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USBPHY2 183 194c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI0_DIV_3_5 184 195c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LDB_DI1_DIV_3_5 185 196c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SATA_REF 186 197c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SATA_REF_100M 187 198c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PCIE_REF 188 199c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PCIE_REF_125M 189 200c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ENET_REF 190 201c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USBPHY1_GATE 191 202c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_USBPHY2_GATE 192 203c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL4_POST_DIV 193 204c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL5_POST_DIV 194 205c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL5_VIDEO_DIV 195 206c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EIM_SLOW 196 207c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPDIF 197 208c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO2_SEL 198 209c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO2_PODF 199 210c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO2 200 211c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CKO 201 212c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VDOA 202 213c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL4_AUDIO_DIV 203 214c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS1_SEL 204 215c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS2_SEL 205 216c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS1_GATE 206 217c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS2_GATE 207 218c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_IPG 208 219c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ESAI_MEM 209 220c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC_IPG 210 221c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ASRC_MEM 211 222c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS1_IN 212 223c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_LVDS2_IN 213 224c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ANACLK1 214 225c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ANACLK2 215 226c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL1_BYPASS_SRC 216 227c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL2_BYPASS_SRC 217 228c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL3_BYPASS_SRC 218 229c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL4_BYPASS_SRC 219 230c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL5_BYPASS_SRC 220 231c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL6_BYPASS_SRC 221 232c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL7_BYPASS_SRC 222 233c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL1 223 234c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL2 224 235c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL3 225 236c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL4 226 237c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL5 227 238c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL6 228 239c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PLL7 229 240c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL1_BYPASS 230 241c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL2_BYPASS 231 242c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL3_BYPASS 232 243c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL4_BYPASS 233 244c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL5_BYPASS 234 245c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL6_BYPASS 235 246c66ec88fSEmmanuel Vadot #define IMX6QDL_PLL7_BYPASS 236 247c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_GPT_3M 237 248c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_VIDEO_27M 238 249c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MIPI_CORE_CFG 239 250c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MIPI_IPG 240 251c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAAM_MEM 241 252c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAAM_ACLK 242 253c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAAM_IPG 243 254c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_SPDIF_GCLK 244 255c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_UART_SEL 245 256c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_IPG_PER_SEL 246 257c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_ECSPI_SEL 247 258c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_CAN_SEL 248 259c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_CH1_AXI_CG 249 260c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRE0 250 261c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRE1 251 262c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRE2 252 263c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRE3 253 264c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRG0_AXI 254 265c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRG1_AXI 255 266c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRG0_APB 256 267c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRG1_APB 257 268c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_PRE_AXI 258 269c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MLB_SEL 259 270c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MLB_PODF 260 271c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EPIT1 261 272c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_EPIT2 262 273c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_MMDC_P0_IPG 263 274c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_DCIC1 264 275c66ec88fSEmmanuel Vadot #define IMX6QDL_CLK_DCIC2 265 276*cb7aa33aSEmmanuel Vadot #define IMX6QDL_CLK_ENET_REF_SEL 266 277*cb7aa33aSEmmanuel Vadot #define IMX6QDL_CLK_ENET_REF_PAD 267 278*cb7aa33aSEmmanuel Vadot #define IMX6QDL_CLK_END 268 279c66ec88fSEmmanuel Vadot 280c66ec88fSEmmanuel Vadot #endif /* __DT_BINDINGS_CLOCK_IMX6QDL_H */ 281