1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0+ OR MIT */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Meson-G12A clock tree IDs 4c66ec88fSEmmanuel Vadot * 5c66ec88fSEmmanuel Vadot * Copyright (c) 2018 Amlogic, Inc. All rights reserved. 6c66ec88fSEmmanuel Vadot */ 7c66ec88fSEmmanuel Vadot 8c66ec88fSEmmanuel Vadot #ifndef __G12A_CLKC_H 9c66ec88fSEmmanuel Vadot #define __G12A_CLKC_H 10c66ec88fSEmmanuel Vadot 11c66ec88fSEmmanuel Vadot #define CLKID_SYS_PLL 0 12c66ec88fSEmmanuel Vadot #define CLKID_FIXED_PLL 1 13c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV2 2 14c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV3 3 15c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV4 4 16c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV5 5 17c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV7 6 18c66ec88fSEmmanuel Vadot #define CLKID_GP0_PLL 7 19aa1a8ff2SEmmanuel Vadot #define CLKID_MPEG_SEL 8 20aa1a8ff2SEmmanuel Vadot #define CLKID_MPEG_DIV 9 21c66ec88fSEmmanuel Vadot #define CLKID_CLK81 10 22c66ec88fSEmmanuel Vadot #define CLKID_MPLL0 11 23c66ec88fSEmmanuel Vadot #define CLKID_MPLL1 12 24c66ec88fSEmmanuel Vadot #define CLKID_MPLL2 13 25c66ec88fSEmmanuel Vadot #define CLKID_MPLL3 14 26c66ec88fSEmmanuel Vadot #define CLKID_DDR 15 27c66ec88fSEmmanuel Vadot #define CLKID_DOS 16 28c66ec88fSEmmanuel Vadot #define CLKID_AUDIO_LOCKER 17 29c66ec88fSEmmanuel Vadot #define CLKID_MIPI_DSI_HOST 18 30c66ec88fSEmmanuel Vadot #define CLKID_ETH_PHY 19 31c66ec88fSEmmanuel Vadot #define CLKID_ISA 20 32c66ec88fSEmmanuel Vadot #define CLKID_PL301 21 33c66ec88fSEmmanuel Vadot #define CLKID_PERIPHS 22 34c66ec88fSEmmanuel Vadot #define CLKID_SPICC0 23 35c66ec88fSEmmanuel Vadot #define CLKID_I2C 24 36c66ec88fSEmmanuel Vadot #define CLKID_SANA 25 37c66ec88fSEmmanuel Vadot #define CLKID_SD 26 38c66ec88fSEmmanuel Vadot #define CLKID_RNG0 27 39c66ec88fSEmmanuel Vadot #define CLKID_UART0 28 40c66ec88fSEmmanuel Vadot #define CLKID_SPICC1 29 41c66ec88fSEmmanuel Vadot #define CLKID_HIU_IFACE 30 42c66ec88fSEmmanuel Vadot #define CLKID_MIPI_DSI_PHY 31 43c66ec88fSEmmanuel Vadot #define CLKID_ASSIST_MISC 32 44c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_A 33 45c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_B 34 46c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_C 35 47c66ec88fSEmmanuel Vadot #define CLKID_AUDIO_CODEC 36 48c66ec88fSEmmanuel Vadot #define CLKID_AUDIO 37 49c66ec88fSEmmanuel Vadot #define CLKID_ETH 38 50c66ec88fSEmmanuel Vadot #define CLKID_DEMUX 39 51c66ec88fSEmmanuel Vadot #define CLKID_AUDIO_IFIFO 40 52c66ec88fSEmmanuel Vadot #define CLKID_ADC 41 53c66ec88fSEmmanuel Vadot #define CLKID_UART1 42 54c66ec88fSEmmanuel Vadot #define CLKID_G2D 43 55c66ec88fSEmmanuel Vadot #define CLKID_RESET 44 56c66ec88fSEmmanuel Vadot #define CLKID_PCIE_COMB 45 57c66ec88fSEmmanuel Vadot #define CLKID_PARSER 46 58c66ec88fSEmmanuel Vadot #define CLKID_USB 47 59c66ec88fSEmmanuel Vadot #define CLKID_PCIE_PHY 48 60c66ec88fSEmmanuel Vadot #define CLKID_AHB_ARB0 49 61c66ec88fSEmmanuel Vadot #define CLKID_AHB_DATA_BUS 50 62c66ec88fSEmmanuel Vadot #define CLKID_AHB_CTRL_BUS 51 63c66ec88fSEmmanuel Vadot #define CLKID_HTX_HDCP22 52 64c66ec88fSEmmanuel Vadot #define CLKID_HTX_PCLK 53 65c66ec88fSEmmanuel Vadot #define CLKID_BT656 54 66c66ec88fSEmmanuel Vadot #define CLKID_USB1_DDR_BRIDGE 55 67c66ec88fSEmmanuel Vadot #define CLKID_MMC_PCLK 56 68c66ec88fSEmmanuel Vadot #define CLKID_UART2 57 69c66ec88fSEmmanuel Vadot #define CLKID_VPU_INTR 58 70c66ec88fSEmmanuel Vadot #define CLKID_GIC 59 71c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_A_CLK0 60 72c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0 61 73c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0 62 74aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_A_CLK0_SEL 63 75aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_A_CLK0_DIV 64 76aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0_SEL 65 77aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0_DIV 66 78aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0_SEL 67 79aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0_DIV 68 80aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL0_DIV 69 81aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL1_DIV 70 82aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL2_DIV 71 83aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL3_DIV 72 84aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL_PREDIV 73 85c66ec88fSEmmanuel Vadot #define CLKID_HIFI_PLL 74 86aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV2_DIV 75 87aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV3_DIV 76 88aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV4_DIV 77 89aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV5_DIV 78 90aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV7_DIV 79 91c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCI0 80 92c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCI1 81 93c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCP0 82 94c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCP1 83 95c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCT0 84 96c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCT1 85 97c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_OTHER 86 98c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_ENCI 87 99c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_ENCP 88 100c66ec88fSEmmanuel Vadot #define CLKID_DAC_CLK 89 101c66ec88fSEmmanuel Vadot #define CLKID_AOCLK 90 102c66ec88fSEmmanuel Vadot #define CLKID_IEC958 91 103c66ec88fSEmmanuel Vadot #define CLKID_ENC480P 92 104c66ec88fSEmmanuel Vadot #define CLKID_RNG1 93 105c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_ENCT 94 106c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_ENCL 95 107c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCLMMC 96 108c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_VENCL 97 109c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_OTHER1 98 110c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV2P5 99 111aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV2P5_DIV 100 112aa1a8ff2SEmmanuel Vadot #define CLKID_FIXED_PLL_DCO 101 113aa1a8ff2SEmmanuel Vadot #define CLKID_SYS_PLL_DCO 102 114aa1a8ff2SEmmanuel Vadot #define CLKID_GP0_PLL_DCO 103 115aa1a8ff2SEmmanuel Vadot #define CLKID_HIFI_PLL_DCO 104 116c66ec88fSEmmanuel Vadot #define CLKID_DMA 105 117c66ec88fSEmmanuel Vadot #define CLKID_EFUSE 106 118c66ec88fSEmmanuel Vadot #define CLKID_ROM_BOOT 107 119c66ec88fSEmmanuel Vadot #define CLKID_RESET_SEC 108 120c66ec88fSEmmanuel Vadot #define CLKID_SEC_AHB_APB3 109 121c66ec88fSEmmanuel Vadot #define CLKID_VPU_0_SEL 110 122aa1a8ff2SEmmanuel Vadot #define CLKID_VPU_0_DIV 111 123c66ec88fSEmmanuel Vadot #define CLKID_VPU_0 112 124c66ec88fSEmmanuel Vadot #define CLKID_VPU_1_SEL 113 125aa1a8ff2SEmmanuel Vadot #define CLKID_VPU_1_DIV 114 126c66ec88fSEmmanuel Vadot #define CLKID_VPU_1 115 127c66ec88fSEmmanuel Vadot #define CLKID_VPU 116 128c66ec88fSEmmanuel Vadot #define CLKID_VAPB_0_SEL 117 129aa1a8ff2SEmmanuel Vadot #define CLKID_VAPB_0_DIV 118 130c66ec88fSEmmanuel Vadot #define CLKID_VAPB_0 119 131c66ec88fSEmmanuel Vadot #define CLKID_VAPB_1_SEL 120 132aa1a8ff2SEmmanuel Vadot #define CLKID_VAPB_1_DIV 121 133c66ec88fSEmmanuel Vadot #define CLKID_VAPB_1 122 134c66ec88fSEmmanuel Vadot #define CLKID_VAPB_SEL 123 135c66ec88fSEmmanuel Vadot #define CLKID_VAPB 124 136aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_PLL_DCO 125 137aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_PLL_OD 126 138aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_PLL_OD2 127 139c66ec88fSEmmanuel Vadot #define CLKID_HDMI_PLL 128 140c66ec88fSEmmanuel Vadot #define CLKID_VID_PLL 129 141aa1a8ff2SEmmanuel Vadot #define CLKID_VID_PLL_SEL 130 142aa1a8ff2SEmmanuel Vadot #define CLKID_VID_PLL_DIV 131 143aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_SEL 132 144aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_SEL 133 145aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_INPUT 134 146aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_INPUT 135 147aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV 136 148aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV 137 149c66ec88fSEmmanuel Vadot #define CLKID_VCLK 138 150c66ec88fSEmmanuel Vadot #define CLKID_VCLK2 139 151aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV2_EN 140 152aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV4_EN 141 153aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV6_EN 142 154aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV12_EN 143 155aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV2_EN 144 156aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV4_EN 145 157aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV6_EN 146 158aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV12_EN 147 159c66ec88fSEmmanuel Vadot #define CLKID_VCLK_DIV1 148 160c66ec88fSEmmanuel Vadot #define CLKID_VCLK_DIV2 149 161c66ec88fSEmmanuel Vadot #define CLKID_VCLK_DIV4 150 162c66ec88fSEmmanuel Vadot #define CLKID_VCLK_DIV6 151 163c66ec88fSEmmanuel Vadot #define CLKID_VCLK_DIV12 152 164c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_DIV1 153 165c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_DIV2 154 166c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_DIV4 155 167c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_DIV6 156 168c66ec88fSEmmanuel Vadot #define CLKID_VCLK2_DIV12 157 169aa1a8ff2SEmmanuel Vadot #define CLKID_CTS_ENCI_SEL 158 170aa1a8ff2SEmmanuel Vadot #define CLKID_CTS_ENCP_SEL 159 171aa1a8ff2SEmmanuel Vadot #define CLKID_CTS_VDAC_SEL 160 172aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_TX_SEL 161 173c66ec88fSEmmanuel Vadot #define CLKID_CTS_ENCI 162 174c66ec88fSEmmanuel Vadot #define CLKID_CTS_ENCP 163 175c66ec88fSEmmanuel Vadot #define CLKID_CTS_VDAC 164 176c66ec88fSEmmanuel Vadot #define CLKID_HDMI_TX 165 177aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_SEL 166 178aa1a8ff2SEmmanuel Vadot #define CLKID_HDMI_DIV 167 179c66ec88fSEmmanuel Vadot #define CLKID_HDMI 168 180c66ec88fSEmmanuel Vadot #define CLKID_MALI_0_SEL 169 181aa1a8ff2SEmmanuel Vadot #define CLKID_MALI_0_DIV 170 182c66ec88fSEmmanuel Vadot #define CLKID_MALI_0 171 183c66ec88fSEmmanuel Vadot #define CLKID_MALI_1_SEL 172 184aa1a8ff2SEmmanuel Vadot #define CLKID_MALI_1_DIV 173 185c66ec88fSEmmanuel Vadot #define CLKID_MALI_1 174 186c66ec88fSEmmanuel Vadot #define CLKID_MALI 175 187aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL_50M_DIV 176 188c66ec88fSEmmanuel Vadot #define CLKID_MPLL_50M 177 189aa1a8ff2SEmmanuel Vadot #define CLKID_SYS_PLL_DIV16_EN 178 190aa1a8ff2SEmmanuel Vadot #define CLKID_SYS_PLL_DIV16 179 191aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN0_SEL 180 192aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN0_DIV 181 193aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN0 182 194aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN1_SEL 183 195aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN1_DIV 184 196aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN1 185 197aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DYN 186 198c66ec88fSEmmanuel Vadot #define CLKID_CPU_CLK 187 199aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DIV16_EN 188 200aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_DIV16 189 201aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_APB_DIV 190 202aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_APB 191 203aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_ATB_DIV 192 204aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_ATB 193 205aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_AXI_DIV 194 206aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_AXI 195 207aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_TRACE_DIV 196 208aa1a8ff2SEmmanuel Vadot #define CLKID_CPU_CLK_TRACE 197 209aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL_DCO 198 210aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL_DCO_DIV2 199 211aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL_OD 200 212c66ec88fSEmmanuel Vadot #define CLKID_PCIE_PLL 201 213aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_1_SEL 202 214aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_1_DIV 203 215c66ec88fSEmmanuel Vadot #define CLKID_VDEC_1 204 216aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_HEVC_SEL 205 217aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_HEVC_DIV 206 218c66ec88fSEmmanuel Vadot #define CLKID_VDEC_HEVC 207 219aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_HEVCF_SEL 208 220aa1a8ff2SEmmanuel Vadot #define CLKID_VDEC_HEVCF_DIV 209 221c66ec88fSEmmanuel Vadot #define CLKID_VDEC_HEVCF 210 222aa1a8ff2SEmmanuel Vadot #define CLKID_TS_DIV 211 223c66ec88fSEmmanuel Vadot #define CLKID_TS 212 224aa1a8ff2SEmmanuel Vadot #define CLKID_SYS1_PLL_DCO 213 225aa1a8ff2SEmmanuel Vadot #define CLKID_SYS1_PLL 214 226aa1a8ff2SEmmanuel Vadot #define CLKID_SYS1_PLL_DIV16_EN 215 227aa1a8ff2SEmmanuel Vadot #define CLKID_SYS1_PLL_DIV16 216 228aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN0_SEL 217 229aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN0_DIV 218 230aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN0 219 231aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN1_SEL 220 232aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN1_DIV 221 233aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN1 222 234aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DYN 223 235c66ec88fSEmmanuel Vadot #define CLKID_CPUB_CLK 224 236aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV16_EN 225 237aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV16 226 238aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV2 227 239aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV3 228 240aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV4 229 241aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV5 230 242aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV6 231 243aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV7 232 244aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_DIV8 233 245aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_APB_SEL 234 246aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_APB 235 247aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_ATB_SEL 236 248aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_ATB 237 249aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_AXI_SEL 238 250aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_AXI 239 251aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_TRACE_SEL 240 252aa1a8ff2SEmmanuel Vadot #define CLKID_CPUB_CLK_TRACE 241 253aa1a8ff2SEmmanuel Vadot #define CLKID_GP1_PLL_DCO 242 254c66ec88fSEmmanuel Vadot #define CLKID_GP1_PLL 243 255aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN0_SEL 244 256aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN0_DIV 245 257aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN0 246 258aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN1_SEL 247 259aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN1_DIV 248 260aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN1 249 261aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_DYN 250 262aa1a8ff2SEmmanuel Vadot #define CLKID_DSU_CLK_FINAL 251 263c66ec88fSEmmanuel Vadot #define CLKID_DSU_CLK 252 264c66ec88fSEmmanuel Vadot #define CLKID_CPU1_CLK 253 265c66ec88fSEmmanuel Vadot #define CLKID_CPU2_CLK 254 266c66ec88fSEmmanuel Vadot #define CLKID_CPU3_CLK 255 267aa1a8ff2SEmmanuel Vadot #define CLKID_SPICC0_SCLK_SEL 256 268aa1a8ff2SEmmanuel Vadot #define CLKID_SPICC0_SCLK_DIV 257 269c66ec88fSEmmanuel Vadot #define CLKID_SPICC0_SCLK 258 270aa1a8ff2SEmmanuel Vadot #define CLKID_SPICC1_SCLK_SEL 259 271aa1a8ff2SEmmanuel Vadot #define CLKID_SPICC1_SCLK_DIV 260 272c66ec88fSEmmanuel Vadot #define CLKID_SPICC1_SCLK 261 273aa1a8ff2SEmmanuel Vadot #define CLKID_NNA_AXI_CLK_SEL 262 274aa1a8ff2SEmmanuel Vadot #define CLKID_NNA_AXI_CLK_DIV 263 275c66ec88fSEmmanuel Vadot #define CLKID_NNA_AXI_CLK 264 276aa1a8ff2SEmmanuel Vadot #define CLKID_NNA_CORE_CLK_SEL 265 277aa1a8ff2SEmmanuel Vadot #define CLKID_NNA_CORE_CLK_DIV 266 278c66ec88fSEmmanuel Vadot #define CLKID_NNA_CORE_CLK 267 279aa1a8ff2SEmmanuel Vadot #define CLKID_MIPI_DSI_PXCLK_DIV 268 2805def4c47SEmmanuel Vadot #define CLKID_MIPI_DSI_PXCLK_SEL 269 2815def4c47SEmmanuel Vadot #define CLKID_MIPI_DSI_PXCLK 270 282*8d13bc63SEmmanuel Vadot #define CLKID_CTS_ENCL 271 283*8d13bc63SEmmanuel Vadot #define CLKID_CTS_ENCL_SEL 272 284*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP_DIV 273 285*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP_SEL 274 286*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP 275 287*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP_GATE 276 288*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP_CSI_PHY0 277 289*8d13bc63SEmmanuel Vadot #define CLKID_MIPI_ISP_CSI_PHY1 278 290c66ec88fSEmmanuel Vadot 291c66ec88fSEmmanuel Vadot #endif /* __G12A_CLKC_H */ 292