1e67e8565SEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2e67e8565SEmmanuel Vadot /* 3e67e8565SEmmanuel Vadot * Copyright (c) 2021 Dávid Virág 4e67e8565SEmmanuel Vadot * 5e67e8565SEmmanuel Vadot * Device Tree binding constants for Exynos7885 clock controller. 6e67e8565SEmmanuel Vadot */ 7e67e8565SEmmanuel Vadot 8e67e8565SEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_7885_H 9e67e8565SEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_7885_H 10e67e8565SEmmanuel Vadot 11e67e8565SEmmanuel Vadot /* CMU_TOP */ 12e67e8565SEmmanuel Vadot #define CLK_FOUT_SHARED0_PLL 1 13e67e8565SEmmanuel Vadot #define CLK_FOUT_SHARED1_PLL 2 14e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED0_DIV2 3 15e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED0_DIV3 4 16e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED0_DIV4 5 17e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED0_DIV5 6 18e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED1_DIV2 7 19e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED1_DIV3 8 20e67e8565SEmmanuel Vadot #define CLK_DOUT_SHARED1_DIV4 9 21e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_BUS 10 22e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_CCI 11 23e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_G3D 12 24e67e8565SEmmanuel Vadot #define CLK_DOUT_CORE_BUS 13 25e67e8565SEmmanuel Vadot #define CLK_DOUT_CORE_CCI 14 26e67e8565SEmmanuel Vadot #define CLK_DOUT_CORE_G3D 15 27e67e8565SEmmanuel Vadot #define CLK_GOUT_CORE_BUS 16 28e67e8565SEmmanuel Vadot #define CLK_GOUT_CORE_CCI 17 29e67e8565SEmmanuel Vadot #define CLK_GOUT_CORE_G3D 18 30e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_BUS 19 31e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_SPI0 20 32e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_SPI1 21 33e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART0 22 34e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART1 23 35e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART2 24 36e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI0 25 37e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI1 26 38e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI2 27 39e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_BUS 28 40e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_SPI0 29 41e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_SPI1 30 42e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_UART0 31 43e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_UART1 32 44e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_UART2 33 45e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_USI0 34 46e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_USI1 35 47e67e8565SEmmanuel Vadot #define CLK_DOUT_PERI_USI2 36 48e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_BUS 37 49e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_SPI0 38 50e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_SPI1 39 51e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_UART0 40 52e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_UART1 41 53e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_UART2 42 54e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_USI0 43 55e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_USI1 44 56e67e8565SEmmanuel Vadot #define CLK_GOUT_PERI_USI2 45 57b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_BUS 46 58b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_CARD 47 59b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_EMBD 48 60b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_SDIO 49 61b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_USB30DRD 50 62b97ee269SEmmanuel Vadot #define CLK_DOUT_FSYS_BUS 51 63b97ee269SEmmanuel Vadot #define CLK_DOUT_FSYS_MMC_CARD 52 64b97ee269SEmmanuel Vadot #define CLK_DOUT_FSYS_MMC_EMBD 53 65b97ee269SEmmanuel Vadot #define CLK_DOUT_FSYS_MMC_SDIO 54 66b97ee269SEmmanuel Vadot #define CLK_DOUT_FSYS_USB30DRD 55 67b97ee269SEmmanuel Vadot #define CLK_GOUT_FSYS_BUS 56 68b97ee269SEmmanuel Vadot #define CLK_GOUT_FSYS_MMC_CARD 57 69b97ee269SEmmanuel Vadot #define CLK_GOUT_FSYS_MMC_EMBD 58 70b97ee269SEmmanuel Vadot #define CLK_GOUT_FSYS_MMC_SDIO 59 71b97ee269SEmmanuel Vadot #define CLK_GOUT_FSYS_USB30DRD 60 72*b2d2a78aSEmmanuel Vadot #define CLK_MOUT_SHARED0_PLL 61 73*b2d2a78aSEmmanuel Vadot #define CLK_MOUT_SHARED1_PLL 62 74e67e8565SEmmanuel Vadot 75e67e8565SEmmanuel Vadot /* CMU_CORE */ 76e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_BUS_USER 1 77e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_CCI_USER 2 78e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_G3D_USER 3 79e67e8565SEmmanuel Vadot #define CLK_MOUT_CORE_GIC 4 80e67e8565SEmmanuel Vadot #define CLK_DOUT_CORE_BUSP 5 81e67e8565SEmmanuel Vadot #define CLK_GOUT_CCI_ACLK 6 82e67e8565SEmmanuel Vadot #define CLK_GOUT_GIC400_CLK 7 83b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_D_CORE_ACLK 8 84b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_D_CORE_GCLK 9 85b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_D_CORE_PCLK 10 86b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_P_CORE_ACLK_P_CORE 11 87b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_P_CORE_CCLK_P_CORE 12 88b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_P_CORE_PCLK 13 89b97ee269SEmmanuel Vadot #define CLK_GOUT_TREX_P_CORE_PCLK_P_CORE 14 90e67e8565SEmmanuel Vadot 91e67e8565SEmmanuel Vadot /* CMU_PERI */ 92e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_BUS_USER 1 93e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_SPI0_USER 2 94e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_SPI1_USER 3 95e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART0_USER 4 96e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART1_USER 5 97e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_UART2_USER 6 98e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI0_USER 7 99e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI1_USER 8 100e67e8565SEmmanuel Vadot #define CLK_MOUT_PERI_USI2_USER 9 101e67e8565SEmmanuel Vadot #define CLK_GOUT_GPIO_TOP_PCLK 10 102e67e8565SEmmanuel Vadot #define CLK_GOUT_HSI2C0_PCLK 11 103e67e8565SEmmanuel Vadot #define CLK_GOUT_HSI2C1_PCLK 12 104e67e8565SEmmanuel Vadot #define CLK_GOUT_HSI2C2_PCLK 13 105e67e8565SEmmanuel Vadot #define CLK_GOUT_HSI2C3_PCLK 14 106e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C0_PCLK 15 107e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C1_PCLK 16 108e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C2_PCLK 17 109e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C3_PCLK 18 110e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C4_PCLK 19 111e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C5_PCLK 20 112e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C6_PCLK 21 113e67e8565SEmmanuel Vadot #define CLK_GOUT_I2C7_PCLK 22 114e67e8565SEmmanuel Vadot #define CLK_GOUT_PWM_MOTOR_PCLK 23 115e67e8565SEmmanuel Vadot #define CLK_GOUT_SPI0_PCLK 24 116e67e8565SEmmanuel Vadot #define CLK_GOUT_SPI0_EXT_CLK 25 117e67e8565SEmmanuel Vadot #define CLK_GOUT_SPI1_PCLK 26 118e67e8565SEmmanuel Vadot #define CLK_GOUT_SPI1_EXT_CLK 27 119e67e8565SEmmanuel Vadot #define CLK_GOUT_UART0_EXT_UCLK 28 120e67e8565SEmmanuel Vadot #define CLK_GOUT_UART0_PCLK 29 121e67e8565SEmmanuel Vadot #define CLK_GOUT_UART1_EXT_UCLK 30 122e67e8565SEmmanuel Vadot #define CLK_GOUT_UART1_PCLK 31 123e67e8565SEmmanuel Vadot #define CLK_GOUT_UART2_EXT_UCLK 32 124e67e8565SEmmanuel Vadot #define CLK_GOUT_UART2_PCLK 33 125e67e8565SEmmanuel Vadot #define CLK_GOUT_USI0_PCLK 34 126e67e8565SEmmanuel Vadot #define CLK_GOUT_USI0_SCLK 35 127e67e8565SEmmanuel Vadot #define CLK_GOUT_USI1_PCLK 36 128e67e8565SEmmanuel Vadot #define CLK_GOUT_USI1_SCLK 37 129e67e8565SEmmanuel Vadot #define CLK_GOUT_USI2_PCLK 38 130e67e8565SEmmanuel Vadot #define CLK_GOUT_USI2_SCLK 39 131e67e8565SEmmanuel Vadot #define CLK_GOUT_MCT_PCLK 40 132e67e8565SEmmanuel Vadot #define CLK_GOUT_SYSREG_PERI_PCLK 41 133e67e8565SEmmanuel Vadot #define CLK_GOUT_WDT0_PCLK 42 134e67e8565SEmmanuel Vadot #define CLK_GOUT_WDT1_PCLK 43 135e67e8565SEmmanuel Vadot 136b97ee269SEmmanuel Vadot /* CMU_FSYS */ 137b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_BUS_USER 1 138b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_CARD_USER 2 139b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_EMBD_USER 3 140b97ee269SEmmanuel Vadot #define CLK_MOUT_FSYS_MMC_SDIO_USER 4 141b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_CARD_ACLK 5 142b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_CARD_SDCLKIN 6 143b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_EMBD_ACLK 7 144b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_EMBD_SDCLKIN 8 145b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_SDIO_ACLK 9 146b97ee269SEmmanuel Vadot #define CLK_GOUT_MMC_SDIO_SDCLKIN 10 147*b2d2a78aSEmmanuel Vadot #define CLK_MOUT_FSYS_USB30DRD_USER 11 148*b2d2a78aSEmmanuel Vadot #define CLK_MOUT_USB_PLL 12 149*b2d2a78aSEmmanuel Vadot #define CLK_FOUT_USB_PLL 13 150*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB20PHY_CLKCORE 14 151*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB30DRD_ACLK_20PHYCTRL 15 152*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_0 16 153*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_1 17 154*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB30DRD_BUS_CLK_EARLY 18 155*b2d2a78aSEmmanuel Vadot #define CLK_FSYS_USB30DRD_REF_CLK 19 156b97ee269SEmmanuel Vadot 157e67e8565SEmmanuel Vadot #endif /* _DT_BINDINGS_CLOCK_EXYNOS_7885_H */ 158