xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/exynos5410.h (revision aa1a8ff2d6dbc51ef058f46f3db5a8bb77967145)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4*c66ec88fSEmmanuel Vadot  * Copyright (c) 2016 Krzysztof Kozlowski
5*c66ec88fSEmmanuel Vadot  *
6*c66ec88fSEmmanuel Vadot  * Device Tree binding constants for Exynos5421 clock controller.
7*c66ec88fSEmmanuel Vadot  */
8*c66ec88fSEmmanuel Vadot 
9*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5410_H
10*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_5410_H
11*c66ec88fSEmmanuel Vadot 
12*c66ec88fSEmmanuel Vadot /* core clocks */
13*c66ec88fSEmmanuel Vadot #define CLK_FIN_PLL		1
14*c66ec88fSEmmanuel Vadot #define CLK_FOUT_APLL		2
15*c66ec88fSEmmanuel Vadot #define CLK_FOUT_CPLL		3
16*c66ec88fSEmmanuel Vadot #define CLK_FOUT_MPLL		4
17*c66ec88fSEmmanuel Vadot #define CLK_FOUT_BPLL		5
18*c66ec88fSEmmanuel Vadot #define CLK_FOUT_KPLL		6
19*c66ec88fSEmmanuel Vadot #define CLK_FOUT_EPLL		7
20*c66ec88fSEmmanuel Vadot 
21*c66ec88fSEmmanuel Vadot /* gate for special clocks (sclk) */
22*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART0		128
23*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART1		129
24*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART2		130
25*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART3		131
26*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC0		132
27*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC1		133
28*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC2		134
29*c66ec88fSEmmanuel Vadot #define CLK_SCLK_USBD300	150
30*c66ec88fSEmmanuel Vadot #define CLK_SCLK_USBD301	151
31*c66ec88fSEmmanuel Vadot #define CLK_SCLK_USBPHY300	152
32*c66ec88fSEmmanuel Vadot #define CLK_SCLK_USBPHY301	153
33*c66ec88fSEmmanuel Vadot #define CLK_SCLK_PWM		155
34*c66ec88fSEmmanuel Vadot 
35*c66ec88fSEmmanuel Vadot /* gate clocks */
36*c66ec88fSEmmanuel Vadot #define CLK_UART0		257
37*c66ec88fSEmmanuel Vadot #define CLK_UART1		258
38*c66ec88fSEmmanuel Vadot #define CLK_UART2		259
39*c66ec88fSEmmanuel Vadot #define CLK_UART3		260
40*c66ec88fSEmmanuel Vadot #define CLK_I2C0		261
41*c66ec88fSEmmanuel Vadot #define CLK_I2C1		262
42*c66ec88fSEmmanuel Vadot #define CLK_I2C2		263
43*c66ec88fSEmmanuel Vadot #define CLK_I2C3		264
44*c66ec88fSEmmanuel Vadot #define CLK_USI0		265
45*c66ec88fSEmmanuel Vadot #define CLK_USI1		266
46*c66ec88fSEmmanuel Vadot #define CLK_USI2		267
47*c66ec88fSEmmanuel Vadot #define CLK_USI3		268
48*c66ec88fSEmmanuel Vadot #define CLK_TSADC		270
49*c66ec88fSEmmanuel Vadot #define CLK_PWM			279
50*c66ec88fSEmmanuel Vadot #define CLK_MCT			315
51*c66ec88fSEmmanuel Vadot #define CLK_WDT			316
52*c66ec88fSEmmanuel Vadot #define CLK_RTC			317
53*c66ec88fSEmmanuel Vadot #define CLK_TMU			318
54*c66ec88fSEmmanuel Vadot #define CLK_MMC0		351
55*c66ec88fSEmmanuel Vadot #define CLK_MMC1		352
56*c66ec88fSEmmanuel Vadot #define CLK_MMC2		353
57*c66ec88fSEmmanuel Vadot #define CLK_PDMA0		362
58*c66ec88fSEmmanuel Vadot #define CLK_PDMA1		363
59*c66ec88fSEmmanuel Vadot #define CLK_USBH20		365
60*c66ec88fSEmmanuel Vadot #define CLK_USBD300		366
61*c66ec88fSEmmanuel Vadot #define CLK_USBD301		367
62*c66ec88fSEmmanuel Vadot #define CLK_SSS			471
63*c66ec88fSEmmanuel Vadot 
64*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5410_H */
65