1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (c) 2013 Samsung Electronics Co., Ltd. 4*c66ec88fSEmmanuel Vadot * Author: Andrzej Hajda <a.hajda@samsung.com> 5*c66ec88fSEmmanuel Vadot * 6*c66ec88fSEmmanuel Vadot * Device Tree binding constants for Exynos5250 clock controller. 7*c66ec88fSEmmanuel Vadot */ 8*c66ec88fSEmmanuel Vadot 9*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5250_H 10*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_5250_H 11*c66ec88fSEmmanuel Vadot 12*c66ec88fSEmmanuel Vadot /* core clocks */ 13*c66ec88fSEmmanuel Vadot #define CLK_FIN_PLL 1 14*c66ec88fSEmmanuel Vadot #define CLK_FOUT_APLL 2 15*c66ec88fSEmmanuel Vadot #define CLK_FOUT_MPLL 3 16*c66ec88fSEmmanuel Vadot #define CLK_FOUT_BPLL 4 17*c66ec88fSEmmanuel Vadot #define CLK_FOUT_GPLL 5 18*c66ec88fSEmmanuel Vadot #define CLK_FOUT_CPLL 6 19*c66ec88fSEmmanuel Vadot #define CLK_FOUT_EPLL 7 20*c66ec88fSEmmanuel Vadot #define CLK_FOUT_VPLL 8 21*c66ec88fSEmmanuel Vadot #define CLK_ARM_CLK 9 22*c66ec88fSEmmanuel Vadot 23*c66ec88fSEmmanuel Vadot /* gate for special clocks (sclk) */ 24*c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM_BAYER 128 25*c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM0 129 26*c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM1 130 27*c66ec88fSEmmanuel Vadot #define CLK_SCLK_GSCL_WA 131 28*c66ec88fSEmmanuel Vadot #define CLK_SCLK_GSCL_WB 132 29*c66ec88fSEmmanuel Vadot #define CLK_SCLK_FIMD1 133 30*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MIPI1 134 31*c66ec88fSEmmanuel Vadot #define CLK_SCLK_DP 135 32*c66ec88fSEmmanuel Vadot #define CLK_SCLK_HDMI 136 33*c66ec88fSEmmanuel Vadot #define CLK_SCLK_PIXEL 137 34*c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO0 138 35*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC0 139 36*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC1 140 37*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC2 141 38*c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC3 142 39*c66ec88fSEmmanuel Vadot #define CLK_SCLK_SATA 143 40*c66ec88fSEmmanuel Vadot #define CLK_SCLK_USB3 144 41*c66ec88fSEmmanuel Vadot #define CLK_SCLK_JPEG 145 42*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART0 146 43*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART1 147 44*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART2 148 45*c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART3 149 46*c66ec88fSEmmanuel Vadot #define CLK_SCLK_PWM 150 47*c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO1 151 48*c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO2 152 49*c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPDIF 153 50*c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI0 154 51*c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI1 155 52*c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI2 156 53*c66ec88fSEmmanuel Vadot #define CLK_DIV_I2S1 157 54*c66ec88fSEmmanuel Vadot #define CLK_DIV_I2S2 158 55*c66ec88fSEmmanuel Vadot #define CLK_SCLK_HDMIPHY 159 56*c66ec88fSEmmanuel Vadot #define CLK_DIV_PCM0 160 57*c66ec88fSEmmanuel Vadot 58*c66ec88fSEmmanuel Vadot /* gate clocks */ 59*c66ec88fSEmmanuel Vadot #define CLK_GSCL0 256 60*c66ec88fSEmmanuel Vadot #define CLK_GSCL1 257 61*c66ec88fSEmmanuel Vadot #define CLK_GSCL2 258 62*c66ec88fSEmmanuel Vadot #define CLK_GSCL3 259 63*c66ec88fSEmmanuel Vadot #define CLK_GSCL_WA 260 64*c66ec88fSEmmanuel Vadot #define CLK_GSCL_WB 261 65*c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL0 262 66*c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL1 263 67*c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL2 264 68*c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL3 265 69*c66ec88fSEmmanuel Vadot #define CLK_MFC 266 70*c66ec88fSEmmanuel Vadot #define CLK_SMMU_MFCL 267 71*c66ec88fSEmmanuel Vadot #define CLK_SMMU_MFCR 268 72*c66ec88fSEmmanuel Vadot #define CLK_ROTATOR 269 73*c66ec88fSEmmanuel Vadot #define CLK_JPEG 270 74*c66ec88fSEmmanuel Vadot #define CLK_MDMA1 271 75*c66ec88fSEmmanuel Vadot #define CLK_SMMU_ROTATOR 272 76*c66ec88fSEmmanuel Vadot #define CLK_SMMU_JPEG 273 77*c66ec88fSEmmanuel Vadot #define CLK_SMMU_MDMA1 274 78*c66ec88fSEmmanuel Vadot #define CLK_PDMA0 275 79*c66ec88fSEmmanuel Vadot #define CLK_PDMA1 276 80*c66ec88fSEmmanuel Vadot #define CLK_SATA 277 81*c66ec88fSEmmanuel Vadot #define CLK_USBOTG 278 82*c66ec88fSEmmanuel Vadot #define CLK_MIPI_HSI 279 83*c66ec88fSEmmanuel Vadot #define CLK_SDMMC0 280 84*c66ec88fSEmmanuel Vadot #define CLK_SDMMC1 281 85*c66ec88fSEmmanuel Vadot #define CLK_SDMMC2 282 86*c66ec88fSEmmanuel Vadot #define CLK_SDMMC3 283 87*c66ec88fSEmmanuel Vadot #define CLK_SROMC 284 88*c66ec88fSEmmanuel Vadot #define CLK_USB2 285 89*c66ec88fSEmmanuel Vadot #define CLK_USB3 286 90*c66ec88fSEmmanuel Vadot #define CLK_SATA_PHYCTRL 287 91*c66ec88fSEmmanuel Vadot #define CLK_SATA_PHYI2C 288 92*c66ec88fSEmmanuel Vadot #define CLK_UART0 289 93*c66ec88fSEmmanuel Vadot #define CLK_UART1 290 94*c66ec88fSEmmanuel Vadot #define CLK_UART2 291 95*c66ec88fSEmmanuel Vadot #define CLK_UART3 292 96*c66ec88fSEmmanuel Vadot #define CLK_UART4 293 97*c66ec88fSEmmanuel Vadot #define CLK_I2C0 294 98*c66ec88fSEmmanuel Vadot #define CLK_I2C1 295 99*c66ec88fSEmmanuel Vadot #define CLK_I2C2 296 100*c66ec88fSEmmanuel Vadot #define CLK_I2C3 297 101*c66ec88fSEmmanuel Vadot #define CLK_I2C4 298 102*c66ec88fSEmmanuel Vadot #define CLK_I2C5 299 103*c66ec88fSEmmanuel Vadot #define CLK_I2C6 300 104*c66ec88fSEmmanuel Vadot #define CLK_I2C7 301 105*c66ec88fSEmmanuel Vadot #define CLK_I2C_HDMI 302 106*c66ec88fSEmmanuel Vadot #define CLK_ADC 303 107*c66ec88fSEmmanuel Vadot #define CLK_SPI0 304 108*c66ec88fSEmmanuel Vadot #define CLK_SPI1 305 109*c66ec88fSEmmanuel Vadot #define CLK_SPI2 306 110*c66ec88fSEmmanuel Vadot #define CLK_I2S1 307 111*c66ec88fSEmmanuel Vadot #define CLK_I2S2 308 112*c66ec88fSEmmanuel Vadot #define CLK_PCM1 309 113*c66ec88fSEmmanuel Vadot #define CLK_PCM2 310 114*c66ec88fSEmmanuel Vadot #define CLK_PWM 311 115*c66ec88fSEmmanuel Vadot #define CLK_SPDIF 312 116*c66ec88fSEmmanuel Vadot #define CLK_AC97 313 117*c66ec88fSEmmanuel Vadot #define CLK_HSI2C0 314 118*c66ec88fSEmmanuel Vadot #define CLK_HSI2C1 315 119*c66ec88fSEmmanuel Vadot #define CLK_HSI2C2 316 120*c66ec88fSEmmanuel Vadot #define CLK_HSI2C3 317 121*c66ec88fSEmmanuel Vadot #define CLK_CHIPID 318 122*c66ec88fSEmmanuel Vadot #define CLK_SYSREG 319 123*c66ec88fSEmmanuel Vadot #define CLK_PMU 320 124*c66ec88fSEmmanuel Vadot #define CLK_CMU_TOP 321 125*c66ec88fSEmmanuel Vadot #define CLK_CMU_CORE 322 126*c66ec88fSEmmanuel Vadot #define CLK_CMU_MEM 323 127*c66ec88fSEmmanuel Vadot #define CLK_TZPC0 324 128*c66ec88fSEmmanuel Vadot #define CLK_TZPC1 325 129*c66ec88fSEmmanuel Vadot #define CLK_TZPC2 326 130*c66ec88fSEmmanuel Vadot #define CLK_TZPC3 327 131*c66ec88fSEmmanuel Vadot #define CLK_TZPC4 328 132*c66ec88fSEmmanuel Vadot #define CLK_TZPC5 329 133*c66ec88fSEmmanuel Vadot #define CLK_TZPC6 330 134*c66ec88fSEmmanuel Vadot #define CLK_TZPC7 331 135*c66ec88fSEmmanuel Vadot #define CLK_TZPC8 332 136*c66ec88fSEmmanuel Vadot #define CLK_TZPC9 333 137*c66ec88fSEmmanuel Vadot #define CLK_HDMI_CEC 334 138*c66ec88fSEmmanuel Vadot #define CLK_MCT 335 139*c66ec88fSEmmanuel Vadot #define CLK_WDT 336 140*c66ec88fSEmmanuel Vadot #define CLK_RTC 337 141*c66ec88fSEmmanuel Vadot #define CLK_TMU 338 142*c66ec88fSEmmanuel Vadot #define CLK_FIMD1 339 143*c66ec88fSEmmanuel Vadot #define CLK_MIE1 340 144*c66ec88fSEmmanuel Vadot #define CLK_DSIM0 341 145*c66ec88fSEmmanuel Vadot #define CLK_DP 342 146*c66ec88fSEmmanuel Vadot #define CLK_MIXER 343 147*c66ec88fSEmmanuel Vadot #define CLK_HDMI 344 148*c66ec88fSEmmanuel Vadot #define CLK_G2D 345 149*c66ec88fSEmmanuel Vadot #define CLK_MDMA0 346 150*c66ec88fSEmmanuel Vadot #define CLK_SMMU_MDMA0 347 151*c66ec88fSEmmanuel Vadot #define CLK_SSS 348 152*c66ec88fSEmmanuel Vadot #define CLK_G3D 349 153*c66ec88fSEmmanuel Vadot #define CLK_SMMU_TV 350 154*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMD1 351 155*c66ec88fSEmmanuel Vadot #define CLK_SMMU_2D 352 156*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_ISP 353 157*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DRC 354 158*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_SCC 355 159*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_SCP 356 160*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_FD 357 161*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_MCU 358 162*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_ODC 359 163*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DIS0 360 164*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DIS1 361 165*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_3DNR 362 166*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_LITE0 363 167*c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_LITE1 364 168*c66ec88fSEmmanuel Vadot #define CLK_CAMIF_TOP 365 169*c66ec88fSEmmanuel Vadot 170*c66ec88fSEmmanuel Vadot /* mux clocks */ 171*c66ec88fSEmmanuel Vadot #define CLK_MOUT_HDMI 1024 172*c66ec88fSEmmanuel Vadot #define CLK_MOUT_GPLL 1025 173*c66ec88fSEmmanuel Vadot #define CLK_MOUT_ACLK200_DISP1_SUB 1026 174*c66ec88fSEmmanuel Vadot #define CLK_MOUT_ACLK300_DISP1_SUB 1027 175*c66ec88fSEmmanuel Vadot 176*c66ec88fSEmmanuel Vadot /* must be greater than maximal clock id */ 177*c66ec88fSEmmanuel Vadot #define CLK_NR_CLKS 1028 178*c66ec88fSEmmanuel Vadot 179*c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5250_H */ 180