xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/exynos5250.h (revision aa1a8ff2d6dbc51ef058f46f3db5a8bb77967145)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4c66ec88fSEmmanuel Vadot  * Author: Andrzej Hajda <a.hajda@samsung.com>
5c66ec88fSEmmanuel Vadot  *
6c66ec88fSEmmanuel Vadot  * Device Tree binding constants for Exynos5250 clock controller.
7c66ec88fSEmmanuel Vadot  */
8c66ec88fSEmmanuel Vadot 
9c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5250_H
10c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_CLOCK_EXYNOS_5250_H
11c66ec88fSEmmanuel Vadot 
12c66ec88fSEmmanuel Vadot /* core clocks */
13c66ec88fSEmmanuel Vadot #define CLK_FIN_PLL		1
14c66ec88fSEmmanuel Vadot #define CLK_FOUT_APLL		2
15c66ec88fSEmmanuel Vadot #define CLK_FOUT_MPLL		3
16c66ec88fSEmmanuel Vadot #define CLK_FOUT_BPLL		4
17c66ec88fSEmmanuel Vadot #define CLK_FOUT_GPLL		5
18c66ec88fSEmmanuel Vadot #define CLK_FOUT_CPLL		6
19c66ec88fSEmmanuel Vadot #define CLK_FOUT_EPLL		7
20c66ec88fSEmmanuel Vadot #define CLK_FOUT_VPLL		8
21c66ec88fSEmmanuel Vadot #define CLK_ARM_CLK		9
22*e67e8565SEmmanuel Vadot #define CLK_DIV_ARM2		10
23c66ec88fSEmmanuel Vadot 
24c66ec88fSEmmanuel Vadot /* gate for special clocks (sclk) */
25c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM_BAYER	128
26c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM0		129
27c66ec88fSEmmanuel Vadot #define CLK_SCLK_CAM1		130
28c66ec88fSEmmanuel Vadot #define CLK_SCLK_GSCL_WA	131
29c66ec88fSEmmanuel Vadot #define CLK_SCLK_GSCL_WB	132
30c66ec88fSEmmanuel Vadot #define CLK_SCLK_FIMD1		133
31c66ec88fSEmmanuel Vadot #define CLK_SCLK_MIPI1		134
32c66ec88fSEmmanuel Vadot #define CLK_SCLK_DP		135
33c66ec88fSEmmanuel Vadot #define CLK_SCLK_HDMI		136
34c66ec88fSEmmanuel Vadot #define CLK_SCLK_PIXEL		137
35c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO0		138
36c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC0		139
37c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC1		140
38c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC2		141
39c66ec88fSEmmanuel Vadot #define CLK_SCLK_MMC3		142
40c66ec88fSEmmanuel Vadot #define CLK_SCLK_SATA		143
41c66ec88fSEmmanuel Vadot #define CLK_SCLK_USB3		144
42c66ec88fSEmmanuel Vadot #define CLK_SCLK_JPEG		145
43c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART0		146
44c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART1		147
45c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART2		148
46c66ec88fSEmmanuel Vadot #define CLK_SCLK_UART3		149
47c66ec88fSEmmanuel Vadot #define CLK_SCLK_PWM		150
48c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO1		151
49c66ec88fSEmmanuel Vadot #define CLK_SCLK_AUDIO2		152
50c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPDIF		153
51c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI0		154
52c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI1		155
53c66ec88fSEmmanuel Vadot #define CLK_SCLK_SPI2		156
54c66ec88fSEmmanuel Vadot #define CLK_DIV_I2S1		157
55c66ec88fSEmmanuel Vadot #define CLK_DIV_I2S2		158
56c66ec88fSEmmanuel Vadot #define CLK_SCLK_HDMIPHY	159
57c66ec88fSEmmanuel Vadot #define CLK_DIV_PCM0		160
58c66ec88fSEmmanuel Vadot 
59c66ec88fSEmmanuel Vadot /* gate clocks */
60c66ec88fSEmmanuel Vadot #define CLK_GSCL0		256
61c66ec88fSEmmanuel Vadot #define CLK_GSCL1		257
62c66ec88fSEmmanuel Vadot #define CLK_GSCL2		258
63c66ec88fSEmmanuel Vadot #define CLK_GSCL3		259
64c66ec88fSEmmanuel Vadot #define CLK_GSCL_WA		260
65c66ec88fSEmmanuel Vadot #define CLK_GSCL_WB		261
66c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL0		262
67c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL1		263
68c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL2		264
69c66ec88fSEmmanuel Vadot #define CLK_SMMU_GSCL3		265
70c66ec88fSEmmanuel Vadot #define CLK_MFC			266
71c66ec88fSEmmanuel Vadot #define CLK_SMMU_MFCL		267
72c66ec88fSEmmanuel Vadot #define CLK_SMMU_MFCR		268
73c66ec88fSEmmanuel Vadot #define CLK_ROTATOR		269
74c66ec88fSEmmanuel Vadot #define CLK_JPEG		270
75c66ec88fSEmmanuel Vadot #define CLK_MDMA1		271
76c66ec88fSEmmanuel Vadot #define CLK_SMMU_ROTATOR	272
77c66ec88fSEmmanuel Vadot #define CLK_SMMU_JPEG		273
78c66ec88fSEmmanuel Vadot #define CLK_SMMU_MDMA1		274
79c66ec88fSEmmanuel Vadot #define CLK_PDMA0		275
80c66ec88fSEmmanuel Vadot #define CLK_PDMA1		276
81c66ec88fSEmmanuel Vadot #define CLK_SATA		277
82c66ec88fSEmmanuel Vadot #define CLK_USBOTG		278
83c66ec88fSEmmanuel Vadot #define CLK_MIPI_HSI		279
84c66ec88fSEmmanuel Vadot #define CLK_SDMMC0		280
85c66ec88fSEmmanuel Vadot #define CLK_SDMMC1		281
86c66ec88fSEmmanuel Vadot #define CLK_SDMMC2		282
87c66ec88fSEmmanuel Vadot #define CLK_SDMMC3		283
88c66ec88fSEmmanuel Vadot #define CLK_SROMC		284
89c66ec88fSEmmanuel Vadot #define CLK_USB2		285
90c66ec88fSEmmanuel Vadot #define CLK_USB3		286
91c66ec88fSEmmanuel Vadot #define CLK_SATA_PHYCTRL	287
92c66ec88fSEmmanuel Vadot #define CLK_SATA_PHYI2C		288
93c66ec88fSEmmanuel Vadot #define CLK_UART0		289
94c66ec88fSEmmanuel Vadot #define CLK_UART1		290
95c66ec88fSEmmanuel Vadot #define CLK_UART2		291
96c66ec88fSEmmanuel Vadot #define CLK_UART3		292
97c66ec88fSEmmanuel Vadot #define CLK_UART4		293
98c66ec88fSEmmanuel Vadot #define CLK_I2C0		294
99c66ec88fSEmmanuel Vadot #define CLK_I2C1		295
100c66ec88fSEmmanuel Vadot #define CLK_I2C2		296
101c66ec88fSEmmanuel Vadot #define CLK_I2C3		297
102c66ec88fSEmmanuel Vadot #define CLK_I2C4		298
103c66ec88fSEmmanuel Vadot #define CLK_I2C5		299
104c66ec88fSEmmanuel Vadot #define CLK_I2C6		300
105c66ec88fSEmmanuel Vadot #define CLK_I2C7		301
106c66ec88fSEmmanuel Vadot #define CLK_I2C_HDMI		302
107c66ec88fSEmmanuel Vadot #define CLK_ADC			303
108c66ec88fSEmmanuel Vadot #define CLK_SPI0		304
109c66ec88fSEmmanuel Vadot #define CLK_SPI1		305
110c66ec88fSEmmanuel Vadot #define CLK_SPI2		306
111c66ec88fSEmmanuel Vadot #define CLK_I2S1		307
112c66ec88fSEmmanuel Vadot #define CLK_I2S2		308
113c66ec88fSEmmanuel Vadot #define CLK_PCM1		309
114c66ec88fSEmmanuel Vadot #define CLK_PCM2		310
115c66ec88fSEmmanuel Vadot #define CLK_PWM			311
116c66ec88fSEmmanuel Vadot #define CLK_SPDIF		312
117c66ec88fSEmmanuel Vadot #define CLK_AC97		313
118c66ec88fSEmmanuel Vadot #define CLK_HSI2C0		314
119c66ec88fSEmmanuel Vadot #define CLK_HSI2C1		315
120c66ec88fSEmmanuel Vadot #define CLK_HSI2C2		316
121c66ec88fSEmmanuel Vadot #define CLK_HSI2C3		317
122c66ec88fSEmmanuel Vadot #define CLK_CHIPID		318
123c66ec88fSEmmanuel Vadot #define CLK_SYSREG		319
124c66ec88fSEmmanuel Vadot #define CLK_PMU			320
125c66ec88fSEmmanuel Vadot #define CLK_CMU_TOP		321
126c66ec88fSEmmanuel Vadot #define CLK_CMU_CORE		322
127c66ec88fSEmmanuel Vadot #define CLK_CMU_MEM		323
128c66ec88fSEmmanuel Vadot #define CLK_TZPC0		324
129c66ec88fSEmmanuel Vadot #define CLK_TZPC1		325
130c66ec88fSEmmanuel Vadot #define CLK_TZPC2		326
131c66ec88fSEmmanuel Vadot #define CLK_TZPC3		327
132c66ec88fSEmmanuel Vadot #define CLK_TZPC4		328
133c66ec88fSEmmanuel Vadot #define CLK_TZPC5		329
134c66ec88fSEmmanuel Vadot #define CLK_TZPC6		330
135c66ec88fSEmmanuel Vadot #define CLK_TZPC7		331
136c66ec88fSEmmanuel Vadot #define CLK_TZPC8		332
137c66ec88fSEmmanuel Vadot #define CLK_TZPC9		333
138c66ec88fSEmmanuel Vadot #define CLK_HDMI_CEC		334
139c66ec88fSEmmanuel Vadot #define CLK_MCT			335
140c66ec88fSEmmanuel Vadot #define CLK_WDT			336
141c66ec88fSEmmanuel Vadot #define CLK_RTC			337
142c66ec88fSEmmanuel Vadot #define CLK_TMU			338
143c66ec88fSEmmanuel Vadot #define CLK_FIMD1		339
144c66ec88fSEmmanuel Vadot #define CLK_MIE1		340
145c66ec88fSEmmanuel Vadot #define CLK_DSIM0		341
146c66ec88fSEmmanuel Vadot #define CLK_DP			342
147c66ec88fSEmmanuel Vadot #define CLK_MIXER		343
148c66ec88fSEmmanuel Vadot #define CLK_HDMI		344
149c66ec88fSEmmanuel Vadot #define CLK_G2D			345
150c66ec88fSEmmanuel Vadot #define CLK_MDMA0		346
151c66ec88fSEmmanuel Vadot #define CLK_SMMU_MDMA0		347
152c66ec88fSEmmanuel Vadot #define CLK_SSS			348
153c66ec88fSEmmanuel Vadot #define CLK_G3D			349
154c66ec88fSEmmanuel Vadot #define CLK_SMMU_TV		350
155c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMD1		351
156c66ec88fSEmmanuel Vadot #define CLK_SMMU_2D		352
157c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_ISP	353
158c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DRC	354
159c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_SCC	355
160c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_SCP	356
161c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_FD	357
162c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_MCU	358
163c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_ODC	359
164c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DIS0	360
165c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_DIS1	361
166c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_3DNR	362
167c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_LITE0	363
168c66ec88fSEmmanuel Vadot #define CLK_SMMU_FIMC_LITE1	364
169c66ec88fSEmmanuel Vadot #define CLK_CAMIF_TOP		365
170c66ec88fSEmmanuel Vadot 
171c66ec88fSEmmanuel Vadot /* mux clocks */
172c66ec88fSEmmanuel Vadot #define CLK_MOUT_HDMI		1024
173c66ec88fSEmmanuel Vadot #define CLK_MOUT_GPLL		1025
174c66ec88fSEmmanuel Vadot #define CLK_MOUT_ACLK200_DISP1_SUB	1026
175c66ec88fSEmmanuel Vadot #define CLK_MOUT_ACLK300_DISP1_SUB	1027
1766be33864SEmmanuel Vadot #define CLK_MOUT_APLL		1028
1776be33864SEmmanuel Vadot #define CLK_MOUT_MPLL		1029
178*e67e8565SEmmanuel Vadot #define CLK_MOUT_VPLLSRC	1030
179c66ec88fSEmmanuel Vadot 
180c66ec88fSEmmanuel Vadot #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5250_H */
181