xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/dra7.h (revision c9ccf3a32da427475985b85d7df023ccfb138c27)
1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0-only */
2c66ec88fSEmmanuel Vadot /*
3c66ec88fSEmmanuel Vadot  * Copyright 2017 Texas Instruments, Inc.
4c66ec88fSEmmanuel Vadot  */
5c66ec88fSEmmanuel Vadot #ifndef __DT_BINDINGS_CLK_DRA7_H
6c66ec88fSEmmanuel Vadot #define __DT_BINDINGS_CLK_DRA7_H
7c66ec88fSEmmanuel Vadot 
8c66ec88fSEmmanuel Vadot #define DRA7_CLKCTRL_OFFSET	0x20
9c66ec88fSEmmanuel Vadot #define DRA7_CLKCTRL_INDEX(offset)	((offset) - DRA7_CLKCTRL_OFFSET)
10c66ec88fSEmmanuel Vadot 
11c66ec88fSEmmanuel Vadot /* mpu clocks */
12c66ec88fSEmmanuel Vadot #define DRA7_MPU_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
13c66ec88fSEmmanuel Vadot 
14c66ec88fSEmmanuel Vadot /* dsp1 clocks */
15c66ec88fSEmmanuel Vadot #define DRA7_DSP1_MMU0_DSP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
16c66ec88fSEmmanuel Vadot 
17c66ec88fSEmmanuel Vadot /* ipu1 clocks */
18c66ec88fSEmmanuel Vadot #define DRA7_IPU1_MMU_IPU1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
19c66ec88fSEmmanuel Vadot 
20c66ec88fSEmmanuel Vadot /* ipu clocks */
21c66ec88fSEmmanuel Vadot #define DRA7_IPU_CLKCTRL_OFFSET	0x50
22c66ec88fSEmmanuel Vadot #define DRA7_IPU_CLKCTRL_INDEX(offset)	((offset) - DRA7_IPU_CLKCTRL_OFFSET)
23c66ec88fSEmmanuel Vadot #define DRA7_IPU_MCASP1_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x50)
24c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER5_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x58)
25c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER6_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x60)
26c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER7_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x68)
27c66ec88fSEmmanuel Vadot #define DRA7_IPU_TIMER8_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x70)
28c66ec88fSEmmanuel Vadot #define DRA7_IPU_I2C5_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x78)
29c66ec88fSEmmanuel Vadot #define DRA7_IPU_UART6_CLKCTRL	DRA7_IPU_CLKCTRL_INDEX(0x80)
30c66ec88fSEmmanuel Vadot 
31c66ec88fSEmmanuel Vadot /* dsp2 clocks */
32c66ec88fSEmmanuel Vadot #define DRA7_DSP2_MMU0_DSP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
33c66ec88fSEmmanuel Vadot 
34c66ec88fSEmmanuel Vadot /* rtc clocks */
35c66ec88fSEmmanuel Vadot #define DRA7_RTC_RTCSS_CLKCTRL	DRA7_CLKCTRL_INDEX(0x44)
36c66ec88fSEmmanuel Vadot 
37c66ec88fSEmmanuel Vadot /* vip clocks */
38c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
39c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
40c66ec88fSEmmanuel Vadot #define DRA7_CAM_VIP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
41c66ec88fSEmmanuel Vadot 
42c66ec88fSEmmanuel Vadot /* vpe clocks */
43c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_OFFSET	0x60
44c66ec88fSEmmanuel Vadot #define DRA7_VPE_CLKCTRL_INDEX(offset)	((offset) - DRA7_VPE_CLKCTRL_OFFSET)
45c66ec88fSEmmanuel Vadot #define DRA7_VPE_VPE_CLKCTRL	DRA7_VPE_CLKCTRL_INDEX(0x64)
46c66ec88fSEmmanuel Vadot 
47c66ec88fSEmmanuel Vadot /* coreaon clocks */
48c66ec88fSEmmanuel Vadot #define DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
49c66ec88fSEmmanuel Vadot #define DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
50c66ec88fSEmmanuel Vadot 
51c66ec88fSEmmanuel Vadot /* l3main1 clocks */
52c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
53c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_GPMC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
54c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPCC_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
55c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPTC0_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
56c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_TPTC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
57c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_VCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
58c66ec88fSEmmanuel Vadot #define DRA7_L3MAIN1_VCP2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
59c66ec88fSEmmanuel Vadot 
60c66ec88fSEmmanuel Vadot /* ipu2 clocks */
61c66ec88fSEmmanuel Vadot #define DRA7_IPU2_MMU_IPU2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
62c66ec88fSEmmanuel Vadot 
63c66ec88fSEmmanuel Vadot /* dma clocks */
64c66ec88fSEmmanuel Vadot #define DRA7_DMA_DMA_SYSTEM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
65c66ec88fSEmmanuel Vadot 
66c66ec88fSEmmanuel Vadot /* emif clocks */
67c66ec88fSEmmanuel Vadot #define DRA7_EMIF_DMM_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
68c66ec88fSEmmanuel Vadot 
69c66ec88fSEmmanuel Vadot /* atl clocks */
70c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_OFFSET	0x0
71c66ec88fSEmmanuel Vadot #define DRA7_ATL_CLKCTRL_INDEX(offset)	((offset) - DRA7_ATL_CLKCTRL_OFFSET)
72c66ec88fSEmmanuel Vadot #define DRA7_ATL_ATL_CLKCTRL	DRA7_ATL_CLKCTRL_INDEX(0x0)
73c66ec88fSEmmanuel Vadot 
74c66ec88fSEmmanuel Vadot /* l4cfg clocks */
75c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_L4_CFG_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
76c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_SPINLOCK_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
77c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
78c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
79c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
80c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x58)
81c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX5_CLKCTRL	DRA7_CLKCTRL_INDEX(0x60)
82c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX6_CLKCTRL	DRA7_CLKCTRL_INDEX(0x68)
83c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX7_CLKCTRL	DRA7_CLKCTRL_INDEX(0x70)
84c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX8_CLKCTRL	DRA7_CLKCTRL_INDEX(0x78)
85c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX9_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
86c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
87c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX11_CLKCTRL	DRA7_CLKCTRL_INDEX(0x90)
88c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x98)
89c66ec88fSEmmanuel Vadot #define DRA7_L4CFG_MAILBOX13_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
90c66ec88fSEmmanuel Vadot 
91c66ec88fSEmmanuel Vadot /* l3instr clocks */
92c66ec88fSEmmanuel Vadot #define DRA7_L3INSTR_L3_MAIN_2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
93c66ec88fSEmmanuel Vadot #define DRA7_L3INSTR_L3_INSTR_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
94c66ec88fSEmmanuel Vadot 
95*e67e8565SEmmanuel Vadot /* iva clocks */
96*e67e8565SEmmanuel Vadot #define DRA7_IVA_CLKCTRL		DRA7_CLKCTRL_INDEX(0x20)
97*e67e8565SEmmanuel Vadot #define DRA7_SL2IF_CLKCTRL		DRA7_CLKCTRL_INDEX(0x28)
98*e67e8565SEmmanuel Vadot 
99c66ec88fSEmmanuel Vadot /* dss clocks */
100c66ec88fSEmmanuel Vadot #define DRA7_DSS_DSS_CORE_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
101c66ec88fSEmmanuel Vadot #define DRA7_DSS_BB2D_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
102c66ec88fSEmmanuel Vadot 
103*e67e8565SEmmanuel Vadot /* gpu clocks */
104*e67e8565SEmmanuel Vadot #define DRA7_GPU_CLKCTRL		DRA7_CLKCTRL_INDEX(0x20)
105*e67e8565SEmmanuel Vadot 
106c66ec88fSEmmanuel Vadot /* l3init clocks */
107c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_MMC1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x28)
108c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_MMC2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
109c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
110c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS3_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
111c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS4_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
112c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_SATA_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
113c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_OCP2SCP1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe0)
114c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_OCP2SCP3_CLKCTRL	DRA7_CLKCTRL_INDEX(0xe8)
115c66ec88fSEmmanuel Vadot #define DRA7_L3INIT_USB_OTG_SS1_CLKCTRL	DRA7_CLKCTRL_INDEX(0xf0)
116c66ec88fSEmmanuel Vadot 
117c66ec88fSEmmanuel Vadot /* pcie clocks */
118c66ec88fSEmmanuel Vadot #define DRA7_PCIE_CLKCTRL_OFFSET	0xb0
119c66ec88fSEmmanuel Vadot #define DRA7_PCIE_CLKCTRL_INDEX(offset)	((offset) - DRA7_PCIE_CLKCTRL_OFFSET)
120c66ec88fSEmmanuel Vadot #define DRA7_PCIE_PCIE1_CLKCTRL	DRA7_PCIE_CLKCTRL_INDEX(0xb0)
121c66ec88fSEmmanuel Vadot #define DRA7_PCIE_PCIE2_CLKCTRL	DRA7_PCIE_CLKCTRL_INDEX(0xb8)
122c66ec88fSEmmanuel Vadot 
123c66ec88fSEmmanuel Vadot /* gmac clocks */
124c66ec88fSEmmanuel Vadot #define DRA7_GMAC_CLKCTRL_OFFSET	0xd0
125c66ec88fSEmmanuel Vadot #define DRA7_GMAC_CLKCTRL_INDEX(offset)	((offset) - DRA7_GMAC_CLKCTRL_OFFSET)
126c66ec88fSEmmanuel Vadot #define DRA7_GMAC_GMAC_CLKCTRL	DRA7_GMAC_CLKCTRL_INDEX(0xd0)
127c66ec88fSEmmanuel Vadot 
128c66ec88fSEmmanuel Vadot /* l4per clocks */
129c66ec88fSEmmanuel Vadot #define DRA7_L4PER_CLKCTRL_OFFSET	0x28
130c66ec88fSEmmanuel Vadot #define DRA7_L4PER_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER_CLKCTRL_OFFSET)
131c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER10_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x28)
132c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER11_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x30)
133c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x38)
134c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x40)
135c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x48)
136c66ec88fSEmmanuel Vadot #define DRA7_L4PER_TIMER9_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x50)
137c66ec88fSEmmanuel Vadot #define DRA7_L4PER_ELM_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x58)
138c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x60)
139c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x68)
140c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x70)
141c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO5_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x78)
142c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO6_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x80)
143c66ec88fSEmmanuel Vadot #define DRA7_L4PER_HDQ1W_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x88)
144c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xa0)
145c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xa8)
146c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xb0)
147c66ec88fSEmmanuel Vadot #define DRA7_L4PER_I2C4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xb8)
148c66ec88fSEmmanuel Vadot #define DRA7_L4PER_L4_PER1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xc0)
149c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xf0)
150c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0xf8)
151c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x100)
152c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MCSPI4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x108)
153c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO7_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x110)
154c66ec88fSEmmanuel Vadot #define DRA7_L4PER_GPIO8_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x118)
155c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MMC3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x120)
156c66ec88fSEmmanuel Vadot #define DRA7_L4PER_MMC4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x128)
157c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART1_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x140)
158c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART2_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x148)
159c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART3_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x150)
160c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART4_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x158)
161c66ec88fSEmmanuel Vadot #define DRA7_L4PER_UART5_CLKCTRL	DRA7_L4PER_CLKCTRL_INDEX(0x170)
162c66ec88fSEmmanuel Vadot 
163c66ec88fSEmmanuel Vadot /* l4sec clocks */
164c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_CLKCTRL_OFFSET	0x1a0
165c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4SEC_CLKCTRL_OFFSET)
166c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_AES1_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1a0)
167c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_AES2_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1a8)
168c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_DES_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1b0)
169c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_RNG_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1c0)
170c66ec88fSEmmanuel Vadot #define DRA7_L4SEC_SHAM_CLKCTRL	DRA7_L4SEC_CLKCTRL_INDEX(0x1c8)
1716be33864SEmmanuel Vadot #define DRA7_L4SEC_SHAM2_CLKCTRL DRA7_L4SEC_CLKCTRL_INDEX(0x1f8)
172c66ec88fSEmmanuel Vadot 
173c66ec88fSEmmanuel Vadot /* l4per2 clocks */
174c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_CLKCTRL_OFFSET	0xc
175c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER2_CLKCTRL_OFFSET)
176c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_L4_PER2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0xc)
177c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_PRUSS1_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x18)
178c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_PRUSS2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x20)
179c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS1_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x90)
180c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x98)
181c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_EPWMSS0_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0xc4)
182c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_QSPI_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x138)
183c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x160)
184c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP3_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x168)
185c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP5_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x178)
186c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP8_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x190)
187c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP4_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x198)
188c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART7_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1d0)
189c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART8_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1e0)
190c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_UART9_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1e8)
191c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_DCAN2_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x1f0)
192c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP6_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x204)
193c66ec88fSEmmanuel Vadot #define DRA7_L4PER2_MCASP7_CLKCTRL	DRA7_L4PER2_CLKCTRL_INDEX(0x208)
194c66ec88fSEmmanuel Vadot 
195c66ec88fSEmmanuel Vadot /* l4per3 clocks */
196c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_CLKCTRL_OFFSET	0x14
197c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_CLKCTRL_INDEX(offset)	((offset) - DRA7_L4PER3_CLKCTRL_OFFSET)
198c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_L4_PER3_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0x14)
199c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER13_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xc8)
200c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER14_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xd0)
201c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER15_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0xd8)
202c66ec88fSEmmanuel Vadot #define DRA7_L4PER3_TIMER16_CLKCTRL	DRA7_L4PER3_CLKCTRL_INDEX(0x130)
203c66ec88fSEmmanuel Vadot 
204c66ec88fSEmmanuel Vadot /* wkupaon clocks */
205c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_L4_WKUP_CLKCTRL	DRA7_CLKCTRL_INDEX(0x20)
206c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_WD_TIMER2_CLKCTRL	DRA7_CLKCTRL_INDEX(0x30)
207c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_GPIO1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x38)
208c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_TIMER1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x40)
209c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_TIMER12_CLKCTRL	DRA7_CLKCTRL_INDEX(0x48)
210c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_COUNTER_32K_CLKCTRL	DRA7_CLKCTRL_INDEX(0x50)
211c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_UART10_CLKCTRL	DRA7_CLKCTRL_INDEX(0x80)
212c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_DCAN1_CLKCTRL	DRA7_CLKCTRL_INDEX(0x88)
213c66ec88fSEmmanuel Vadot #define DRA7_WKUPAON_ADC_CLKCTRL	DRA7_CLKCTRL_INDEX(0xa0)
214c66ec88fSEmmanuel Vadot 
215c66ec88fSEmmanuel Vadot #endif
216