1c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ 2c66ec88fSEmmanuel Vadot /* 3c66ec88fSEmmanuel Vadot * Meson-AXG clock tree IDs 4c66ec88fSEmmanuel Vadot * 5c66ec88fSEmmanuel Vadot * Copyright (c) 2017 Amlogic, Inc. All rights reserved. 6c66ec88fSEmmanuel Vadot */ 7c66ec88fSEmmanuel Vadot 8c66ec88fSEmmanuel Vadot #ifndef __AXG_CLKC_H 9c66ec88fSEmmanuel Vadot #define __AXG_CLKC_H 10c66ec88fSEmmanuel Vadot 11c66ec88fSEmmanuel Vadot #define CLKID_SYS_PLL 0 12c66ec88fSEmmanuel Vadot #define CLKID_FIXED_PLL 1 13c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV2 2 14c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV3 3 15c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV4 4 16c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV5 5 17c66ec88fSEmmanuel Vadot #define CLKID_FCLK_DIV7 6 18c66ec88fSEmmanuel Vadot #define CLKID_GP0_PLL 7 19*aa1a8ff2SEmmanuel Vadot #define CLKID_MPEG_SEL 8 20*aa1a8ff2SEmmanuel Vadot #define CLKID_MPEG_DIV 9 21c66ec88fSEmmanuel Vadot #define CLKID_CLK81 10 22c66ec88fSEmmanuel Vadot #define CLKID_MPLL0 11 23c66ec88fSEmmanuel Vadot #define CLKID_MPLL1 12 24c66ec88fSEmmanuel Vadot #define CLKID_MPLL2 13 25c66ec88fSEmmanuel Vadot #define CLKID_MPLL3 14 26c66ec88fSEmmanuel Vadot #define CLKID_DDR 15 27c66ec88fSEmmanuel Vadot #define CLKID_AUDIO_LOCKER 16 28c66ec88fSEmmanuel Vadot #define CLKID_MIPI_DSI_HOST 17 29c66ec88fSEmmanuel Vadot #define CLKID_ISA 18 30c66ec88fSEmmanuel Vadot #define CLKID_PL301 19 31c66ec88fSEmmanuel Vadot #define CLKID_PERIPHS 20 32c66ec88fSEmmanuel Vadot #define CLKID_SPICC0 21 33c66ec88fSEmmanuel Vadot #define CLKID_I2C 22 34c66ec88fSEmmanuel Vadot #define CLKID_RNG0 23 35c66ec88fSEmmanuel Vadot #define CLKID_UART0 24 36c66ec88fSEmmanuel Vadot #define CLKID_MIPI_DSI_PHY 25 37c66ec88fSEmmanuel Vadot #define CLKID_SPICC1 26 38c66ec88fSEmmanuel Vadot #define CLKID_PCIE_A 27 39c66ec88fSEmmanuel Vadot #define CLKID_PCIE_B 28 40c66ec88fSEmmanuel Vadot #define CLKID_HIU_IFACE 29 41c66ec88fSEmmanuel Vadot #define CLKID_ASSIST_MISC 30 42c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_B 31 43c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_C 32 44c66ec88fSEmmanuel Vadot #define CLKID_DMA 33 45c66ec88fSEmmanuel Vadot #define CLKID_SPI 34 46c66ec88fSEmmanuel Vadot #define CLKID_AUDIO 35 47c66ec88fSEmmanuel Vadot #define CLKID_ETH 36 48c66ec88fSEmmanuel Vadot #define CLKID_UART1 37 49c66ec88fSEmmanuel Vadot #define CLKID_G2D 38 50c66ec88fSEmmanuel Vadot #define CLKID_USB0 39 51c66ec88fSEmmanuel Vadot #define CLKID_USB1 40 52c66ec88fSEmmanuel Vadot #define CLKID_RESET 41 53c66ec88fSEmmanuel Vadot #define CLKID_USB 42 54c66ec88fSEmmanuel Vadot #define CLKID_AHB_ARB0 43 55c66ec88fSEmmanuel Vadot #define CLKID_EFUSE 44 56c66ec88fSEmmanuel Vadot #define CLKID_BOOT_ROM 45 57c66ec88fSEmmanuel Vadot #define CLKID_AHB_DATA_BUS 46 58c66ec88fSEmmanuel Vadot #define CLKID_AHB_CTRL_BUS 47 59c66ec88fSEmmanuel Vadot #define CLKID_USB1_DDR_BRIDGE 48 60c66ec88fSEmmanuel Vadot #define CLKID_USB0_DDR_BRIDGE 49 61c66ec88fSEmmanuel Vadot #define CLKID_MMC_PCLK 50 62c66ec88fSEmmanuel Vadot #define CLKID_VPU_INTR 51 63c66ec88fSEmmanuel Vadot #define CLKID_SEC_AHB_AHB3_BRIDGE 52 64c66ec88fSEmmanuel Vadot #define CLKID_GIC 53 65c66ec88fSEmmanuel Vadot #define CLKID_AO_MEDIA_CPU 54 66c66ec88fSEmmanuel Vadot #define CLKID_AO_AHB_SRAM 55 67c66ec88fSEmmanuel Vadot #define CLKID_AO_AHB_BUS 56 68c66ec88fSEmmanuel Vadot #define CLKID_AO_IFACE 57 69c66ec88fSEmmanuel Vadot #define CLKID_AO_I2C 58 70c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0 59 71c66ec88fSEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0 60 72*aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0_SEL 61 73*aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_B_CLK0_DIV 62 74*aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0_SEL 63 75*aa1a8ff2SEmmanuel Vadot #define CLKID_SD_EMMC_C_CLK0_DIV 64 76*aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL0_DIV 65 77*aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL1_DIV 66 78*aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL2_DIV 67 79*aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL3_DIV 68 80c66ec88fSEmmanuel Vadot #define CLKID_HIFI_PLL 69 81*aa1a8ff2SEmmanuel Vadot #define CLKID_MPLL_PREDIV 70 82*aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV2_DIV 71 83*aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV3_DIV 72 84*aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV4_DIV 73 85*aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV5_DIV 74 86*aa1a8ff2SEmmanuel Vadot #define CLKID_FCLK_DIV7_DIV 75 87*aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL 76 88*aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_MUX 77 89*aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_REF 78 90c66ec88fSEmmanuel Vadot #define CLKID_PCIE_CML_EN0 79 91c66ec88fSEmmanuel Vadot #define CLKID_PCIE_CML_EN1 80 92*aa1a8ff2SEmmanuel Vadot #define CLKID_GEN_CLK_SEL 82 93*aa1a8ff2SEmmanuel Vadot #define CLKID_GEN_CLK_DIV 83 94c66ec88fSEmmanuel Vadot #define CLKID_GEN_CLK 84 95*aa1a8ff2SEmmanuel Vadot #define CLKID_SYS_PLL_DCO 85 96*aa1a8ff2SEmmanuel Vadot #define CLKID_FIXED_PLL_DCO 86 97*aa1a8ff2SEmmanuel Vadot #define CLKID_GP0_PLL_DCO 87 98*aa1a8ff2SEmmanuel Vadot #define CLKID_HIFI_PLL_DCO 88 99*aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL_DCO 89 100*aa1a8ff2SEmmanuel Vadot #define CLKID_PCIE_PLL_OD 90 101*aa1a8ff2SEmmanuel Vadot #define CLKID_VPU_0_DIV 91 1025def4c47SEmmanuel Vadot #define CLKID_VPU_0_SEL 92 1035def4c47SEmmanuel Vadot #define CLKID_VPU_0 93 104*aa1a8ff2SEmmanuel Vadot #define CLKID_VPU_1_DIV 94 1055def4c47SEmmanuel Vadot #define CLKID_VPU_1_SEL 95 1065def4c47SEmmanuel Vadot #define CLKID_VPU_1 96 1075def4c47SEmmanuel Vadot #define CLKID_VPU 97 108*aa1a8ff2SEmmanuel Vadot #define CLKID_VAPB_0_DIV 98 1095def4c47SEmmanuel Vadot #define CLKID_VAPB_0_SEL 99 1105def4c47SEmmanuel Vadot #define CLKID_VAPB_0 100 111*aa1a8ff2SEmmanuel Vadot #define CLKID_VAPB_1_DIV 101 1125def4c47SEmmanuel Vadot #define CLKID_VAPB_1_SEL 102 1135def4c47SEmmanuel Vadot #define CLKID_VAPB_1 103 1145def4c47SEmmanuel Vadot #define CLKID_VAPB_SEL 104 1155def4c47SEmmanuel Vadot #define CLKID_VAPB 105 1165def4c47SEmmanuel Vadot #define CLKID_VCLK 106 1175def4c47SEmmanuel Vadot #define CLKID_VCLK2 107 118*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_SEL 108 119*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_SEL 109 120*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_INPUT 110 121*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_INPUT 111 122*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV 112 123*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV 113 124*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV2_EN 114 125*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV4_EN 115 126*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV6_EN 116 127*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK_DIV12_EN 117 128*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV2_EN 118 129*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV4_EN 119 130*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV6_EN 120 131*aa1a8ff2SEmmanuel Vadot #define CLKID_VCLK2_DIV12_EN 121 1325def4c47SEmmanuel Vadot #define CLKID_VCLK_DIV1 122 1335def4c47SEmmanuel Vadot #define CLKID_VCLK_DIV2 123 1345def4c47SEmmanuel Vadot #define CLKID_VCLK_DIV4 124 1355def4c47SEmmanuel Vadot #define CLKID_VCLK_DIV6 125 1365def4c47SEmmanuel Vadot #define CLKID_VCLK_DIV12 126 1375def4c47SEmmanuel Vadot #define CLKID_VCLK2_DIV1 127 1385def4c47SEmmanuel Vadot #define CLKID_VCLK2_DIV2 128 1395def4c47SEmmanuel Vadot #define CLKID_VCLK2_DIV4 129 1405def4c47SEmmanuel Vadot #define CLKID_VCLK2_DIV6 130 1415def4c47SEmmanuel Vadot #define CLKID_VCLK2_DIV12 131 142*aa1a8ff2SEmmanuel Vadot #define CLKID_CTS_ENCL_SEL 132 1435def4c47SEmmanuel Vadot #define CLKID_CTS_ENCL 133 144*aa1a8ff2SEmmanuel Vadot #define CLKID_VDIN_MEAS_SEL 134 145*aa1a8ff2SEmmanuel Vadot #define CLKID_VDIN_MEAS_DIV 135 1465def4c47SEmmanuel Vadot #define CLKID_VDIN_MEAS 136 147c66ec88fSEmmanuel Vadot 148c66ec88fSEmmanuel Vadot #endif /* __AXG_CLKC_H */ 149