xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/clock/amlogic,c3-pll-clkc.h (revision 0e8011faf58b743cc652e3b2ad0f7671227610df)
1*0e8011faSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR MIT) */
2*0e8011faSEmmanuel Vadot /*
3*0e8011faSEmmanuel Vadot  * Copyright (c) 2023 Amlogic, Inc. All rights reserved.
4*0e8011faSEmmanuel Vadot  * Author: Chuan Liu <chuan.liu@amlogic.com>
5*0e8011faSEmmanuel Vadot  */
6*0e8011faSEmmanuel Vadot 
7*0e8011faSEmmanuel Vadot #ifndef _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H
8*0e8011faSEmmanuel Vadot #define _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H
9*0e8011faSEmmanuel Vadot 
10*0e8011faSEmmanuel Vadot #define CLKID_FCLK_50M_EN			0
11*0e8011faSEmmanuel Vadot #define CLKID_FCLK_50M				1
12*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV2_DIV			2
13*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV2				3
14*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV2P5_DIV			4
15*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV2P5			5
16*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV3_DIV			6
17*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV3				7
18*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV4_DIV			8
19*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV4				9
20*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV5_DIV			10
21*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV5				11
22*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV7_DIV			12
23*0e8011faSEmmanuel Vadot #define CLKID_FCLK_DIV7				13
24*0e8011faSEmmanuel Vadot #define CLKID_GP0_PLL_DCO			14
25*0e8011faSEmmanuel Vadot #define CLKID_GP0_PLL				15
26*0e8011faSEmmanuel Vadot #define CLKID_HIFI_PLL_DCO			16
27*0e8011faSEmmanuel Vadot #define CLKID_HIFI_PLL				17
28*0e8011faSEmmanuel Vadot #define CLKID_MCLK_PLL_DCO			18
29*0e8011faSEmmanuel Vadot #define CLKID_MCLK_PLL_OD			19
30*0e8011faSEmmanuel Vadot #define CLKID_MCLK_PLL				20
31*0e8011faSEmmanuel Vadot #define CLKID_MCLK0_SEL				21
32*0e8011faSEmmanuel Vadot #define CLKID_MCLK0_SEL_EN			22
33*0e8011faSEmmanuel Vadot #define CLKID_MCLK0_DIV				23
34*0e8011faSEmmanuel Vadot #define CLKID_MCLK0				24
35*0e8011faSEmmanuel Vadot #define CLKID_MCLK1_SEL				25
36*0e8011faSEmmanuel Vadot #define CLKID_MCLK1_SEL_EN			26
37*0e8011faSEmmanuel Vadot #define CLKID_MCLK1_DIV				27
38*0e8011faSEmmanuel Vadot #define CLKID_MCLK1				28
39*0e8011faSEmmanuel Vadot 
40*0e8011faSEmmanuel Vadot #endif  /* _DT_BINDINGS_CLOCK_AMLOGIC_C3_PLL_CLKC_H */
41