xref: /freebsd-src/contrib/llvm-project/llvm/lib/TargetParser/Host.cpp (revision 5678d1d98a348f315453555377ccb28821a2ffcd)
1bdd1243dSDimitry Andric //===-- Host.cpp - Implement OS Host Detection ------------------*- C++ -*-===//
2bdd1243dSDimitry Andric //
3bdd1243dSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4bdd1243dSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5bdd1243dSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6bdd1243dSDimitry Andric //
7bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
8bdd1243dSDimitry Andric //
9bdd1243dSDimitry Andric //  This file implements the operating system Host detection.
10bdd1243dSDimitry Andric //
11bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
12bdd1243dSDimitry Andric 
13bdd1243dSDimitry Andric #include "llvm/TargetParser/Host.h"
14bdd1243dSDimitry Andric #include "llvm/ADT/SmallVector.h"
15bdd1243dSDimitry Andric #include "llvm/ADT/StringMap.h"
16bdd1243dSDimitry Andric #include "llvm/ADT/StringRef.h"
17bdd1243dSDimitry Andric #include "llvm/ADT/StringSwitch.h"
18bdd1243dSDimitry Andric #include "llvm/Config/llvm-config.h"
19bdd1243dSDimitry Andric #include "llvm/Support/MemoryBuffer.h"
20bdd1243dSDimitry Andric #include "llvm/Support/raw_ostream.h"
21bdd1243dSDimitry Andric #include "llvm/TargetParser/Triple.h"
22bdd1243dSDimitry Andric #include "llvm/TargetParser/X86TargetParser.h"
23bdd1243dSDimitry Andric #include <string.h>
24bdd1243dSDimitry Andric 
25bdd1243dSDimitry Andric // Include the platform-specific parts of this class.
26bdd1243dSDimitry Andric #ifdef LLVM_ON_UNIX
27bdd1243dSDimitry Andric #include "Unix/Host.inc"
28bdd1243dSDimitry Andric #include <sched.h>
29bdd1243dSDimitry Andric #endif
30bdd1243dSDimitry Andric #ifdef _WIN32
31bdd1243dSDimitry Andric #include "Windows/Host.inc"
32bdd1243dSDimitry Andric #endif
33bdd1243dSDimitry Andric #ifdef _MSC_VER
34bdd1243dSDimitry Andric #include <intrin.h>
35bdd1243dSDimitry Andric #endif
36bdd1243dSDimitry Andric #ifdef __MVS__
37bdd1243dSDimitry Andric #include "llvm/Support/BCD.h"
38bdd1243dSDimitry Andric #endif
39bdd1243dSDimitry Andric #if defined(__APPLE__)
40bdd1243dSDimitry Andric #include <mach/host_info.h>
41bdd1243dSDimitry Andric #include <mach/mach.h>
42bdd1243dSDimitry Andric #include <mach/mach_host.h>
43bdd1243dSDimitry Andric #include <mach/machine.h>
44bdd1243dSDimitry Andric #include <sys/param.h>
45bdd1243dSDimitry Andric #include <sys/sysctl.h>
46bdd1243dSDimitry Andric #endif
47bdd1243dSDimitry Andric #ifdef _AIX
48bdd1243dSDimitry Andric #include <sys/systemcfg.h>
49bdd1243dSDimitry Andric #endif
50bdd1243dSDimitry Andric #if defined(__sun__) && defined(__svr4__)
51bdd1243dSDimitry Andric #include <kstat.h>
52bdd1243dSDimitry Andric #endif
53bdd1243dSDimitry Andric 
54bdd1243dSDimitry Andric #define DEBUG_TYPE "host-detection"
55bdd1243dSDimitry Andric 
56bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
57bdd1243dSDimitry Andric //
58bdd1243dSDimitry Andric //  Implementations of the CPU detection routines
59bdd1243dSDimitry Andric //
60bdd1243dSDimitry Andric //===----------------------------------------------------------------------===//
61bdd1243dSDimitry Andric 
62bdd1243dSDimitry Andric using namespace llvm;
63bdd1243dSDimitry Andric 
64bdd1243dSDimitry Andric static std::unique_ptr<llvm::MemoryBuffer>
65bdd1243dSDimitry Andric     LLVM_ATTRIBUTE_UNUSED getProcCpuinfoContent() {
66bdd1243dSDimitry Andric   llvm::ErrorOr<std::unique_ptr<llvm::MemoryBuffer>> Text =
67bdd1243dSDimitry Andric       llvm::MemoryBuffer::getFileAsStream("/proc/cpuinfo");
68bdd1243dSDimitry Andric   if (std::error_code EC = Text.getError()) {
69bdd1243dSDimitry Andric     llvm::errs() << "Can't read "
70bdd1243dSDimitry Andric                  << "/proc/cpuinfo: " << EC.message() << "\n";
71bdd1243dSDimitry Andric     return nullptr;
72bdd1243dSDimitry Andric   }
73bdd1243dSDimitry Andric   return std::move(*Text);
74bdd1243dSDimitry Andric }
75bdd1243dSDimitry Andric 
76bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForPowerPC(StringRef ProcCpuinfoContent) {
77bdd1243dSDimitry Andric   // Access to the Processor Version Register (PVR) on PowerPC is privileged,
78bdd1243dSDimitry Andric   // and so we must use an operating-system interface to determine the current
79bdd1243dSDimitry Andric   // processor type. On Linux, this is exposed through the /proc/cpuinfo file.
80bdd1243dSDimitry Andric   const char *generic = "generic";
81bdd1243dSDimitry Andric 
82bdd1243dSDimitry Andric   // The cpu line is second (after the 'processor: 0' line), so if this
83bdd1243dSDimitry Andric   // buffer is too small then something has changed (or is wrong).
84bdd1243dSDimitry Andric   StringRef::const_iterator CPUInfoStart = ProcCpuinfoContent.begin();
85bdd1243dSDimitry Andric   StringRef::const_iterator CPUInfoEnd = ProcCpuinfoContent.end();
86bdd1243dSDimitry Andric 
87bdd1243dSDimitry Andric   StringRef::const_iterator CIP = CPUInfoStart;
88bdd1243dSDimitry Andric 
89bdd1243dSDimitry Andric   StringRef::const_iterator CPUStart = nullptr;
90bdd1243dSDimitry Andric   size_t CPULen = 0;
91bdd1243dSDimitry Andric 
92bdd1243dSDimitry Andric   // We need to find the first line which starts with cpu, spaces, and a colon.
93bdd1243dSDimitry Andric   // After the colon, there may be some additional spaces and then the cpu type.
94bdd1243dSDimitry Andric   while (CIP < CPUInfoEnd && CPUStart == nullptr) {
95bdd1243dSDimitry Andric     if (CIP < CPUInfoEnd && *CIP == '\n')
96bdd1243dSDimitry Andric       ++CIP;
97bdd1243dSDimitry Andric 
98bdd1243dSDimitry Andric     if (CIP < CPUInfoEnd && *CIP == 'c') {
99bdd1243dSDimitry Andric       ++CIP;
100bdd1243dSDimitry Andric       if (CIP < CPUInfoEnd && *CIP == 'p') {
101bdd1243dSDimitry Andric         ++CIP;
102bdd1243dSDimitry Andric         if (CIP < CPUInfoEnd && *CIP == 'u') {
103bdd1243dSDimitry Andric           ++CIP;
104bdd1243dSDimitry Andric           while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
105bdd1243dSDimitry Andric             ++CIP;
106bdd1243dSDimitry Andric 
107bdd1243dSDimitry Andric           if (CIP < CPUInfoEnd && *CIP == ':') {
108bdd1243dSDimitry Andric             ++CIP;
109bdd1243dSDimitry Andric             while (CIP < CPUInfoEnd && (*CIP == ' ' || *CIP == '\t'))
110bdd1243dSDimitry Andric               ++CIP;
111bdd1243dSDimitry Andric 
112bdd1243dSDimitry Andric             if (CIP < CPUInfoEnd) {
113bdd1243dSDimitry Andric               CPUStart = CIP;
114bdd1243dSDimitry Andric               while (CIP < CPUInfoEnd && (*CIP != ' ' && *CIP != '\t' &&
115bdd1243dSDimitry Andric                                           *CIP != ',' && *CIP != '\n'))
116bdd1243dSDimitry Andric                 ++CIP;
117bdd1243dSDimitry Andric               CPULen = CIP - CPUStart;
118bdd1243dSDimitry Andric             }
119bdd1243dSDimitry Andric           }
120bdd1243dSDimitry Andric         }
121bdd1243dSDimitry Andric       }
122bdd1243dSDimitry Andric     }
123bdd1243dSDimitry Andric 
124bdd1243dSDimitry Andric     if (CPUStart == nullptr)
125bdd1243dSDimitry Andric       while (CIP < CPUInfoEnd && *CIP != '\n')
126bdd1243dSDimitry Andric         ++CIP;
127bdd1243dSDimitry Andric   }
128bdd1243dSDimitry Andric 
129bdd1243dSDimitry Andric   if (CPUStart == nullptr)
130bdd1243dSDimitry Andric     return generic;
131bdd1243dSDimitry Andric 
132bdd1243dSDimitry Andric   return StringSwitch<const char *>(StringRef(CPUStart, CPULen))
133bdd1243dSDimitry Andric       .Case("604e", "604e")
134bdd1243dSDimitry Andric       .Case("604", "604")
135bdd1243dSDimitry Andric       .Case("7400", "7400")
136bdd1243dSDimitry Andric       .Case("7410", "7400")
137bdd1243dSDimitry Andric       .Case("7447", "7400")
138bdd1243dSDimitry Andric       .Case("7455", "7450")
139bdd1243dSDimitry Andric       .Case("G4", "g4")
140bdd1243dSDimitry Andric       .Case("POWER4", "970")
141bdd1243dSDimitry Andric       .Case("PPC970FX", "970")
142bdd1243dSDimitry Andric       .Case("PPC970MP", "970")
143bdd1243dSDimitry Andric       .Case("G5", "g5")
144bdd1243dSDimitry Andric       .Case("POWER5", "g5")
145bdd1243dSDimitry Andric       .Case("A2", "a2")
146bdd1243dSDimitry Andric       .Case("POWER6", "pwr6")
147bdd1243dSDimitry Andric       .Case("POWER7", "pwr7")
148bdd1243dSDimitry Andric       .Case("POWER8", "pwr8")
149bdd1243dSDimitry Andric       .Case("POWER8E", "pwr8")
150bdd1243dSDimitry Andric       .Case("POWER8NVL", "pwr8")
151bdd1243dSDimitry Andric       .Case("POWER9", "pwr9")
152bdd1243dSDimitry Andric       .Case("POWER10", "pwr10")
153bdd1243dSDimitry Andric       // FIXME: If we get a simulator or machine with the capabilities of
154bdd1243dSDimitry Andric       // mcpu=future, we should revisit this and add the name reported by the
155bdd1243dSDimitry Andric       // simulator/machine.
156bdd1243dSDimitry Andric       .Default(generic);
157bdd1243dSDimitry Andric }
158bdd1243dSDimitry Andric 
159bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForARM(StringRef ProcCpuinfoContent) {
160bdd1243dSDimitry Andric   // The cpuid register on arm is not accessible from user space. On Linux,
161bdd1243dSDimitry Andric   // it is exposed through the /proc/cpuinfo file.
162bdd1243dSDimitry Andric 
163bdd1243dSDimitry Andric   // Read 32 lines from /proc/cpuinfo, which should contain the CPU part line
164bdd1243dSDimitry Andric   // in all cases.
165bdd1243dSDimitry Andric   SmallVector<StringRef, 32> Lines;
166bdd1243dSDimitry Andric   ProcCpuinfoContent.split(Lines, "\n");
167bdd1243dSDimitry Andric 
168bdd1243dSDimitry Andric   // Look for the CPU implementer line.
169bdd1243dSDimitry Andric   StringRef Implementer;
170bdd1243dSDimitry Andric   StringRef Hardware;
171bdd1243dSDimitry Andric   StringRef Part;
172bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
1735f757f3fSDimitry Andric     if (Lines[I].starts_with("CPU implementer"))
174bdd1243dSDimitry Andric       Implementer = Lines[I].substr(15).ltrim("\t :");
1755f757f3fSDimitry Andric     if (Lines[I].starts_with("Hardware"))
176bdd1243dSDimitry Andric       Hardware = Lines[I].substr(8).ltrim("\t :");
1775f757f3fSDimitry Andric     if (Lines[I].starts_with("CPU part"))
178bdd1243dSDimitry Andric       Part = Lines[I].substr(8).ltrim("\t :");
179bdd1243dSDimitry Andric   }
180bdd1243dSDimitry Andric 
181bdd1243dSDimitry Andric   if (Implementer == "0x41") { // ARM Ltd.
182bdd1243dSDimitry Andric     // MSM8992/8994 may give cpu part for the core that the kernel is running on,
183bdd1243dSDimitry Andric     // which is undeterministic and wrong. Always return cortex-a53 for these SoC.
1845f757f3fSDimitry Andric     if (Hardware.ends_with("MSM8994") || Hardware.ends_with("MSM8996"))
185bdd1243dSDimitry Andric       return "cortex-a53";
186bdd1243dSDimitry Andric 
187bdd1243dSDimitry Andric 
188bdd1243dSDimitry Andric     // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
189bdd1243dSDimitry Andric     // values correspond to the "Part number" in the CP15/c0 register. The
190bdd1243dSDimitry Andric     // contents are specified in the various processor manuals.
191bdd1243dSDimitry Andric     // This corresponds to the Main ID Register in Technical Reference Manuals.
192bdd1243dSDimitry Andric     // and is used in programs like sys-utils
193bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
194bdd1243dSDimitry Andric         .Case("0x926", "arm926ej-s")
195bdd1243dSDimitry Andric         .Case("0xb02", "mpcore")
196bdd1243dSDimitry Andric         .Case("0xb36", "arm1136j-s")
197bdd1243dSDimitry Andric         .Case("0xb56", "arm1156t2-s")
198bdd1243dSDimitry Andric         .Case("0xb76", "arm1176jz-s")
199bdd1243dSDimitry Andric         .Case("0xc08", "cortex-a8")
200bdd1243dSDimitry Andric         .Case("0xc09", "cortex-a9")
201bdd1243dSDimitry Andric         .Case("0xc0f", "cortex-a15")
202bdd1243dSDimitry Andric         .Case("0xc20", "cortex-m0")
203bdd1243dSDimitry Andric         .Case("0xc23", "cortex-m3")
204bdd1243dSDimitry Andric         .Case("0xc24", "cortex-m4")
2055f757f3fSDimitry Andric         .Case("0xd24", "cortex-m52")
206bdd1243dSDimitry Andric         .Case("0xd22", "cortex-m55")
207bdd1243dSDimitry Andric         .Case("0xd02", "cortex-a34")
208bdd1243dSDimitry Andric         .Case("0xd04", "cortex-a35")
209bdd1243dSDimitry Andric         .Case("0xd03", "cortex-a53")
210bdd1243dSDimitry Andric         .Case("0xd05", "cortex-a55")
211bdd1243dSDimitry Andric         .Case("0xd46", "cortex-a510")
2125f757f3fSDimitry Andric         .Case("0xd80", "cortex-a520")
213bdd1243dSDimitry Andric         .Case("0xd07", "cortex-a57")
214bdd1243dSDimitry Andric         .Case("0xd08", "cortex-a72")
215bdd1243dSDimitry Andric         .Case("0xd09", "cortex-a73")
216bdd1243dSDimitry Andric         .Case("0xd0a", "cortex-a75")
217bdd1243dSDimitry Andric         .Case("0xd0b", "cortex-a76")
218bdd1243dSDimitry Andric         .Case("0xd0d", "cortex-a77")
219bdd1243dSDimitry Andric         .Case("0xd41", "cortex-a78")
220bdd1243dSDimitry Andric         .Case("0xd47", "cortex-a710")
221bdd1243dSDimitry Andric         .Case("0xd4d", "cortex-a715")
2225f757f3fSDimitry Andric         .Case("0xd81", "cortex-a720")
223bdd1243dSDimitry Andric         .Case("0xd44", "cortex-x1")
224bdd1243dSDimitry Andric         .Case("0xd4c", "cortex-x1c")
225bdd1243dSDimitry Andric         .Case("0xd48", "cortex-x2")
226bdd1243dSDimitry Andric         .Case("0xd4e", "cortex-x3")
2275f757f3fSDimitry Andric         .Case("0xd82", "cortex-x4")
228bdd1243dSDimitry Andric         .Case("0xd0c", "neoverse-n1")
229bdd1243dSDimitry Andric         .Case("0xd49", "neoverse-n2")
230bdd1243dSDimitry Andric         .Case("0xd40", "neoverse-v1")
231bdd1243dSDimitry Andric         .Case("0xd4f", "neoverse-v2")
232bdd1243dSDimitry Andric         .Default("generic");
233bdd1243dSDimitry Andric   }
234bdd1243dSDimitry Andric 
235bdd1243dSDimitry Andric   if (Implementer == "0x42" || Implementer == "0x43") { // Broadcom | Cavium.
236bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
237bdd1243dSDimitry Andric       .Case("0x516", "thunderx2t99")
238bdd1243dSDimitry Andric       .Case("0x0516", "thunderx2t99")
239bdd1243dSDimitry Andric       .Case("0xaf", "thunderx2t99")
240bdd1243dSDimitry Andric       .Case("0x0af", "thunderx2t99")
241bdd1243dSDimitry Andric       .Case("0xa1", "thunderxt88")
242bdd1243dSDimitry Andric       .Case("0x0a1", "thunderxt88")
243bdd1243dSDimitry Andric       .Default("generic");
244bdd1243dSDimitry Andric   }
245bdd1243dSDimitry Andric 
246bdd1243dSDimitry Andric   if (Implementer == "0x46") { // Fujitsu Ltd.
247bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
248bdd1243dSDimitry Andric       .Case("0x001", "a64fx")
249bdd1243dSDimitry Andric       .Default("generic");
250bdd1243dSDimitry Andric   }
251bdd1243dSDimitry Andric 
252bdd1243dSDimitry Andric   if (Implementer == "0x4e") { // NVIDIA Corporation
253bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
254bdd1243dSDimitry Andric         .Case("0x004", "carmel")
255bdd1243dSDimitry Andric         .Default("generic");
256bdd1243dSDimitry Andric   }
257bdd1243dSDimitry Andric 
258bdd1243dSDimitry Andric   if (Implementer == "0x48") // HiSilicon Technologies, Inc.
259bdd1243dSDimitry Andric     // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
260bdd1243dSDimitry Andric     // values correspond to the "Part number" in the CP15/c0 register. The
261bdd1243dSDimitry Andric     // contents are specified in the various processor manuals.
262bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
263bdd1243dSDimitry Andric       .Case("0xd01", "tsv110")
264bdd1243dSDimitry Andric       .Default("generic");
265bdd1243dSDimitry Andric 
266bdd1243dSDimitry Andric   if (Implementer == "0x51") // Qualcomm Technologies, Inc.
267bdd1243dSDimitry Andric     // The CPU part is a 3 digit hexadecimal number with a 0x prefix. The
268bdd1243dSDimitry Andric     // values correspond to the "Part number" in the CP15/c0 register. The
269bdd1243dSDimitry Andric     // contents are specified in the various processor manuals.
270bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
271bdd1243dSDimitry Andric         .Case("0x06f", "krait") // APQ8064
272bdd1243dSDimitry Andric         .Case("0x201", "kryo")
273bdd1243dSDimitry Andric         .Case("0x205", "kryo")
274bdd1243dSDimitry Andric         .Case("0x211", "kryo")
275bdd1243dSDimitry Andric         .Case("0x800", "cortex-a73") // Kryo 2xx Gold
276bdd1243dSDimitry Andric         .Case("0x801", "cortex-a73") // Kryo 2xx Silver
277bdd1243dSDimitry Andric         .Case("0x802", "cortex-a75") // Kryo 3xx Gold
278bdd1243dSDimitry Andric         .Case("0x803", "cortex-a75") // Kryo 3xx Silver
279bdd1243dSDimitry Andric         .Case("0x804", "cortex-a76") // Kryo 4xx Gold
280bdd1243dSDimitry Andric         .Case("0x805", "cortex-a76") // Kryo 4xx/5xx Silver
281bdd1243dSDimitry Andric         .Case("0xc00", "falkor")
282bdd1243dSDimitry Andric         .Case("0xc01", "saphira")
283bdd1243dSDimitry Andric         .Default("generic");
284bdd1243dSDimitry Andric   if (Implementer == "0x53") { // Samsung Electronics Co., Ltd.
285bdd1243dSDimitry Andric     // The Exynos chips have a convoluted ID scheme that doesn't seem to follow
286bdd1243dSDimitry Andric     // any predictive pattern across variants and parts.
287bdd1243dSDimitry Andric     unsigned Variant = 0, Part = 0;
288bdd1243dSDimitry Andric 
289bdd1243dSDimitry Andric     // Look for the CPU variant line, whose value is a 1 digit hexadecimal
290bdd1243dSDimitry Andric     // number, corresponding to the Variant bits in the CP15/C0 register.
291bdd1243dSDimitry Andric     for (auto I : Lines)
292bdd1243dSDimitry Andric       if (I.consume_front("CPU variant"))
293bdd1243dSDimitry Andric         I.ltrim("\t :").getAsInteger(0, Variant);
294bdd1243dSDimitry Andric 
295bdd1243dSDimitry Andric     // Look for the CPU part line, whose value is a 3 digit hexadecimal
296bdd1243dSDimitry Andric     // number, corresponding to the PartNum bits in the CP15/C0 register.
297bdd1243dSDimitry Andric     for (auto I : Lines)
298bdd1243dSDimitry Andric       if (I.consume_front("CPU part"))
299bdd1243dSDimitry Andric         I.ltrim("\t :").getAsInteger(0, Part);
300bdd1243dSDimitry Andric 
301bdd1243dSDimitry Andric     unsigned Exynos = (Variant << 12) | Part;
302bdd1243dSDimitry Andric     switch (Exynos) {
303bdd1243dSDimitry Andric     default:
304bdd1243dSDimitry Andric       // Default by falling through to Exynos M3.
305bdd1243dSDimitry Andric       [[fallthrough]];
306bdd1243dSDimitry Andric     case 0x1002:
307bdd1243dSDimitry Andric       return "exynos-m3";
308bdd1243dSDimitry Andric     case 0x1003:
309bdd1243dSDimitry Andric       return "exynos-m4";
310bdd1243dSDimitry Andric     }
311bdd1243dSDimitry Andric   }
312bdd1243dSDimitry Andric 
3137a6dacacSDimitry Andric   if (Implementer == "0x6d") { // Microsoft Corporation.
3147a6dacacSDimitry Andric     // The Microsoft Azure Cobalt 100 CPU is handled as a Neoverse N2.
3157a6dacacSDimitry Andric     return StringSwitch<const char *>(Part)
3167a6dacacSDimitry Andric         .Case("0xd49", "neoverse-n2")
3177a6dacacSDimitry Andric         .Default("generic");
3187a6dacacSDimitry Andric   }
3197a6dacacSDimitry Andric 
320bdd1243dSDimitry Andric   if (Implementer == "0xc0") { // Ampere Computing
321bdd1243dSDimitry Andric     return StringSwitch<const char *>(Part)
322bdd1243dSDimitry Andric         .Case("0xac3", "ampere1")
323bdd1243dSDimitry Andric         .Case("0xac4", "ampere1a")
3244c2d3b02SDimitry Andric         .Case("0xac5", "ampere1b")
325bdd1243dSDimitry Andric         .Default("generic");
326bdd1243dSDimitry Andric   }
327bdd1243dSDimitry Andric 
328bdd1243dSDimitry Andric   return "generic";
329bdd1243dSDimitry Andric }
330bdd1243dSDimitry Andric 
331bdd1243dSDimitry Andric namespace {
332bdd1243dSDimitry Andric StringRef getCPUNameFromS390Model(unsigned int Id, bool HaveVectorSupport) {
333bdd1243dSDimitry Andric   switch (Id) {
334bdd1243dSDimitry Andric     case 2064:  // z900 not supported by LLVM
335bdd1243dSDimitry Andric     case 2066:
336bdd1243dSDimitry Andric     case 2084:  // z990 not supported by LLVM
337bdd1243dSDimitry Andric     case 2086:
338bdd1243dSDimitry Andric     case 2094:  // z9-109 not supported by LLVM
339bdd1243dSDimitry Andric     case 2096:
340bdd1243dSDimitry Andric       return "generic";
341bdd1243dSDimitry Andric     case 2097:
342bdd1243dSDimitry Andric     case 2098:
343bdd1243dSDimitry Andric       return "z10";
344bdd1243dSDimitry Andric     case 2817:
345bdd1243dSDimitry Andric     case 2818:
346bdd1243dSDimitry Andric       return "z196";
347bdd1243dSDimitry Andric     case 2827:
348bdd1243dSDimitry Andric     case 2828:
349bdd1243dSDimitry Andric       return "zEC12";
350bdd1243dSDimitry Andric     case 2964:
351bdd1243dSDimitry Andric     case 2965:
352bdd1243dSDimitry Andric       return HaveVectorSupport? "z13" : "zEC12";
353bdd1243dSDimitry Andric     case 3906:
354bdd1243dSDimitry Andric     case 3907:
355bdd1243dSDimitry Andric       return HaveVectorSupport? "z14" : "zEC12";
356bdd1243dSDimitry Andric     case 8561:
357bdd1243dSDimitry Andric     case 8562:
358bdd1243dSDimitry Andric       return HaveVectorSupport? "z15" : "zEC12";
359bdd1243dSDimitry Andric     case 3931:
360bdd1243dSDimitry Andric     case 3932:
361bdd1243dSDimitry Andric     default:
362bdd1243dSDimitry Andric       return HaveVectorSupport? "z16" : "zEC12";
363bdd1243dSDimitry Andric   }
364bdd1243dSDimitry Andric }
365bdd1243dSDimitry Andric } // end anonymous namespace
366bdd1243dSDimitry Andric 
367bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForS390x(StringRef ProcCpuinfoContent) {
368bdd1243dSDimitry Andric   // STIDP is a privileged operation, so use /proc/cpuinfo instead.
369bdd1243dSDimitry Andric 
370bdd1243dSDimitry Andric   // The "processor 0:" line comes after a fair amount of other information,
371bdd1243dSDimitry Andric   // including a cache breakdown, but this should be plenty.
372bdd1243dSDimitry Andric   SmallVector<StringRef, 32> Lines;
373bdd1243dSDimitry Andric   ProcCpuinfoContent.split(Lines, "\n");
374bdd1243dSDimitry Andric 
375bdd1243dSDimitry Andric   // Look for the CPU features.
376bdd1243dSDimitry Andric   SmallVector<StringRef, 32> CPUFeatures;
377bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I)
3785f757f3fSDimitry Andric     if (Lines[I].starts_with("features")) {
379bdd1243dSDimitry Andric       size_t Pos = Lines[I].find(':');
380bdd1243dSDimitry Andric       if (Pos != StringRef::npos) {
381bdd1243dSDimitry Andric         Lines[I].drop_front(Pos + 1).split(CPUFeatures, ' ');
382bdd1243dSDimitry Andric         break;
383bdd1243dSDimitry Andric       }
384bdd1243dSDimitry Andric     }
385bdd1243dSDimitry Andric 
386bdd1243dSDimitry Andric   // We need to check for the presence of vector support independently of
387bdd1243dSDimitry Andric   // the machine type, since we may only use the vector register set when
388bdd1243dSDimitry Andric   // supported by the kernel (and hypervisor).
389bdd1243dSDimitry Andric   bool HaveVectorSupport = false;
390bdd1243dSDimitry Andric   for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
391bdd1243dSDimitry Andric     if (CPUFeatures[I] == "vx")
392bdd1243dSDimitry Andric       HaveVectorSupport = true;
393bdd1243dSDimitry Andric   }
394bdd1243dSDimitry Andric 
395bdd1243dSDimitry Andric   // Now check the processor machine type.
396bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
3975f757f3fSDimitry Andric     if (Lines[I].starts_with("processor ")) {
398bdd1243dSDimitry Andric       size_t Pos = Lines[I].find("machine = ");
399bdd1243dSDimitry Andric       if (Pos != StringRef::npos) {
400bdd1243dSDimitry Andric         Pos += sizeof("machine = ") - 1;
401bdd1243dSDimitry Andric         unsigned int Id;
402bdd1243dSDimitry Andric         if (!Lines[I].drop_front(Pos).getAsInteger(10, Id))
403bdd1243dSDimitry Andric           return getCPUNameFromS390Model(Id, HaveVectorSupport);
404bdd1243dSDimitry Andric       }
405bdd1243dSDimitry Andric       break;
406bdd1243dSDimitry Andric     }
407bdd1243dSDimitry Andric   }
408bdd1243dSDimitry Andric 
409bdd1243dSDimitry Andric   return "generic";
410bdd1243dSDimitry Andric }
411bdd1243dSDimitry Andric 
412bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForRISCV(StringRef ProcCpuinfoContent) {
413bdd1243dSDimitry Andric   // There are 24 lines in /proc/cpuinfo
414bdd1243dSDimitry Andric   SmallVector<StringRef> Lines;
415bdd1243dSDimitry Andric   ProcCpuinfoContent.split(Lines, "\n");
416bdd1243dSDimitry Andric 
417bdd1243dSDimitry Andric   // Look for uarch line to determine cpu name
418bdd1243dSDimitry Andric   StringRef UArch;
419bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
4205f757f3fSDimitry Andric     if (Lines[I].starts_with("uarch")) {
421bdd1243dSDimitry Andric       UArch = Lines[I].substr(5).ltrim("\t :");
422bdd1243dSDimitry Andric       break;
423bdd1243dSDimitry Andric     }
424bdd1243dSDimitry Andric   }
425bdd1243dSDimitry Andric 
426bdd1243dSDimitry Andric   return StringSwitch<const char *>(UArch)
427bdd1243dSDimitry Andric       .Case("sifive,u74-mc", "sifive-u74")
428bdd1243dSDimitry Andric       .Case("sifive,bullet0", "sifive-u74")
429bdd1243dSDimitry Andric       .Default("generic");
430bdd1243dSDimitry Andric }
431bdd1243dSDimitry Andric 
432bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForBPF() {
433bdd1243dSDimitry Andric #if !defined(__linux__) || !defined(__x86_64__)
434bdd1243dSDimitry Andric   return "generic";
435bdd1243dSDimitry Andric #else
436bdd1243dSDimitry Andric   uint8_t v3_insns[40] __attribute__ ((aligned (8))) =
437bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_0, 0) */
438bdd1243dSDimitry Andric     { 0xb7, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
439bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_2, 1) */
440bdd1243dSDimitry Andric       0xb7, 0x2, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
441bdd1243dSDimitry Andric       /* BPF_JMP32_REG(BPF_JLT, BPF_REG_0, BPF_REG_2, 1) */
442bdd1243dSDimitry Andric       0xae, 0x20, 0x1, 0x0, 0x0, 0x0, 0x0, 0x0,
443bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_0, 1) */
444bdd1243dSDimitry Andric       0xb7, 0x0, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
445bdd1243dSDimitry Andric       /* BPF_EXIT_INSN() */
446bdd1243dSDimitry Andric       0x95, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 };
447bdd1243dSDimitry Andric 
448bdd1243dSDimitry Andric   uint8_t v2_insns[40] __attribute__ ((aligned (8))) =
449bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_0, 0) */
450bdd1243dSDimitry Andric     { 0xb7, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
451bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_2, 1) */
452bdd1243dSDimitry Andric       0xb7, 0x2, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
453bdd1243dSDimitry Andric       /* BPF_JMP_REG(BPF_JLT, BPF_REG_0, BPF_REG_2, 1) */
454bdd1243dSDimitry Andric       0xad, 0x20, 0x1, 0x0, 0x0, 0x0, 0x0, 0x0,
455bdd1243dSDimitry Andric       /* BPF_MOV64_IMM(BPF_REG_0, 1) */
456bdd1243dSDimitry Andric       0xb7, 0x0, 0x0, 0x0, 0x1, 0x0, 0x0, 0x0,
457bdd1243dSDimitry Andric       /* BPF_EXIT_INSN() */
458bdd1243dSDimitry Andric       0x95, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 };
459bdd1243dSDimitry Andric 
460bdd1243dSDimitry Andric   struct bpf_prog_load_attr {
461bdd1243dSDimitry Andric     uint32_t prog_type;
462bdd1243dSDimitry Andric     uint32_t insn_cnt;
463bdd1243dSDimitry Andric     uint64_t insns;
464bdd1243dSDimitry Andric     uint64_t license;
465bdd1243dSDimitry Andric     uint32_t log_level;
466bdd1243dSDimitry Andric     uint32_t log_size;
467bdd1243dSDimitry Andric     uint64_t log_buf;
468bdd1243dSDimitry Andric     uint32_t kern_version;
469bdd1243dSDimitry Andric     uint32_t prog_flags;
470bdd1243dSDimitry Andric   } attr = {};
471bdd1243dSDimitry Andric   attr.prog_type = 1; /* BPF_PROG_TYPE_SOCKET_FILTER */
472bdd1243dSDimitry Andric   attr.insn_cnt = 5;
473bdd1243dSDimitry Andric   attr.insns = (uint64_t)v3_insns;
474bdd1243dSDimitry Andric   attr.license = (uint64_t)"DUMMY";
475bdd1243dSDimitry Andric 
476bdd1243dSDimitry Andric   int fd = syscall(321 /* __NR_bpf */, 5 /* BPF_PROG_LOAD */, &attr,
477bdd1243dSDimitry Andric                    sizeof(attr));
478bdd1243dSDimitry Andric   if (fd >= 0) {
479bdd1243dSDimitry Andric     close(fd);
480bdd1243dSDimitry Andric     return "v3";
481bdd1243dSDimitry Andric   }
482bdd1243dSDimitry Andric 
483bdd1243dSDimitry Andric   /* Clear the whole attr in case its content changed by syscall. */
484bdd1243dSDimitry Andric   memset(&attr, 0, sizeof(attr));
485bdd1243dSDimitry Andric   attr.prog_type = 1; /* BPF_PROG_TYPE_SOCKET_FILTER */
486bdd1243dSDimitry Andric   attr.insn_cnt = 5;
487bdd1243dSDimitry Andric   attr.insns = (uint64_t)v2_insns;
488bdd1243dSDimitry Andric   attr.license = (uint64_t)"DUMMY";
489bdd1243dSDimitry Andric   fd = syscall(321 /* __NR_bpf */, 5 /* BPF_PROG_LOAD */, &attr, sizeof(attr));
490bdd1243dSDimitry Andric   if (fd >= 0) {
491bdd1243dSDimitry Andric     close(fd);
492bdd1243dSDimitry Andric     return "v2";
493bdd1243dSDimitry Andric   }
494bdd1243dSDimitry Andric   return "v1";
495bdd1243dSDimitry Andric #endif
496bdd1243dSDimitry Andric }
497bdd1243dSDimitry Andric 
498bdd1243dSDimitry Andric #if defined(__i386__) || defined(_M_IX86) || \
499bdd1243dSDimitry Andric     defined(__x86_64__) || defined(_M_X64)
500bdd1243dSDimitry Andric 
501bdd1243dSDimitry Andric // The check below for i386 was copied from clang's cpuid.h (__get_cpuid_max).
502bdd1243dSDimitry Andric // Check motivated by bug reports for OpenSSL crashing on CPUs without CPUID
503bdd1243dSDimitry Andric // support. Consequently, for i386, the presence of CPUID is checked first
504bdd1243dSDimitry Andric // via the corresponding eflags bit.
505bdd1243dSDimitry Andric // Removal of cpuid.h header motivated by PR30384
506bdd1243dSDimitry Andric // Header cpuid.h and method __get_cpuid_max are not used in llvm, clang, openmp
507bdd1243dSDimitry Andric // or test-suite, but are used in external projects e.g. libstdcxx
508bdd1243dSDimitry Andric static bool isCpuIdSupported() {
509bdd1243dSDimitry Andric #if defined(__GNUC__) || defined(__clang__)
510bdd1243dSDimitry Andric #if defined(__i386__)
511bdd1243dSDimitry Andric   int __cpuid_supported;
512bdd1243dSDimitry Andric   __asm__("  pushfl\n"
513bdd1243dSDimitry Andric           "  popl   %%eax\n"
514bdd1243dSDimitry Andric           "  movl   %%eax,%%ecx\n"
515bdd1243dSDimitry Andric           "  xorl   $0x00200000,%%eax\n"
516bdd1243dSDimitry Andric           "  pushl  %%eax\n"
517bdd1243dSDimitry Andric           "  popfl\n"
518bdd1243dSDimitry Andric           "  pushfl\n"
519bdd1243dSDimitry Andric           "  popl   %%eax\n"
520bdd1243dSDimitry Andric           "  movl   $0,%0\n"
521bdd1243dSDimitry Andric           "  cmpl   %%eax,%%ecx\n"
522bdd1243dSDimitry Andric           "  je     1f\n"
523bdd1243dSDimitry Andric           "  movl   $1,%0\n"
524bdd1243dSDimitry Andric           "1:"
525bdd1243dSDimitry Andric           : "=r"(__cpuid_supported)
526bdd1243dSDimitry Andric           :
527bdd1243dSDimitry Andric           : "eax", "ecx");
528bdd1243dSDimitry Andric   if (!__cpuid_supported)
529bdd1243dSDimitry Andric     return false;
530bdd1243dSDimitry Andric #endif
531bdd1243dSDimitry Andric   return true;
532bdd1243dSDimitry Andric #endif
533bdd1243dSDimitry Andric   return true;
534bdd1243dSDimitry Andric }
535bdd1243dSDimitry Andric 
536bdd1243dSDimitry Andric /// getX86CpuIDAndInfo - Execute the specified cpuid and return the 4 values in
537bdd1243dSDimitry Andric /// the specified arguments.  If we can't run cpuid on the host, return true.
538bdd1243dSDimitry Andric static bool getX86CpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
539bdd1243dSDimitry Andric                                unsigned *rECX, unsigned *rEDX) {
540bdd1243dSDimitry Andric #if defined(__GNUC__) || defined(__clang__)
541bdd1243dSDimitry Andric #if defined(__x86_64__)
542bdd1243dSDimitry Andric   // gcc doesn't know cpuid would clobber ebx/rbx. Preserve it manually.
543bdd1243dSDimitry Andric   // FIXME: should we save this for Clang?
544bdd1243dSDimitry Andric   __asm__("movq\t%%rbx, %%rsi\n\t"
545bdd1243dSDimitry Andric           "cpuid\n\t"
546bdd1243dSDimitry Andric           "xchgq\t%%rbx, %%rsi\n\t"
547bdd1243dSDimitry Andric           : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
548bdd1243dSDimitry Andric           : "a"(value));
549bdd1243dSDimitry Andric   return false;
550bdd1243dSDimitry Andric #elif defined(__i386__)
551bdd1243dSDimitry Andric   __asm__("movl\t%%ebx, %%esi\n\t"
552bdd1243dSDimitry Andric           "cpuid\n\t"
553bdd1243dSDimitry Andric           "xchgl\t%%ebx, %%esi\n\t"
554bdd1243dSDimitry Andric           : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
555bdd1243dSDimitry Andric           : "a"(value));
556bdd1243dSDimitry Andric   return false;
557bdd1243dSDimitry Andric #else
558bdd1243dSDimitry Andric   return true;
559bdd1243dSDimitry Andric #endif
560bdd1243dSDimitry Andric #elif defined(_MSC_VER)
561bdd1243dSDimitry Andric   // The MSVC intrinsic is portable across x86 and x64.
562bdd1243dSDimitry Andric   int registers[4];
563bdd1243dSDimitry Andric   __cpuid(registers, value);
564bdd1243dSDimitry Andric   *rEAX = registers[0];
565bdd1243dSDimitry Andric   *rEBX = registers[1];
566bdd1243dSDimitry Andric   *rECX = registers[2];
567bdd1243dSDimitry Andric   *rEDX = registers[3];
568bdd1243dSDimitry Andric   return false;
569bdd1243dSDimitry Andric #else
570bdd1243dSDimitry Andric   return true;
571bdd1243dSDimitry Andric #endif
572bdd1243dSDimitry Andric }
573bdd1243dSDimitry Andric 
574bdd1243dSDimitry Andric namespace llvm {
575bdd1243dSDimitry Andric namespace sys {
576bdd1243dSDimitry Andric namespace detail {
577bdd1243dSDimitry Andric namespace x86 {
578bdd1243dSDimitry Andric 
579bdd1243dSDimitry Andric VendorSignatures getVendorSignature(unsigned *MaxLeaf) {
580bdd1243dSDimitry Andric   unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
581bdd1243dSDimitry Andric   if (MaxLeaf == nullptr)
582bdd1243dSDimitry Andric     MaxLeaf = &EAX;
583bdd1243dSDimitry Andric   else
584bdd1243dSDimitry Andric     *MaxLeaf = 0;
585bdd1243dSDimitry Andric 
586bdd1243dSDimitry Andric   if (!isCpuIdSupported())
587bdd1243dSDimitry Andric     return VendorSignatures::UNKNOWN;
588bdd1243dSDimitry Andric 
589bdd1243dSDimitry Andric   if (getX86CpuIDAndInfo(0, MaxLeaf, &EBX, &ECX, &EDX) || *MaxLeaf < 1)
590bdd1243dSDimitry Andric     return VendorSignatures::UNKNOWN;
591bdd1243dSDimitry Andric 
592bdd1243dSDimitry Andric   // "Genu ineI ntel"
593bdd1243dSDimitry Andric   if (EBX == 0x756e6547 && EDX == 0x49656e69 && ECX == 0x6c65746e)
594bdd1243dSDimitry Andric     return VendorSignatures::GENUINE_INTEL;
595bdd1243dSDimitry Andric 
596bdd1243dSDimitry Andric   // "Auth enti cAMD"
597bdd1243dSDimitry Andric   if (EBX == 0x68747541 && EDX == 0x69746e65 && ECX == 0x444d4163)
598bdd1243dSDimitry Andric     return VendorSignatures::AUTHENTIC_AMD;
599bdd1243dSDimitry Andric 
600bdd1243dSDimitry Andric   return VendorSignatures::UNKNOWN;
601bdd1243dSDimitry Andric }
602bdd1243dSDimitry Andric 
603bdd1243dSDimitry Andric } // namespace x86
604bdd1243dSDimitry Andric } // namespace detail
605bdd1243dSDimitry Andric } // namespace sys
606bdd1243dSDimitry Andric } // namespace llvm
607bdd1243dSDimitry Andric 
608bdd1243dSDimitry Andric using namespace llvm::sys::detail::x86;
609bdd1243dSDimitry Andric 
610bdd1243dSDimitry Andric /// getX86CpuIDAndInfoEx - Execute the specified cpuid with subleaf and return
611bdd1243dSDimitry Andric /// the 4 values in the specified arguments.  If we can't run cpuid on the host,
612bdd1243dSDimitry Andric /// return true.
613bdd1243dSDimitry Andric static bool getX86CpuIDAndInfoEx(unsigned value, unsigned subleaf,
614bdd1243dSDimitry Andric                                  unsigned *rEAX, unsigned *rEBX, unsigned *rECX,
615bdd1243dSDimitry Andric                                  unsigned *rEDX) {
616bdd1243dSDimitry Andric #if defined(__GNUC__) || defined(__clang__)
617bdd1243dSDimitry Andric #if defined(__x86_64__)
618bdd1243dSDimitry Andric   // gcc doesn't know cpuid would clobber ebx/rbx. Preserve it manually.
619bdd1243dSDimitry Andric   // FIXME: should we save this for Clang?
620bdd1243dSDimitry Andric   __asm__("movq\t%%rbx, %%rsi\n\t"
621bdd1243dSDimitry Andric           "cpuid\n\t"
622bdd1243dSDimitry Andric           "xchgq\t%%rbx, %%rsi\n\t"
623bdd1243dSDimitry Andric           : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
624bdd1243dSDimitry Andric           : "a"(value), "c"(subleaf));
625bdd1243dSDimitry Andric   return false;
626bdd1243dSDimitry Andric #elif defined(__i386__)
627bdd1243dSDimitry Andric   __asm__("movl\t%%ebx, %%esi\n\t"
628bdd1243dSDimitry Andric           "cpuid\n\t"
629bdd1243dSDimitry Andric           "xchgl\t%%ebx, %%esi\n\t"
630bdd1243dSDimitry Andric           : "=a"(*rEAX), "=S"(*rEBX), "=c"(*rECX), "=d"(*rEDX)
631bdd1243dSDimitry Andric           : "a"(value), "c"(subleaf));
632bdd1243dSDimitry Andric   return false;
633bdd1243dSDimitry Andric #else
634bdd1243dSDimitry Andric   return true;
635bdd1243dSDimitry Andric #endif
636bdd1243dSDimitry Andric #elif defined(_MSC_VER)
637bdd1243dSDimitry Andric   int registers[4];
638bdd1243dSDimitry Andric   __cpuidex(registers, value, subleaf);
639bdd1243dSDimitry Andric   *rEAX = registers[0];
640bdd1243dSDimitry Andric   *rEBX = registers[1];
641bdd1243dSDimitry Andric   *rECX = registers[2];
642bdd1243dSDimitry Andric   *rEDX = registers[3];
643bdd1243dSDimitry Andric   return false;
644bdd1243dSDimitry Andric #else
645bdd1243dSDimitry Andric   return true;
646bdd1243dSDimitry Andric #endif
647bdd1243dSDimitry Andric }
648bdd1243dSDimitry Andric 
649bdd1243dSDimitry Andric // Read control register 0 (XCR0). Used to detect features such as AVX.
650bdd1243dSDimitry Andric static bool getX86XCR0(unsigned *rEAX, unsigned *rEDX) {
651bdd1243dSDimitry Andric #if defined(__GNUC__) || defined(__clang__)
652bdd1243dSDimitry Andric   // Check xgetbv; this uses a .byte sequence instead of the instruction
653bdd1243dSDimitry Andric   // directly because older assemblers do not include support for xgetbv and
654bdd1243dSDimitry Andric   // there is no easy way to conditionally compile based on the assembler used.
655bdd1243dSDimitry Andric   __asm__(".byte 0x0f, 0x01, 0xd0" : "=a"(*rEAX), "=d"(*rEDX) : "c"(0));
656bdd1243dSDimitry Andric   return false;
657bdd1243dSDimitry Andric #elif defined(_MSC_FULL_VER) && defined(_XCR_XFEATURE_ENABLED_MASK)
658bdd1243dSDimitry Andric   unsigned long long Result = _xgetbv(_XCR_XFEATURE_ENABLED_MASK);
659bdd1243dSDimitry Andric   *rEAX = Result;
660bdd1243dSDimitry Andric   *rEDX = Result >> 32;
661bdd1243dSDimitry Andric   return false;
662bdd1243dSDimitry Andric #else
663bdd1243dSDimitry Andric   return true;
664bdd1243dSDimitry Andric #endif
665bdd1243dSDimitry Andric }
666bdd1243dSDimitry Andric 
667bdd1243dSDimitry Andric static void detectX86FamilyModel(unsigned EAX, unsigned *Family,
668bdd1243dSDimitry Andric                                  unsigned *Model) {
669bdd1243dSDimitry Andric   *Family = (EAX >> 8) & 0xf; // Bits 8 - 11
670bdd1243dSDimitry Andric   *Model = (EAX >> 4) & 0xf;  // Bits 4 - 7
671bdd1243dSDimitry Andric   if (*Family == 6 || *Family == 0xf) {
672bdd1243dSDimitry Andric     if (*Family == 0xf)
673bdd1243dSDimitry Andric       // Examine extended family ID if family ID is F.
674bdd1243dSDimitry Andric       *Family += (EAX >> 20) & 0xff; // Bits 20 - 27
675bdd1243dSDimitry Andric     // Examine extended model ID if family ID is 6 or F.
676bdd1243dSDimitry Andric     *Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
677bdd1243dSDimitry Andric   }
678bdd1243dSDimitry Andric }
679bdd1243dSDimitry Andric 
680bdd1243dSDimitry Andric static StringRef
681bdd1243dSDimitry Andric getIntelProcessorTypeAndSubtype(unsigned Family, unsigned Model,
682bdd1243dSDimitry Andric                                 const unsigned *Features,
683bdd1243dSDimitry Andric                                 unsigned *Type, unsigned *Subtype) {
684bdd1243dSDimitry Andric   auto testFeature = [&](unsigned F) {
685bdd1243dSDimitry Andric     return (Features[F / 32] & (1U << (F % 32))) != 0;
686bdd1243dSDimitry Andric   };
687bdd1243dSDimitry Andric 
688bdd1243dSDimitry Andric   StringRef CPU;
689bdd1243dSDimitry Andric 
690bdd1243dSDimitry Andric   switch (Family) {
691bdd1243dSDimitry Andric   case 3:
692bdd1243dSDimitry Andric     CPU = "i386";
693bdd1243dSDimitry Andric     break;
694bdd1243dSDimitry Andric   case 4:
695bdd1243dSDimitry Andric     CPU = "i486";
696bdd1243dSDimitry Andric     break;
697bdd1243dSDimitry Andric   case 5:
698bdd1243dSDimitry Andric     if (testFeature(X86::FEATURE_MMX)) {
699bdd1243dSDimitry Andric       CPU = "pentium-mmx";
700bdd1243dSDimitry Andric       break;
701bdd1243dSDimitry Andric     }
702bdd1243dSDimitry Andric     CPU = "pentium";
703bdd1243dSDimitry Andric     break;
704bdd1243dSDimitry Andric   case 6:
705bdd1243dSDimitry Andric     switch (Model) {
706bdd1243dSDimitry Andric     case 0x0f: // Intel Core 2 Duo processor, Intel Core 2 Duo mobile
707bdd1243dSDimitry Andric                // processor, Intel Core 2 Quad processor, Intel Core 2 Quad
708bdd1243dSDimitry Andric                // mobile processor, Intel Core 2 Extreme processor, Intel
709bdd1243dSDimitry Andric                // Pentium Dual-Core processor, Intel Xeon processor, model
710bdd1243dSDimitry Andric                // 0Fh. All processors are manufactured using the 65 nm process.
711bdd1243dSDimitry Andric     case 0x16: // Intel Celeron processor model 16h. All processors are
712bdd1243dSDimitry Andric                // manufactured using the 65 nm process
713bdd1243dSDimitry Andric       CPU = "core2";
714bdd1243dSDimitry Andric       *Type = X86::INTEL_CORE2;
715bdd1243dSDimitry Andric       break;
716bdd1243dSDimitry Andric     case 0x17: // Intel Core 2 Extreme processor, Intel Xeon processor, model
717bdd1243dSDimitry Andric                // 17h. All processors are manufactured using the 45 nm process.
718bdd1243dSDimitry Andric                //
719bdd1243dSDimitry Andric                // 45nm: Penryn , Wolfdale, Yorkfield (XE)
720bdd1243dSDimitry Andric     case 0x1d: // Intel Xeon processor MP. All processors are manufactured using
721bdd1243dSDimitry Andric                // the 45 nm process.
722bdd1243dSDimitry Andric       CPU = "penryn";
723bdd1243dSDimitry Andric       *Type = X86::INTEL_CORE2;
724bdd1243dSDimitry Andric       break;
725bdd1243dSDimitry Andric     case 0x1a: // Intel Core i7 processor and Intel Xeon processor. All
726bdd1243dSDimitry Andric                // processors are manufactured using the 45 nm process.
727bdd1243dSDimitry Andric     case 0x1e: // Intel(R) Core(TM) i7 CPU         870  @ 2.93GHz.
728bdd1243dSDimitry Andric                // As found in a Summer 2010 model iMac.
729bdd1243dSDimitry Andric     case 0x1f:
730bdd1243dSDimitry Andric     case 0x2e:              // Nehalem EX
731bdd1243dSDimitry Andric       CPU = "nehalem";
732bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
733bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_NEHALEM;
734bdd1243dSDimitry Andric       break;
735bdd1243dSDimitry Andric     case 0x25: // Intel Core i7, laptop version.
736bdd1243dSDimitry Andric     case 0x2c: // Intel Core i7 processor and Intel Xeon processor. All
737bdd1243dSDimitry Andric                // processors are manufactured using the 32 nm process.
738bdd1243dSDimitry Andric     case 0x2f: // Westmere EX
739bdd1243dSDimitry Andric       CPU = "westmere";
740bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
741bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_WESTMERE;
742bdd1243dSDimitry Andric       break;
743bdd1243dSDimitry Andric     case 0x2a: // Intel Core i7 processor. All processors are manufactured
744bdd1243dSDimitry Andric                // using the 32 nm process.
745bdd1243dSDimitry Andric     case 0x2d:
746bdd1243dSDimitry Andric       CPU = "sandybridge";
747bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
748bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_SANDYBRIDGE;
749bdd1243dSDimitry Andric       break;
750bdd1243dSDimitry Andric     case 0x3a:
751bdd1243dSDimitry Andric     case 0x3e:              // Ivy Bridge EP
752bdd1243dSDimitry Andric       CPU = "ivybridge";
753bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
754bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_IVYBRIDGE;
755bdd1243dSDimitry Andric       break;
756bdd1243dSDimitry Andric 
757bdd1243dSDimitry Andric     // Haswell:
758bdd1243dSDimitry Andric     case 0x3c:
759bdd1243dSDimitry Andric     case 0x3f:
760bdd1243dSDimitry Andric     case 0x45:
761bdd1243dSDimitry Andric     case 0x46:
762bdd1243dSDimitry Andric       CPU = "haswell";
763bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
764bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_HASWELL;
765bdd1243dSDimitry Andric       break;
766bdd1243dSDimitry Andric 
767bdd1243dSDimitry Andric     // Broadwell:
768bdd1243dSDimitry Andric     case 0x3d:
769bdd1243dSDimitry Andric     case 0x47:
770bdd1243dSDimitry Andric     case 0x4f:
771bdd1243dSDimitry Andric     case 0x56:
772bdd1243dSDimitry Andric       CPU = "broadwell";
773bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
774bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_BROADWELL;
775bdd1243dSDimitry Andric       break;
776bdd1243dSDimitry Andric 
777bdd1243dSDimitry Andric     // Skylake:
778bdd1243dSDimitry Andric     case 0x4e:              // Skylake mobile
779bdd1243dSDimitry Andric     case 0x5e:              // Skylake desktop
780bdd1243dSDimitry Andric     case 0x8e:              // Kaby Lake mobile
781bdd1243dSDimitry Andric     case 0x9e:              // Kaby Lake desktop
782bdd1243dSDimitry Andric     case 0xa5:              // Comet Lake-H/S
783bdd1243dSDimitry Andric     case 0xa6:              // Comet Lake-U
784bdd1243dSDimitry Andric       CPU = "skylake";
785bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
786bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_SKYLAKE;
787bdd1243dSDimitry Andric       break;
788bdd1243dSDimitry Andric 
789bdd1243dSDimitry Andric     // Rocketlake:
790bdd1243dSDimitry Andric     case 0xa7:
791bdd1243dSDimitry Andric       CPU = "rocketlake";
792bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
793bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_ROCKETLAKE;
794bdd1243dSDimitry Andric       break;
795bdd1243dSDimitry Andric 
796bdd1243dSDimitry Andric     // Skylake Xeon:
797bdd1243dSDimitry Andric     case 0x55:
798bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
799bdd1243dSDimitry Andric       if (testFeature(X86::FEATURE_AVX512BF16)) {
800bdd1243dSDimitry Andric         CPU = "cooperlake";
801bdd1243dSDimitry Andric         *Subtype = X86::INTEL_COREI7_COOPERLAKE;
802bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512VNNI)) {
803bdd1243dSDimitry Andric         CPU = "cascadelake";
804bdd1243dSDimitry Andric         *Subtype = X86::INTEL_COREI7_CASCADELAKE;
805bdd1243dSDimitry Andric       } else {
806bdd1243dSDimitry Andric         CPU = "skylake-avx512";
807bdd1243dSDimitry Andric         *Subtype = X86::INTEL_COREI7_SKYLAKE_AVX512;
808bdd1243dSDimitry Andric       }
809bdd1243dSDimitry Andric       break;
810bdd1243dSDimitry Andric 
811bdd1243dSDimitry Andric     // Cannonlake:
812bdd1243dSDimitry Andric     case 0x66:
813bdd1243dSDimitry Andric       CPU = "cannonlake";
814bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
815bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_CANNONLAKE;
816bdd1243dSDimitry Andric       break;
817bdd1243dSDimitry Andric 
818bdd1243dSDimitry Andric     // Icelake:
819bdd1243dSDimitry Andric     case 0x7d:
820bdd1243dSDimitry Andric     case 0x7e:
821bdd1243dSDimitry Andric       CPU = "icelake-client";
822bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
823bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_ICELAKE_CLIENT;
824bdd1243dSDimitry Andric       break;
825bdd1243dSDimitry Andric 
826bdd1243dSDimitry Andric     // Tigerlake:
827bdd1243dSDimitry Andric     case 0x8c:
828bdd1243dSDimitry Andric     case 0x8d:
829bdd1243dSDimitry Andric       CPU = "tigerlake";
830bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
831bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_TIGERLAKE;
832bdd1243dSDimitry Andric       break;
833bdd1243dSDimitry Andric 
834bdd1243dSDimitry Andric     // Alderlake:
835bdd1243dSDimitry Andric     case 0x97:
836bdd1243dSDimitry Andric     case 0x9a:
8375f757f3fSDimitry Andric     // Gracemont
8385f757f3fSDimitry Andric     case 0xbe:
839bdd1243dSDimitry Andric     // Raptorlake:
840bdd1243dSDimitry Andric     case 0xb7:
8415f757f3fSDimitry Andric     case 0xba:
8425f757f3fSDimitry Andric     case 0xbf:
843bdd1243dSDimitry Andric     // Meteorlake:
844bdd1243dSDimitry Andric     case 0xaa:
845bdd1243dSDimitry Andric     case 0xac:
846bdd1243dSDimitry Andric       CPU = "alderlake";
847bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
848bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_ALDERLAKE;
849bdd1243dSDimitry Andric       break;
850bdd1243dSDimitry Andric 
8515f757f3fSDimitry Andric     // Arrowlake:
8525f757f3fSDimitry Andric     case 0xc5:
8535f757f3fSDimitry Andric       CPU = "arrowlake";
8545f757f3fSDimitry Andric       *Type = X86::INTEL_COREI7;
8555f757f3fSDimitry Andric       *Subtype = X86::INTEL_COREI7_ARROWLAKE;
8565f757f3fSDimitry Andric       break;
8575f757f3fSDimitry Andric 
8585f757f3fSDimitry Andric     // Arrowlake S:
8595f757f3fSDimitry Andric     case 0xc6:
8605f757f3fSDimitry Andric     // Lunarlake:
8615f757f3fSDimitry Andric     case 0xbd:
8625f757f3fSDimitry Andric       CPU = "arrowlake-s";
8635f757f3fSDimitry Andric       *Type = X86::INTEL_COREI7;
8645f757f3fSDimitry Andric       *Subtype = X86::INTEL_COREI7_ARROWLAKE_S;
8655f757f3fSDimitry Andric       break;
8665f757f3fSDimitry Andric 
8675f757f3fSDimitry Andric     // Pantherlake:
8685f757f3fSDimitry Andric     case 0xcc:
8695f757f3fSDimitry Andric       CPU = "pantherlake";
8705f757f3fSDimitry Andric       *Type = X86::INTEL_COREI7;
8715f757f3fSDimitry Andric       *Subtype = X86::INTEL_COREI7_PANTHERLAKE;
8725f757f3fSDimitry Andric       break;
8735f757f3fSDimitry Andric 
874bdd1243dSDimitry Andric     // Graniterapids:
875bdd1243dSDimitry Andric     case 0xad:
876bdd1243dSDimitry Andric       CPU = "graniterapids";
877bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
878bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_GRANITERAPIDS;
879bdd1243dSDimitry Andric       break;
880bdd1243dSDimitry Andric 
88106c3fb27SDimitry Andric     // Granite Rapids D:
88206c3fb27SDimitry Andric     case 0xae:
88306c3fb27SDimitry Andric       CPU = "graniterapids-d";
88406c3fb27SDimitry Andric       *Type = X86::INTEL_COREI7;
88506c3fb27SDimitry Andric       *Subtype = X86::INTEL_COREI7_GRANITERAPIDS_D;
88606c3fb27SDimitry Andric       break;
88706c3fb27SDimitry Andric 
888bdd1243dSDimitry Andric     // Icelake Xeon:
889bdd1243dSDimitry Andric     case 0x6a:
890bdd1243dSDimitry Andric     case 0x6c:
891bdd1243dSDimitry Andric       CPU = "icelake-server";
892bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
893bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_ICELAKE_SERVER;
894bdd1243dSDimitry Andric       break;
895bdd1243dSDimitry Andric 
896bdd1243dSDimitry Andric     // Emerald Rapids:
897bdd1243dSDimitry Andric     case 0xcf:
898bdd1243dSDimitry Andric     // Sapphire Rapids:
899bdd1243dSDimitry Andric     case 0x8f:
900bdd1243dSDimitry Andric       CPU = "sapphirerapids";
901bdd1243dSDimitry Andric       *Type = X86::INTEL_COREI7;
902bdd1243dSDimitry Andric       *Subtype = X86::INTEL_COREI7_SAPPHIRERAPIDS;
903bdd1243dSDimitry Andric       break;
904bdd1243dSDimitry Andric 
905bdd1243dSDimitry Andric     case 0x1c: // Most 45 nm Intel Atom processors
906bdd1243dSDimitry Andric     case 0x26: // 45 nm Atom Lincroft
907bdd1243dSDimitry Andric     case 0x27: // 32 nm Atom Medfield
908bdd1243dSDimitry Andric     case 0x35: // 32 nm Atom Midview
909bdd1243dSDimitry Andric     case 0x36: // 32 nm Atom Midview
910bdd1243dSDimitry Andric       CPU = "bonnell";
911bdd1243dSDimitry Andric       *Type = X86::INTEL_BONNELL;
912bdd1243dSDimitry Andric       break;
913bdd1243dSDimitry Andric 
914bdd1243dSDimitry Andric     // Atom Silvermont codes from the Intel software optimization guide.
915bdd1243dSDimitry Andric     case 0x37:
916bdd1243dSDimitry Andric     case 0x4a:
917bdd1243dSDimitry Andric     case 0x4d:
918bdd1243dSDimitry Andric     case 0x5a:
919bdd1243dSDimitry Andric     case 0x5d:
920bdd1243dSDimitry Andric     case 0x4c: // really airmont
921bdd1243dSDimitry Andric       CPU = "silvermont";
922bdd1243dSDimitry Andric       *Type = X86::INTEL_SILVERMONT;
923bdd1243dSDimitry Andric       break;
924bdd1243dSDimitry Andric     // Goldmont:
925bdd1243dSDimitry Andric     case 0x5c: // Apollo Lake
926bdd1243dSDimitry Andric     case 0x5f: // Denverton
927bdd1243dSDimitry Andric       CPU = "goldmont";
928bdd1243dSDimitry Andric       *Type = X86::INTEL_GOLDMONT;
929bdd1243dSDimitry Andric       break;
930bdd1243dSDimitry Andric     case 0x7a:
931bdd1243dSDimitry Andric       CPU = "goldmont-plus";
932bdd1243dSDimitry Andric       *Type = X86::INTEL_GOLDMONT_PLUS;
933bdd1243dSDimitry Andric       break;
934bdd1243dSDimitry Andric     case 0x86:
9355f757f3fSDimitry Andric     case 0x8a: // Lakefield
9365f757f3fSDimitry Andric     case 0x96: // Elkhart Lake
9375f757f3fSDimitry Andric     case 0x9c: // Jasper Lake
938bdd1243dSDimitry Andric       CPU = "tremont";
939bdd1243dSDimitry Andric       *Type = X86::INTEL_TREMONT;
940bdd1243dSDimitry Andric       break;
941bdd1243dSDimitry Andric 
942bdd1243dSDimitry Andric     // Sierraforest:
943bdd1243dSDimitry Andric     case 0xaf:
944bdd1243dSDimitry Andric       CPU = "sierraforest";
945bdd1243dSDimitry Andric       *Type = X86::INTEL_SIERRAFOREST;
946bdd1243dSDimitry Andric       break;
947bdd1243dSDimitry Andric 
948bdd1243dSDimitry Andric     // Grandridge:
949bdd1243dSDimitry Andric     case 0xb6:
950bdd1243dSDimitry Andric       CPU = "grandridge";
951bdd1243dSDimitry Andric       *Type = X86::INTEL_GRANDRIDGE;
952bdd1243dSDimitry Andric       break;
953bdd1243dSDimitry Andric 
9545f757f3fSDimitry Andric     // Clearwaterforest:
9555f757f3fSDimitry Andric     case 0xdd:
9565f757f3fSDimitry Andric       CPU = "clearwaterforest";
9575f757f3fSDimitry Andric       *Type = X86::INTEL_CLEARWATERFOREST;
9585f757f3fSDimitry Andric       break;
9595f757f3fSDimitry Andric 
960bdd1243dSDimitry Andric     // Xeon Phi (Knights Landing + Knights Mill):
961bdd1243dSDimitry Andric     case 0x57:
962bdd1243dSDimitry Andric       CPU = "knl";
963bdd1243dSDimitry Andric       *Type = X86::INTEL_KNL;
964bdd1243dSDimitry Andric       break;
965bdd1243dSDimitry Andric     case 0x85:
966bdd1243dSDimitry Andric       CPU = "knm";
967bdd1243dSDimitry Andric       *Type = X86::INTEL_KNM;
968bdd1243dSDimitry Andric       break;
969bdd1243dSDimitry Andric 
970bdd1243dSDimitry Andric     default: // Unknown family 6 CPU, try to guess.
971bdd1243dSDimitry Andric       // Don't both with Type/Subtype here, they aren't used by the caller.
972bdd1243dSDimitry Andric       // They're used above to keep the code in sync with compiler-rt.
973bdd1243dSDimitry Andric       // TODO detect tigerlake host from model
974bdd1243dSDimitry Andric       if (testFeature(X86::FEATURE_AVX512VP2INTERSECT)) {
975bdd1243dSDimitry Andric         CPU = "tigerlake";
976bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512VBMI2)) {
977bdd1243dSDimitry Andric         CPU = "icelake-client";
978bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512VBMI)) {
979bdd1243dSDimitry Andric         CPU = "cannonlake";
980bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512BF16)) {
981bdd1243dSDimitry Andric         CPU = "cooperlake";
982bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512VNNI)) {
983bdd1243dSDimitry Andric         CPU = "cascadelake";
984bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512VL)) {
985bdd1243dSDimitry Andric         CPU = "skylake-avx512";
986bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX512ER)) {
987bdd1243dSDimitry Andric         CPU = "knl";
988bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_CLFLUSHOPT)) {
989bdd1243dSDimitry Andric         if (testFeature(X86::FEATURE_SHA))
990bdd1243dSDimitry Andric           CPU = "goldmont";
991bdd1243dSDimitry Andric         else
992bdd1243dSDimitry Andric           CPU = "skylake";
993bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_ADX)) {
994bdd1243dSDimitry Andric         CPU = "broadwell";
995bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX2)) {
996bdd1243dSDimitry Andric         CPU = "haswell";
997bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_AVX)) {
998bdd1243dSDimitry Andric         CPU = "sandybridge";
999bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSE4_2)) {
1000bdd1243dSDimitry Andric         if (testFeature(X86::FEATURE_MOVBE))
1001bdd1243dSDimitry Andric           CPU = "silvermont";
1002bdd1243dSDimitry Andric         else
1003bdd1243dSDimitry Andric           CPU = "nehalem";
1004bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSE4_1)) {
1005bdd1243dSDimitry Andric         CPU = "penryn";
1006bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSSE3)) {
1007bdd1243dSDimitry Andric         if (testFeature(X86::FEATURE_MOVBE))
1008bdd1243dSDimitry Andric           CPU = "bonnell";
1009bdd1243dSDimitry Andric         else
1010bdd1243dSDimitry Andric           CPU = "core2";
1011bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_64BIT)) {
1012bdd1243dSDimitry Andric         CPU = "core2";
1013bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSE3)) {
1014bdd1243dSDimitry Andric         CPU = "yonah";
1015bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSE2)) {
1016bdd1243dSDimitry Andric         CPU = "pentium-m";
1017bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_SSE)) {
1018bdd1243dSDimitry Andric         CPU = "pentium3";
1019bdd1243dSDimitry Andric       } else if (testFeature(X86::FEATURE_MMX)) {
1020bdd1243dSDimitry Andric         CPU = "pentium2";
1021bdd1243dSDimitry Andric       } else {
1022bdd1243dSDimitry Andric         CPU = "pentiumpro";
1023bdd1243dSDimitry Andric       }
1024bdd1243dSDimitry Andric       break;
1025bdd1243dSDimitry Andric     }
1026bdd1243dSDimitry Andric     break;
1027bdd1243dSDimitry Andric   case 15: {
1028bdd1243dSDimitry Andric     if (testFeature(X86::FEATURE_64BIT)) {
1029bdd1243dSDimitry Andric       CPU = "nocona";
1030bdd1243dSDimitry Andric       break;
1031bdd1243dSDimitry Andric     }
1032bdd1243dSDimitry Andric     if (testFeature(X86::FEATURE_SSE3)) {
1033bdd1243dSDimitry Andric       CPU = "prescott";
1034bdd1243dSDimitry Andric       break;
1035bdd1243dSDimitry Andric     }
1036bdd1243dSDimitry Andric     CPU = "pentium4";
1037bdd1243dSDimitry Andric     break;
1038bdd1243dSDimitry Andric   }
1039bdd1243dSDimitry Andric   default:
1040bdd1243dSDimitry Andric     break; // Unknown.
1041bdd1243dSDimitry Andric   }
1042bdd1243dSDimitry Andric 
1043bdd1243dSDimitry Andric   return CPU;
1044bdd1243dSDimitry Andric }
1045bdd1243dSDimitry Andric 
1046bdd1243dSDimitry Andric static StringRef
1047bdd1243dSDimitry Andric getAMDProcessorTypeAndSubtype(unsigned Family, unsigned Model,
1048bdd1243dSDimitry Andric                               const unsigned *Features,
1049bdd1243dSDimitry Andric                               unsigned *Type, unsigned *Subtype) {
1050bdd1243dSDimitry Andric   auto testFeature = [&](unsigned F) {
1051bdd1243dSDimitry Andric     return (Features[F / 32] & (1U << (F % 32))) != 0;
1052bdd1243dSDimitry Andric   };
1053bdd1243dSDimitry Andric 
1054bdd1243dSDimitry Andric   StringRef CPU;
1055bdd1243dSDimitry Andric 
1056bdd1243dSDimitry Andric   switch (Family) {
1057bdd1243dSDimitry Andric   case 4:
1058bdd1243dSDimitry Andric     CPU = "i486";
1059bdd1243dSDimitry Andric     break;
1060bdd1243dSDimitry Andric   case 5:
1061bdd1243dSDimitry Andric     CPU = "pentium";
1062bdd1243dSDimitry Andric     switch (Model) {
1063bdd1243dSDimitry Andric     case 6:
1064bdd1243dSDimitry Andric     case 7:
1065bdd1243dSDimitry Andric       CPU = "k6";
1066bdd1243dSDimitry Andric       break;
1067bdd1243dSDimitry Andric     case 8:
1068bdd1243dSDimitry Andric       CPU = "k6-2";
1069bdd1243dSDimitry Andric       break;
1070bdd1243dSDimitry Andric     case 9:
1071bdd1243dSDimitry Andric     case 13:
1072bdd1243dSDimitry Andric       CPU = "k6-3";
1073bdd1243dSDimitry Andric       break;
1074bdd1243dSDimitry Andric     case 10:
1075bdd1243dSDimitry Andric       CPU = "geode";
1076bdd1243dSDimitry Andric       break;
1077bdd1243dSDimitry Andric     }
1078bdd1243dSDimitry Andric     break;
1079bdd1243dSDimitry Andric   case 6:
1080bdd1243dSDimitry Andric     if (testFeature(X86::FEATURE_SSE)) {
1081bdd1243dSDimitry Andric       CPU = "athlon-xp";
1082bdd1243dSDimitry Andric       break;
1083bdd1243dSDimitry Andric     }
1084bdd1243dSDimitry Andric     CPU = "athlon";
1085bdd1243dSDimitry Andric     break;
1086bdd1243dSDimitry Andric   case 15:
1087bdd1243dSDimitry Andric     if (testFeature(X86::FEATURE_SSE3)) {
1088bdd1243dSDimitry Andric       CPU = "k8-sse3";
1089bdd1243dSDimitry Andric       break;
1090bdd1243dSDimitry Andric     }
1091bdd1243dSDimitry Andric     CPU = "k8";
1092bdd1243dSDimitry Andric     break;
1093bdd1243dSDimitry Andric   case 16:
1094bdd1243dSDimitry Andric     CPU = "amdfam10";
1095bdd1243dSDimitry Andric     *Type = X86::AMDFAM10H; // "amdfam10"
1096bdd1243dSDimitry Andric     switch (Model) {
1097bdd1243dSDimitry Andric     case 2:
1098bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM10H_BARCELONA;
1099bdd1243dSDimitry Andric       break;
1100bdd1243dSDimitry Andric     case 4:
1101bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM10H_SHANGHAI;
1102bdd1243dSDimitry Andric       break;
1103bdd1243dSDimitry Andric     case 8:
1104bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM10H_ISTANBUL;
1105bdd1243dSDimitry Andric       break;
1106bdd1243dSDimitry Andric     }
1107bdd1243dSDimitry Andric     break;
1108bdd1243dSDimitry Andric   case 20:
1109bdd1243dSDimitry Andric     CPU = "btver1";
1110bdd1243dSDimitry Andric     *Type = X86::AMD_BTVER1;
1111bdd1243dSDimitry Andric     break;
1112bdd1243dSDimitry Andric   case 21:
1113bdd1243dSDimitry Andric     CPU = "bdver1";
1114bdd1243dSDimitry Andric     *Type = X86::AMDFAM15H;
1115bdd1243dSDimitry Andric     if (Model >= 0x60 && Model <= 0x7f) {
1116bdd1243dSDimitry Andric       CPU = "bdver4";
1117bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM15H_BDVER4;
1118bdd1243dSDimitry Andric       break; // 60h-7Fh: Excavator
1119bdd1243dSDimitry Andric     }
1120bdd1243dSDimitry Andric     if (Model >= 0x30 && Model <= 0x3f) {
1121bdd1243dSDimitry Andric       CPU = "bdver3";
1122bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM15H_BDVER3;
1123bdd1243dSDimitry Andric       break; // 30h-3Fh: Steamroller
1124bdd1243dSDimitry Andric     }
1125bdd1243dSDimitry Andric     if ((Model >= 0x10 && Model <= 0x1f) || Model == 0x02) {
1126bdd1243dSDimitry Andric       CPU = "bdver2";
1127bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM15H_BDVER2;
1128bdd1243dSDimitry Andric       break; // 02h, 10h-1Fh: Piledriver
1129bdd1243dSDimitry Andric     }
1130bdd1243dSDimitry Andric     if (Model <= 0x0f) {
1131bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM15H_BDVER1;
1132bdd1243dSDimitry Andric       break; // 00h-0Fh: Bulldozer
1133bdd1243dSDimitry Andric     }
1134bdd1243dSDimitry Andric     break;
1135bdd1243dSDimitry Andric   case 22:
1136bdd1243dSDimitry Andric     CPU = "btver2";
1137bdd1243dSDimitry Andric     *Type = X86::AMD_BTVER2;
1138bdd1243dSDimitry Andric     break;
1139bdd1243dSDimitry Andric   case 23:
1140bdd1243dSDimitry Andric     CPU = "znver1";
1141bdd1243dSDimitry Andric     *Type = X86::AMDFAM17H;
1142cb14a3feSDimitry Andric     if ((Model >= 0x30 && Model <= 0x3f) || (Model == 0x47) ||
1143cb14a3feSDimitry Andric         (Model >= 0x60 && Model <= 0x67) || (Model >= 0x68 && Model <= 0x6f) ||
1144cb14a3feSDimitry Andric         (Model >= 0x70 && Model <= 0x7f) || (Model >= 0x84 && Model <= 0x87) ||
1145cb14a3feSDimitry Andric         (Model >= 0x90 && Model <= 0x97) || (Model >= 0x98 && Model <= 0x9f) ||
1146cb14a3feSDimitry Andric         (Model >= 0xa0 && Model <= 0xaf)) {
1147cb14a3feSDimitry Andric       // Family 17h Models 30h-3Fh (Starship) Zen 2
1148cb14a3feSDimitry Andric       // Family 17h Models 47h (Cardinal) Zen 2
1149cb14a3feSDimitry Andric       // Family 17h Models 60h-67h (Renoir) Zen 2
1150cb14a3feSDimitry Andric       // Family 17h Models 68h-6Fh (Lucienne) Zen 2
1151cb14a3feSDimitry Andric       // Family 17h Models 70h-7Fh (Matisse) Zen 2
1152cb14a3feSDimitry Andric       // Family 17h Models 84h-87h (ProjectX) Zen 2
1153cb14a3feSDimitry Andric       // Family 17h Models 90h-97h (VanGogh) Zen 2
1154cb14a3feSDimitry Andric       // Family 17h Models 98h-9Fh (Mero) Zen 2
1155cb14a3feSDimitry Andric       // Family 17h Models A0h-AFh (Mendocino) Zen 2
1156bdd1243dSDimitry Andric       CPU = "znver2";
1157bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM17H_ZNVER2;
1158cb14a3feSDimitry Andric       break;
1159bdd1243dSDimitry Andric     }
1160cb14a3feSDimitry Andric     if ((Model >= 0x10 && Model <= 0x1f) || (Model >= 0x20 && Model <= 0x2f)) {
1161cb14a3feSDimitry Andric       // Family 17h Models 10h-1Fh (Raven1) Zen
1162cb14a3feSDimitry Andric       // Family 17h Models 10h-1Fh (Picasso) Zen+
1163cb14a3feSDimitry Andric       // Family 17h Models 20h-2Fh (Raven2 x86) Zen
1164bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM17H_ZNVER1;
1165cb14a3feSDimitry Andric       break;
1166bdd1243dSDimitry Andric     }
1167bdd1243dSDimitry Andric     break;
1168bdd1243dSDimitry Andric   case 25:
1169bdd1243dSDimitry Andric     CPU = "znver3";
1170bdd1243dSDimitry Andric     *Type = X86::AMDFAM19H;
1171647cbc5dSDimitry Andric     if (Model <= 0x0f || (Model >= 0x20 && Model <= 0x2f) ||
1172cb14a3feSDimitry Andric         (Model >= 0x30 && Model <= 0x3f) || (Model >= 0x40 && Model <= 0x4f) ||
1173cb14a3feSDimitry Andric         (Model >= 0x50 && Model <= 0x5f)) {
1174cb14a3feSDimitry Andric       // Family 19h Models 00h-0Fh (Genesis, Chagall) Zen 3
1175cb14a3feSDimitry Andric       // Family 19h Models 20h-2Fh (Vermeer) Zen 3
1176cb14a3feSDimitry Andric       // Family 19h Models 30h-3Fh (Badami) Zen 3
1177cb14a3feSDimitry Andric       // Family 19h Models 40h-4Fh (Rembrandt) Zen 3+
1178cb14a3feSDimitry Andric       // Family 19h Models 50h-5Fh (Cezanne) Zen 3
1179bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM19H_ZNVER3;
1180bdd1243dSDimitry Andric       break;
1181bdd1243dSDimitry Andric     }
1182cb14a3feSDimitry Andric     if ((Model >= 0x10 && Model <= 0x1f) || (Model >= 0x60 && Model <= 0x6f) ||
1183cb14a3feSDimitry Andric         (Model >= 0x70 && Model <= 0x77) || (Model >= 0x78 && Model <= 0x7f) ||
1184cb14a3feSDimitry Andric         (Model >= 0xa0 && Model <= 0xaf)) {
1185cb14a3feSDimitry Andric       // Family 19h Models 10h-1Fh (Stones; Storm Peak) Zen 4
1186cb14a3feSDimitry Andric       // Family 19h Models 60h-6Fh (Raphael) Zen 4
1187cb14a3feSDimitry Andric       // Family 19h Models 70h-77h (Phoenix, Hawkpoint1) Zen 4
1188cb14a3feSDimitry Andric       // Family 19h Models 78h-7Fh (Phoenix 2, Hawkpoint2) Zen 4
1189cb14a3feSDimitry Andric       // Family 19h Models A0h-AFh (Stones-Dense) Zen 4
1190bdd1243dSDimitry Andric       CPU = "znver4";
1191bdd1243dSDimitry Andric       *Subtype = X86::AMDFAM19H_ZNVER4;
1192bdd1243dSDimitry Andric       break; //  "znver4"
1193bdd1243dSDimitry Andric     }
1194cb14a3feSDimitry Andric     break;
1195bdd1243dSDimitry Andric   default:
1196bdd1243dSDimitry Andric     break; // Unknown AMD CPU.
1197bdd1243dSDimitry Andric   }
1198bdd1243dSDimitry Andric 
1199bdd1243dSDimitry Andric   return CPU;
1200bdd1243dSDimitry Andric }
1201bdd1243dSDimitry Andric 
1202bdd1243dSDimitry Andric static void getAvailableFeatures(unsigned ECX, unsigned EDX, unsigned MaxLeaf,
1203bdd1243dSDimitry Andric                                  unsigned *Features) {
1204bdd1243dSDimitry Andric   unsigned EAX, EBX;
1205bdd1243dSDimitry Andric 
1206bdd1243dSDimitry Andric   auto setFeature = [&](unsigned F) {
1207bdd1243dSDimitry Andric     Features[F / 32] |= 1U << (F % 32);
1208bdd1243dSDimitry Andric   };
1209bdd1243dSDimitry Andric 
1210bdd1243dSDimitry Andric   if ((EDX >> 15) & 1)
1211bdd1243dSDimitry Andric     setFeature(X86::FEATURE_CMOV);
1212bdd1243dSDimitry Andric   if ((EDX >> 23) & 1)
1213bdd1243dSDimitry Andric     setFeature(X86::FEATURE_MMX);
1214bdd1243dSDimitry Andric   if ((EDX >> 25) & 1)
1215bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE);
1216bdd1243dSDimitry Andric   if ((EDX >> 26) & 1)
1217bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE2);
1218bdd1243dSDimitry Andric 
1219bdd1243dSDimitry Andric   if ((ECX >> 0) & 1)
1220bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE3);
1221bdd1243dSDimitry Andric   if ((ECX >> 1) & 1)
1222bdd1243dSDimitry Andric     setFeature(X86::FEATURE_PCLMUL);
1223bdd1243dSDimitry Andric   if ((ECX >> 9) & 1)
1224bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSSE3);
1225bdd1243dSDimitry Andric   if ((ECX >> 12) & 1)
1226bdd1243dSDimitry Andric     setFeature(X86::FEATURE_FMA);
1227bdd1243dSDimitry Andric   if ((ECX >> 19) & 1)
1228bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE4_1);
1229bdd1243dSDimitry Andric   if ((ECX >> 20) & 1) {
1230bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE4_2);
1231bdd1243dSDimitry Andric     setFeature(X86::FEATURE_CRC32);
1232bdd1243dSDimitry Andric   }
1233bdd1243dSDimitry Andric   if ((ECX >> 23) & 1)
1234bdd1243dSDimitry Andric     setFeature(X86::FEATURE_POPCNT);
1235bdd1243dSDimitry Andric   if ((ECX >> 25) & 1)
1236bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AES);
1237bdd1243dSDimitry Andric 
1238bdd1243dSDimitry Andric   if ((ECX >> 22) & 1)
1239bdd1243dSDimitry Andric     setFeature(X86::FEATURE_MOVBE);
1240bdd1243dSDimitry Andric 
1241bdd1243dSDimitry Andric   // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
1242bdd1243dSDimitry Andric   // indicates that the AVX registers will be saved and restored on context
1243bdd1243dSDimitry Andric   // switch, then we have full AVX support.
1244bdd1243dSDimitry Andric   const unsigned AVXBits = (1 << 27) | (1 << 28);
1245bdd1243dSDimitry Andric   bool HasAVX = ((ECX & AVXBits) == AVXBits) && !getX86XCR0(&EAX, &EDX) &&
1246bdd1243dSDimitry Andric                 ((EAX & 0x6) == 0x6);
1247bdd1243dSDimitry Andric #if defined(__APPLE__)
1248bdd1243dSDimitry Andric   // Darwin lazily saves the AVX512 context on first use: trust that the OS will
1249bdd1243dSDimitry Andric   // save the AVX512 context if we use AVX512 instructions, even the bit is not
1250bdd1243dSDimitry Andric   // set right now.
1251bdd1243dSDimitry Andric   bool HasAVX512Save = true;
1252bdd1243dSDimitry Andric #else
1253bdd1243dSDimitry Andric   // AVX512 requires additional context to be saved by the OS.
1254bdd1243dSDimitry Andric   bool HasAVX512Save = HasAVX && ((EAX & 0xe0) == 0xe0);
1255bdd1243dSDimitry Andric #endif
1256bdd1243dSDimitry Andric 
1257bdd1243dSDimitry Andric   if (HasAVX)
1258bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX);
1259bdd1243dSDimitry Andric 
1260bdd1243dSDimitry Andric   bool HasLeaf7 =
1261bdd1243dSDimitry Andric       MaxLeaf >= 0x7 && !getX86CpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX);
1262bdd1243dSDimitry Andric 
1263bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 3) & 1))
1264bdd1243dSDimitry Andric     setFeature(X86::FEATURE_BMI);
1265bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 5) & 1) && HasAVX)
1266bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX2);
1267bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 8) & 1))
1268bdd1243dSDimitry Andric     setFeature(X86::FEATURE_BMI2);
1269*5678d1d9SDimitry Andric   if (HasLeaf7 && ((EBX >> 16) & 1) && HasAVX512Save) {
1270bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512F);
1271*5678d1d9SDimitry Andric     setFeature(X86::FEATURE_EVEX512);
1272*5678d1d9SDimitry Andric   }
1273bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 17) & 1) && HasAVX512Save)
1274bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512DQ);
1275bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 19) & 1))
1276bdd1243dSDimitry Andric     setFeature(X86::FEATURE_ADX);
1277bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 21) & 1) && HasAVX512Save)
1278bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512IFMA);
1279bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 23) & 1))
1280bdd1243dSDimitry Andric     setFeature(X86::FEATURE_CLFLUSHOPT);
1281bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 26) & 1) && HasAVX512Save)
1282bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512PF);
1283bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 27) & 1) && HasAVX512Save)
1284bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512ER);
1285bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 28) & 1) && HasAVX512Save)
1286bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512CD);
1287bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 29) & 1))
1288bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SHA);
1289bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 30) & 1) && HasAVX512Save)
1290bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512BW);
1291bdd1243dSDimitry Andric   if (HasLeaf7 && ((EBX >> 31) & 1) && HasAVX512Save)
1292bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VL);
1293bdd1243dSDimitry Andric 
1294bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 1) & 1) && HasAVX512Save)
1295bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VBMI);
1296bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 6) & 1) && HasAVX512Save)
1297bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VBMI2);
1298bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 8) & 1))
1299bdd1243dSDimitry Andric     setFeature(X86::FEATURE_GFNI);
1300bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 10) & 1) && HasAVX)
1301bdd1243dSDimitry Andric     setFeature(X86::FEATURE_VPCLMULQDQ);
1302bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 11) & 1) && HasAVX512Save)
1303bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VNNI);
1304bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 12) & 1) && HasAVX512Save)
1305bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512BITALG);
1306bdd1243dSDimitry Andric   if (HasLeaf7 && ((ECX >> 14) & 1) && HasAVX512Save)
1307bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VPOPCNTDQ);
1308bdd1243dSDimitry Andric 
1309bdd1243dSDimitry Andric   if (HasLeaf7 && ((EDX >> 2) & 1) && HasAVX512Save)
1310bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX5124VNNIW);
1311bdd1243dSDimitry Andric   if (HasLeaf7 && ((EDX >> 3) & 1) && HasAVX512Save)
1312bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX5124FMAPS);
1313bdd1243dSDimitry Andric   if (HasLeaf7 && ((EDX >> 8) & 1) && HasAVX512Save)
1314bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512VP2INTERSECT);
1315bdd1243dSDimitry Andric 
13168a4dda33SDimitry Andric   // EAX from subleaf 0 is the maximum subleaf supported. Some CPUs don't
13178a4dda33SDimitry Andric   // return all 0s for invalid subleaves so check the limit.
1318bdd1243dSDimitry Andric   bool HasLeaf7Subleaf1 =
13198a4dda33SDimitry Andric       HasLeaf7 && EAX >= 1 &&
13208a4dda33SDimitry Andric       !getX86CpuIDAndInfoEx(0x7, 0x1, &EAX, &EBX, &ECX, &EDX);
1321bdd1243dSDimitry Andric   if (HasLeaf7Subleaf1 && ((EAX >> 5) & 1) && HasAVX512Save)
1322bdd1243dSDimitry Andric     setFeature(X86::FEATURE_AVX512BF16);
1323bdd1243dSDimitry Andric 
1324bdd1243dSDimitry Andric   unsigned MaxExtLevel;
1325bdd1243dSDimitry Andric   getX86CpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
1326bdd1243dSDimitry Andric 
1327bdd1243dSDimitry Andric   bool HasExtLeaf1 = MaxExtLevel >= 0x80000001 &&
1328bdd1243dSDimitry Andric                      !getX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
1329bdd1243dSDimitry Andric   if (HasExtLeaf1 && ((ECX >> 6) & 1))
1330bdd1243dSDimitry Andric     setFeature(X86::FEATURE_SSE4_A);
1331bdd1243dSDimitry Andric   if (HasExtLeaf1 && ((ECX >> 11) & 1))
1332bdd1243dSDimitry Andric     setFeature(X86::FEATURE_XOP);
1333bdd1243dSDimitry Andric   if (HasExtLeaf1 && ((ECX >> 16) & 1))
1334bdd1243dSDimitry Andric     setFeature(X86::FEATURE_FMA4);
1335bdd1243dSDimitry Andric 
1336bdd1243dSDimitry Andric   if (HasExtLeaf1 && ((EDX >> 29) & 1))
1337bdd1243dSDimitry Andric     setFeature(X86::FEATURE_64BIT);
1338bdd1243dSDimitry Andric }
1339bdd1243dSDimitry Andric 
1340bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1341bdd1243dSDimitry Andric   unsigned MaxLeaf = 0;
1342bdd1243dSDimitry Andric   const VendorSignatures Vendor = getVendorSignature(&MaxLeaf);
1343bdd1243dSDimitry Andric   if (Vendor == VendorSignatures::UNKNOWN)
1344bdd1243dSDimitry Andric     return "generic";
1345bdd1243dSDimitry Andric 
1346bdd1243dSDimitry Andric   unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
1347bdd1243dSDimitry Andric   getX86CpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
1348bdd1243dSDimitry Andric 
1349bdd1243dSDimitry Andric   unsigned Family = 0, Model = 0;
1350bdd1243dSDimitry Andric   unsigned Features[(X86::CPU_FEATURE_MAX + 31) / 32] = {0};
1351bdd1243dSDimitry Andric   detectX86FamilyModel(EAX, &Family, &Model);
1352bdd1243dSDimitry Andric   getAvailableFeatures(ECX, EDX, MaxLeaf, Features);
1353bdd1243dSDimitry Andric 
1354bdd1243dSDimitry Andric   // These aren't consumed in this file, but we try to keep some source code the
1355bdd1243dSDimitry Andric   // same or similar to compiler-rt.
1356bdd1243dSDimitry Andric   unsigned Type = 0;
1357bdd1243dSDimitry Andric   unsigned Subtype = 0;
1358bdd1243dSDimitry Andric 
1359bdd1243dSDimitry Andric   StringRef CPU;
1360bdd1243dSDimitry Andric 
1361bdd1243dSDimitry Andric   if (Vendor == VendorSignatures::GENUINE_INTEL) {
1362bdd1243dSDimitry Andric     CPU = getIntelProcessorTypeAndSubtype(Family, Model, Features, &Type,
1363bdd1243dSDimitry Andric                                           &Subtype);
1364bdd1243dSDimitry Andric   } else if (Vendor == VendorSignatures::AUTHENTIC_AMD) {
1365bdd1243dSDimitry Andric     CPU = getAMDProcessorTypeAndSubtype(Family, Model, Features, &Type,
1366bdd1243dSDimitry Andric                                         &Subtype);
1367bdd1243dSDimitry Andric   }
1368bdd1243dSDimitry Andric 
1369bdd1243dSDimitry Andric   if (!CPU.empty())
1370bdd1243dSDimitry Andric     return CPU;
1371bdd1243dSDimitry Andric 
1372bdd1243dSDimitry Andric   return "generic";
1373bdd1243dSDimitry Andric }
1374bdd1243dSDimitry Andric 
1375bdd1243dSDimitry Andric #elif defined(__APPLE__) && defined(__powerpc__)
1376bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1377bdd1243dSDimitry Andric   host_basic_info_data_t hostInfo;
1378bdd1243dSDimitry Andric   mach_msg_type_number_t infoCount;
1379bdd1243dSDimitry Andric 
1380bdd1243dSDimitry Andric   infoCount = HOST_BASIC_INFO_COUNT;
1381bdd1243dSDimitry Andric   mach_port_t hostPort = mach_host_self();
1382bdd1243dSDimitry Andric   host_info(hostPort, HOST_BASIC_INFO, (host_info_t)&hostInfo,
1383bdd1243dSDimitry Andric             &infoCount);
1384bdd1243dSDimitry Andric   mach_port_deallocate(mach_task_self(), hostPort);
1385bdd1243dSDimitry Andric 
1386bdd1243dSDimitry Andric   if (hostInfo.cpu_type != CPU_TYPE_POWERPC)
1387bdd1243dSDimitry Andric     return "generic";
1388bdd1243dSDimitry Andric 
1389bdd1243dSDimitry Andric   switch (hostInfo.cpu_subtype) {
1390bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_601:
1391bdd1243dSDimitry Andric     return "601";
1392bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_602:
1393bdd1243dSDimitry Andric     return "602";
1394bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_603:
1395bdd1243dSDimitry Andric     return "603";
1396bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_603e:
1397bdd1243dSDimitry Andric     return "603e";
1398bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_603ev:
1399bdd1243dSDimitry Andric     return "603ev";
1400bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_604:
1401bdd1243dSDimitry Andric     return "604";
1402bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_604e:
1403bdd1243dSDimitry Andric     return "604e";
1404bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_620:
1405bdd1243dSDimitry Andric     return "620";
1406bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_750:
1407bdd1243dSDimitry Andric     return "750";
1408bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_7400:
1409bdd1243dSDimitry Andric     return "7400";
1410bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_7450:
1411bdd1243dSDimitry Andric     return "7450";
1412bdd1243dSDimitry Andric   case CPU_SUBTYPE_POWERPC_970:
1413bdd1243dSDimitry Andric     return "970";
1414bdd1243dSDimitry Andric   default:;
1415bdd1243dSDimitry Andric   }
1416bdd1243dSDimitry Andric 
1417bdd1243dSDimitry Andric   return "generic";
1418bdd1243dSDimitry Andric }
1419bdd1243dSDimitry Andric #elif defined(__linux__) && defined(__powerpc__)
1420bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1421bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1422bdd1243dSDimitry Andric   StringRef Content = P ? P->getBuffer() : "";
1423bdd1243dSDimitry Andric   return detail::getHostCPUNameForPowerPC(Content);
1424bdd1243dSDimitry Andric }
1425bdd1243dSDimitry Andric #elif defined(__linux__) && (defined(__arm__) || defined(__aarch64__))
1426bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1427bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1428bdd1243dSDimitry Andric   StringRef Content = P ? P->getBuffer() : "";
1429bdd1243dSDimitry Andric   return detail::getHostCPUNameForARM(Content);
1430bdd1243dSDimitry Andric }
1431bdd1243dSDimitry Andric #elif defined(__linux__) && defined(__s390x__)
1432bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1433bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1434bdd1243dSDimitry Andric   StringRef Content = P ? P->getBuffer() : "";
1435bdd1243dSDimitry Andric   return detail::getHostCPUNameForS390x(Content);
1436bdd1243dSDimitry Andric }
1437bdd1243dSDimitry Andric #elif defined(__MVS__)
1438bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1439bdd1243dSDimitry Andric   // Get pointer to Communications Vector Table (CVT).
1440bdd1243dSDimitry Andric   // The pointer is located at offset 16 of the Prefixed Save Area (PSA).
1441bdd1243dSDimitry Andric   // It is stored as 31 bit pointer and will be zero-extended to 64 bit.
1442bdd1243dSDimitry Andric   int *StartToCVTOffset = reinterpret_cast<int *>(0x10);
1443bdd1243dSDimitry Andric   // Since its stored as a 31-bit pointer, get the 4 bytes from the start
1444bdd1243dSDimitry Andric   // of address.
1445bdd1243dSDimitry Andric   int ReadValue = *StartToCVTOffset;
1446bdd1243dSDimitry Andric   // Explicitly clear the high order bit.
1447bdd1243dSDimitry Andric   ReadValue = (ReadValue & 0x7FFFFFFF);
1448bdd1243dSDimitry Andric   char *CVT = reinterpret_cast<char *>(ReadValue);
1449bdd1243dSDimitry Andric   // The model number is located in the CVT prefix at offset -6 and stored as
1450bdd1243dSDimitry Andric   // signless packed decimal.
1451bdd1243dSDimitry Andric   uint16_t Id = *(uint16_t *)&CVT[-6];
1452bdd1243dSDimitry Andric   // Convert number to integer.
1453bdd1243dSDimitry Andric   Id = decodePackedBCD<uint16_t>(Id, false);
1454bdd1243dSDimitry Andric   // Check for vector support. It's stored in field CVTFLAG5 (offset 244),
1455bdd1243dSDimitry Andric   // bit CVTVEF (X'80'). The facilities list is part of the PSA but the vector
1456bdd1243dSDimitry Andric   // extension can only be used if bit CVTVEF is on.
1457bdd1243dSDimitry Andric   bool HaveVectorSupport = CVT[244] & 0x80;
1458bdd1243dSDimitry Andric   return getCPUNameFromS390Model(Id, HaveVectorSupport);
1459bdd1243dSDimitry Andric }
1460bdd1243dSDimitry Andric #elif defined(__APPLE__) && (defined(__arm__) || defined(__aarch64__))
1461bdd1243dSDimitry Andric #define CPUFAMILY_ARM_SWIFT 0x1e2d6381
1462bdd1243dSDimitry Andric #define CPUFAMILY_ARM_CYCLONE 0x37a09642
1463bdd1243dSDimitry Andric #define CPUFAMILY_ARM_TYPHOON 0x2c91a47e
1464bdd1243dSDimitry Andric #define CPUFAMILY_ARM_TWISTER 0x92fb37c8
1465bdd1243dSDimitry Andric #define CPUFAMILY_ARM_HURRICANE 0x67ceee93
1466bdd1243dSDimitry Andric #define CPUFAMILY_ARM_MONSOON_MISTRAL 0xe81e7ef6
1467bdd1243dSDimitry Andric #define CPUFAMILY_ARM_VORTEX_TEMPEST 0x07d34b9f
1468bdd1243dSDimitry Andric #define CPUFAMILY_ARM_LIGHTNING_THUNDER 0x462504d2
1469bdd1243dSDimitry Andric #define CPUFAMILY_ARM_FIRESTORM_ICESTORM 0x1b588bb3
1470bdd1243dSDimitry Andric 
1471bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1472bdd1243dSDimitry Andric   uint32_t Family;
1473bdd1243dSDimitry Andric   size_t Length = sizeof(Family);
1474bdd1243dSDimitry Andric   sysctlbyname("hw.cpufamily", &Family, &Length, NULL, 0);
1475bdd1243dSDimitry Andric 
1476bdd1243dSDimitry Andric   switch (Family) {
1477bdd1243dSDimitry Andric   case CPUFAMILY_ARM_SWIFT:
1478bdd1243dSDimitry Andric     return "swift";
1479bdd1243dSDimitry Andric   case CPUFAMILY_ARM_CYCLONE:
1480bdd1243dSDimitry Andric     return "apple-a7";
1481bdd1243dSDimitry Andric   case CPUFAMILY_ARM_TYPHOON:
1482bdd1243dSDimitry Andric     return "apple-a8";
1483bdd1243dSDimitry Andric   case CPUFAMILY_ARM_TWISTER:
1484bdd1243dSDimitry Andric     return "apple-a9";
1485bdd1243dSDimitry Andric   case CPUFAMILY_ARM_HURRICANE:
1486bdd1243dSDimitry Andric     return "apple-a10";
1487bdd1243dSDimitry Andric   case CPUFAMILY_ARM_MONSOON_MISTRAL:
1488bdd1243dSDimitry Andric     return "apple-a11";
1489bdd1243dSDimitry Andric   case CPUFAMILY_ARM_VORTEX_TEMPEST:
1490bdd1243dSDimitry Andric     return "apple-a12";
1491bdd1243dSDimitry Andric   case CPUFAMILY_ARM_LIGHTNING_THUNDER:
1492bdd1243dSDimitry Andric     return "apple-a13";
1493bdd1243dSDimitry Andric   case CPUFAMILY_ARM_FIRESTORM_ICESTORM:
1494bdd1243dSDimitry Andric     return "apple-m1";
1495bdd1243dSDimitry Andric   default:
1496bdd1243dSDimitry Andric     // Default to the newest CPU we know about.
1497bdd1243dSDimitry Andric     return "apple-m1";
1498bdd1243dSDimitry Andric   }
1499bdd1243dSDimitry Andric }
1500bdd1243dSDimitry Andric #elif defined(_AIX)
1501bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1502bdd1243dSDimitry Andric   switch (_system_configuration.implementation) {
1503bdd1243dSDimitry Andric   case POWER_4:
1504bdd1243dSDimitry Andric     if (_system_configuration.version == PV_4_3)
1505bdd1243dSDimitry Andric       return "970";
1506bdd1243dSDimitry Andric     return "pwr4";
1507bdd1243dSDimitry Andric   case POWER_5:
1508bdd1243dSDimitry Andric     if (_system_configuration.version == PV_5)
1509bdd1243dSDimitry Andric       return "pwr5";
1510bdd1243dSDimitry Andric     return "pwr5x";
1511bdd1243dSDimitry Andric   case POWER_6:
1512bdd1243dSDimitry Andric     if (_system_configuration.version == PV_6_Compat)
1513bdd1243dSDimitry Andric       return "pwr6";
1514bdd1243dSDimitry Andric     return "pwr6x";
1515bdd1243dSDimitry Andric   case POWER_7:
1516bdd1243dSDimitry Andric     return "pwr7";
1517bdd1243dSDimitry Andric   case POWER_8:
1518bdd1243dSDimitry Andric     return "pwr8";
1519bdd1243dSDimitry Andric   case POWER_9:
1520bdd1243dSDimitry Andric     return "pwr9";
1521bdd1243dSDimitry Andric // TODO: simplify this once the macro is available in all OS levels.
1522bdd1243dSDimitry Andric #ifdef POWER_10
1523bdd1243dSDimitry Andric   case POWER_10:
1524bdd1243dSDimitry Andric #else
1525bdd1243dSDimitry Andric   case 0x40000:
1526bdd1243dSDimitry Andric #endif
1527bdd1243dSDimitry Andric     return "pwr10";
1528bdd1243dSDimitry Andric   default:
1529bdd1243dSDimitry Andric     return "generic";
1530bdd1243dSDimitry Andric   }
1531bdd1243dSDimitry Andric }
153206c3fb27SDimitry Andric #elif defined(__loongarch__)
153306c3fb27SDimitry Andric StringRef sys::getHostCPUName() {
153406c3fb27SDimitry Andric   // Use processor id to detect cpu name.
153506c3fb27SDimitry Andric   uint32_t processor_id;
153606c3fb27SDimitry Andric   __asm__("cpucfg %[prid], $zero\n\t" : [prid] "=r"(processor_id));
15371db9f3b2SDimitry Andric   // Refer PRID_SERIES_MASK in linux kernel: arch/loongarch/include/asm/cpu.h.
15381db9f3b2SDimitry Andric   switch (processor_id & 0xf000) {
153906c3fb27SDimitry Andric   case 0xc000: // Loongson 64bit, 4-issue
154006c3fb27SDimitry Andric     return "la464";
154106c3fb27SDimitry Andric   // TODO: Others.
154206c3fb27SDimitry Andric   default:
154306c3fb27SDimitry Andric     break;
154406c3fb27SDimitry Andric   }
154506c3fb27SDimitry Andric   return "generic";
154606c3fb27SDimitry Andric }
1547bdd1243dSDimitry Andric #elif defined(__riscv)
1548bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1549bdd1243dSDimitry Andric #if defined(__linux__)
1550bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1551bdd1243dSDimitry Andric   StringRef Content = P ? P->getBuffer() : "";
1552bdd1243dSDimitry Andric   return detail::getHostCPUNameForRISCV(Content);
1553bdd1243dSDimitry Andric #else
1554bdd1243dSDimitry Andric #if __riscv_xlen == 64
1555bdd1243dSDimitry Andric   return "generic-rv64";
1556bdd1243dSDimitry Andric #elif __riscv_xlen == 32
1557bdd1243dSDimitry Andric   return "generic-rv32";
1558bdd1243dSDimitry Andric #else
1559bdd1243dSDimitry Andric #error "Unhandled value of __riscv_xlen"
1560bdd1243dSDimitry Andric #endif
1561bdd1243dSDimitry Andric #endif
1562bdd1243dSDimitry Andric }
1563bdd1243dSDimitry Andric #elif defined(__sparc__)
1564bdd1243dSDimitry Andric #if defined(__linux__)
1565bdd1243dSDimitry Andric StringRef sys::detail::getHostCPUNameForSPARC(StringRef ProcCpuinfoContent) {
1566bdd1243dSDimitry Andric   SmallVector<StringRef> Lines;
1567bdd1243dSDimitry Andric   ProcCpuinfoContent.split(Lines, "\n");
1568bdd1243dSDimitry Andric 
1569bdd1243dSDimitry Andric   // Look for cpu line to determine cpu name
1570bdd1243dSDimitry Andric   StringRef Cpu;
1571bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I) {
15725f757f3fSDimitry Andric     if (Lines[I].starts_with("cpu")) {
1573bdd1243dSDimitry Andric       Cpu = Lines[I].substr(5).ltrim("\t :");
1574bdd1243dSDimitry Andric       break;
1575bdd1243dSDimitry Andric     }
1576bdd1243dSDimitry Andric   }
1577bdd1243dSDimitry Andric 
1578bdd1243dSDimitry Andric   return StringSwitch<const char *>(Cpu)
1579bdd1243dSDimitry Andric       .StartsWith("SuperSparc", "supersparc")
1580bdd1243dSDimitry Andric       .StartsWith("HyperSparc", "hypersparc")
1581bdd1243dSDimitry Andric       .StartsWith("SpitFire", "ultrasparc")
1582bdd1243dSDimitry Andric       .StartsWith("BlackBird", "ultrasparc")
1583bdd1243dSDimitry Andric       .StartsWith("Sabre", " ultrasparc")
1584bdd1243dSDimitry Andric       .StartsWith("Hummingbird", "ultrasparc")
1585bdd1243dSDimitry Andric       .StartsWith("Cheetah", "ultrasparc3")
1586bdd1243dSDimitry Andric       .StartsWith("Jalapeno", "ultrasparc3")
1587bdd1243dSDimitry Andric       .StartsWith("Jaguar", "ultrasparc3")
1588bdd1243dSDimitry Andric       .StartsWith("Panther", "ultrasparc3")
1589bdd1243dSDimitry Andric       .StartsWith("Serrano", "ultrasparc3")
1590bdd1243dSDimitry Andric       .StartsWith("UltraSparc T1", "niagara")
1591bdd1243dSDimitry Andric       .StartsWith("UltraSparc T2", "niagara2")
1592bdd1243dSDimitry Andric       .StartsWith("UltraSparc T3", "niagara3")
1593bdd1243dSDimitry Andric       .StartsWith("UltraSparc T4", "niagara4")
1594bdd1243dSDimitry Andric       .StartsWith("UltraSparc T5", "niagara4")
1595bdd1243dSDimitry Andric       .StartsWith("LEON", "leon3")
1596bdd1243dSDimitry Andric       // niagara7/m8 not supported by LLVM yet.
1597bdd1243dSDimitry Andric       .StartsWith("SPARC-M7", "niagara4" /* "niagara7" */)
1598bdd1243dSDimitry Andric       .StartsWith("SPARC-S7", "niagara4" /* "niagara7" */)
1599bdd1243dSDimitry Andric       .StartsWith("SPARC-M8", "niagara4" /* "m8" */)
1600bdd1243dSDimitry Andric       .Default("generic");
1601bdd1243dSDimitry Andric }
1602bdd1243dSDimitry Andric #endif
1603bdd1243dSDimitry Andric 
1604bdd1243dSDimitry Andric StringRef sys::getHostCPUName() {
1605bdd1243dSDimitry Andric #if defined(__linux__)
1606bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1607bdd1243dSDimitry Andric   StringRef Content = P ? P->getBuffer() : "";
1608bdd1243dSDimitry Andric   return detail::getHostCPUNameForSPARC(Content);
1609bdd1243dSDimitry Andric #elif defined(__sun__) && defined(__svr4__)
1610bdd1243dSDimitry Andric   char *buf = NULL;
1611bdd1243dSDimitry Andric   kstat_ctl_t *kc;
1612bdd1243dSDimitry Andric   kstat_t *ksp;
1613bdd1243dSDimitry Andric   kstat_named_t *brand = NULL;
1614bdd1243dSDimitry Andric 
1615bdd1243dSDimitry Andric   kc = kstat_open();
1616bdd1243dSDimitry Andric   if (kc != NULL) {
1617bdd1243dSDimitry Andric     ksp = kstat_lookup(kc, const_cast<char *>("cpu_info"), -1, NULL);
1618bdd1243dSDimitry Andric     if (ksp != NULL && kstat_read(kc, ksp, NULL) != -1 &&
1619bdd1243dSDimitry Andric         ksp->ks_type == KSTAT_TYPE_NAMED)
1620bdd1243dSDimitry Andric       brand =
1621bdd1243dSDimitry Andric           (kstat_named_t *)kstat_data_lookup(ksp, const_cast<char *>("brand"));
1622bdd1243dSDimitry Andric     if (brand != NULL && brand->data_type == KSTAT_DATA_STRING)
1623bdd1243dSDimitry Andric       buf = KSTAT_NAMED_STR_PTR(brand);
1624bdd1243dSDimitry Andric   }
1625bdd1243dSDimitry Andric   kstat_close(kc);
1626bdd1243dSDimitry Andric 
1627bdd1243dSDimitry Andric   return StringSwitch<const char *>(buf)
1628bdd1243dSDimitry Andric       .Case("TMS390S10", "supersparc") // Texas Instruments microSPARC I
1629bdd1243dSDimitry Andric       .Case("TMS390Z50", "supersparc") // Texas Instruments SuperSPARC I
1630bdd1243dSDimitry Andric       .Case("TMS390Z55",
1631bdd1243dSDimitry Andric             "supersparc") // Texas Instruments SuperSPARC I with SuperCache
1632bdd1243dSDimitry Andric       .Case("MB86904", "supersparc") // Fujitsu microSPARC II
1633bdd1243dSDimitry Andric       .Case("MB86907", "supersparc") // Fujitsu TurboSPARC
1634bdd1243dSDimitry Andric       .Case("RT623", "hypersparc")   // Ross hyperSPARC
1635bdd1243dSDimitry Andric       .Case("RT625", "hypersparc")
1636bdd1243dSDimitry Andric       .Case("RT626", "hypersparc")
1637bdd1243dSDimitry Andric       .Case("UltraSPARC-I", "ultrasparc")
1638bdd1243dSDimitry Andric       .Case("UltraSPARC-II", "ultrasparc")
1639bdd1243dSDimitry Andric       .Case("UltraSPARC-IIe", "ultrasparc")
1640bdd1243dSDimitry Andric       .Case("UltraSPARC-IIi", "ultrasparc")
1641bdd1243dSDimitry Andric       .Case("SPARC64-III", "ultrasparc")
1642bdd1243dSDimitry Andric       .Case("SPARC64-IV", "ultrasparc")
1643bdd1243dSDimitry Andric       .Case("UltraSPARC-III", "ultrasparc3")
1644bdd1243dSDimitry Andric       .Case("UltraSPARC-III+", "ultrasparc3")
1645bdd1243dSDimitry Andric       .Case("UltraSPARC-IIIi", "ultrasparc3")
1646bdd1243dSDimitry Andric       .Case("UltraSPARC-IIIi+", "ultrasparc3")
1647bdd1243dSDimitry Andric       .Case("UltraSPARC-IV", "ultrasparc3")
1648bdd1243dSDimitry Andric       .Case("UltraSPARC-IV+", "ultrasparc3")
1649bdd1243dSDimitry Andric       .Case("SPARC64-V", "ultrasparc3")
1650bdd1243dSDimitry Andric       .Case("SPARC64-VI", "ultrasparc3")
1651bdd1243dSDimitry Andric       .Case("SPARC64-VII", "ultrasparc3")
1652bdd1243dSDimitry Andric       .Case("UltraSPARC-T1", "niagara")
1653bdd1243dSDimitry Andric       .Case("UltraSPARC-T2", "niagara2")
1654bdd1243dSDimitry Andric       .Case("UltraSPARC-T2", "niagara2")
1655bdd1243dSDimitry Andric       .Case("UltraSPARC-T2+", "niagara2")
1656bdd1243dSDimitry Andric       .Case("SPARC-T3", "niagara3")
1657bdd1243dSDimitry Andric       .Case("SPARC-T4", "niagara4")
1658bdd1243dSDimitry Andric       .Case("SPARC-T5", "niagara4")
1659bdd1243dSDimitry Andric       // niagara7/m8 not supported by LLVM yet.
1660bdd1243dSDimitry Andric       .Case("SPARC-M7", "niagara4" /* "niagara7" */)
1661bdd1243dSDimitry Andric       .Case("SPARC-S7", "niagara4" /* "niagara7" */)
1662bdd1243dSDimitry Andric       .Case("SPARC-M8", "niagara4" /* "m8" */)
1663bdd1243dSDimitry Andric       .Default("generic");
1664bdd1243dSDimitry Andric #else
1665bdd1243dSDimitry Andric   return "generic";
1666bdd1243dSDimitry Andric #endif
1667bdd1243dSDimitry Andric }
1668bdd1243dSDimitry Andric #else
1669bdd1243dSDimitry Andric StringRef sys::getHostCPUName() { return "generic"; }
1670bdd1243dSDimitry Andric namespace llvm {
1671bdd1243dSDimitry Andric namespace sys {
1672bdd1243dSDimitry Andric namespace detail {
1673bdd1243dSDimitry Andric namespace x86 {
1674bdd1243dSDimitry Andric 
1675bdd1243dSDimitry Andric VendorSignatures getVendorSignature(unsigned *MaxLeaf) {
1676bdd1243dSDimitry Andric   return VendorSignatures::UNKNOWN;
1677bdd1243dSDimitry Andric }
1678bdd1243dSDimitry Andric 
1679bdd1243dSDimitry Andric } // namespace x86
1680bdd1243dSDimitry Andric } // namespace detail
1681bdd1243dSDimitry Andric } // namespace sys
1682bdd1243dSDimitry Andric } // namespace llvm
1683bdd1243dSDimitry Andric #endif
1684bdd1243dSDimitry Andric 
1685bdd1243dSDimitry Andric #if defined(__i386__) || defined(_M_IX86) || \
1686bdd1243dSDimitry Andric     defined(__x86_64__) || defined(_M_X64)
1687bdd1243dSDimitry Andric bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
1688bdd1243dSDimitry Andric   unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
1689bdd1243dSDimitry Andric   unsigned MaxLevel;
1690bdd1243dSDimitry Andric 
1691bdd1243dSDimitry Andric   if (getX86CpuIDAndInfo(0, &MaxLevel, &EBX, &ECX, &EDX) || MaxLevel < 1)
1692bdd1243dSDimitry Andric     return false;
1693bdd1243dSDimitry Andric 
1694bdd1243dSDimitry Andric   getX86CpuIDAndInfo(1, &EAX, &EBX, &ECX, &EDX);
1695bdd1243dSDimitry Andric 
1696bdd1243dSDimitry Andric   Features["cx8"]    = (EDX >>  8) & 1;
1697bdd1243dSDimitry Andric   Features["cmov"]   = (EDX >> 15) & 1;
1698bdd1243dSDimitry Andric   Features["mmx"]    = (EDX >> 23) & 1;
1699bdd1243dSDimitry Andric   Features["fxsr"]   = (EDX >> 24) & 1;
1700bdd1243dSDimitry Andric   Features["sse"]    = (EDX >> 25) & 1;
1701bdd1243dSDimitry Andric   Features["sse2"]   = (EDX >> 26) & 1;
1702bdd1243dSDimitry Andric 
1703bdd1243dSDimitry Andric   Features["sse3"]   = (ECX >>  0) & 1;
1704bdd1243dSDimitry Andric   Features["pclmul"] = (ECX >>  1) & 1;
1705bdd1243dSDimitry Andric   Features["ssse3"]  = (ECX >>  9) & 1;
1706bdd1243dSDimitry Andric   Features["cx16"]   = (ECX >> 13) & 1;
1707bdd1243dSDimitry Andric   Features["sse4.1"] = (ECX >> 19) & 1;
1708bdd1243dSDimitry Andric   Features["sse4.2"] = (ECX >> 20) & 1;
1709bdd1243dSDimitry Andric   Features["crc32"]  = Features["sse4.2"];
1710bdd1243dSDimitry Andric   Features["movbe"]  = (ECX >> 22) & 1;
1711bdd1243dSDimitry Andric   Features["popcnt"] = (ECX >> 23) & 1;
1712bdd1243dSDimitry Andric   Features["aes"]    = (ECX >> 25) & 1;
1713bdd1243dSDimitry Andric   Features["rdrnd"]  = (ECX >> 30) & 1;
1714bdd1243dSDimitry Andric 
1715bdd1243dSDimitry Andric   // If CPUID indicates support for XSAVE, XRESTORE and AVX, and XGETBV
1716bdd1243dSDimitry Andric   // indicates that the AVX registers will be saved and restored on context
1717bdd1243dSDimitry Andric   // switch, then we have full AVX support.
1718bdd1243dSDimitry Andric   bool HasXSave = ((ECX >> 27) & 1) && !getX86XCR0(&EAX, &EDX);
1719bdd1243dSDimitry Andric   bool HasAVXSave = HasXSave && ((ECX >> 28) & 1) && ((EAX & 0x6) == 0x6);
1720bdd1243dSDimitry Andric #if defined(__APPLE__)
1721bdd1243dSDimitry Andric   // Darwin lazily saves the AVX512 context on first use: trust that the OS will
1722bdd1243dSDimitry Andric   // save the AVX512 context if we use AVX512 instructions, even the bit is not
1723bdd1243dSDimitry Andric   // set right now.
1724bdd1243dSDimitry Andric   bool HasAVX512Save = true;
1725bdd1243dSDimitry Andric #else
1726bdd1243dSDimitry Andric   // AVX512 requires additional context to be saved by the OS.
1727bdd1243dSDimitry Andric   bool HasAVX512Save = HasAVXSave && ((EAX & 0xe0) == 0xe0);
1728bdd1243dSDimitry Andric #endif
1729bdd1243dSDimitry Andric   // AMX requires additional context to be saved by the OS.
1730bdd1243dSDimitry Andric   const unsigned AMXBits = (1 << 17) | (1 << 18);
1731bdd1243dSDimitry Andric   bool HasAMXSave = HasXSave && ((EAX & AMXBits) == AMXBits);
1732bdd1243dSDimitry Andric 
1733bdd1243dSDimitry Andric   Features["avx"]   = HasAVXSave;
1734bdd1243dSDimitry Andric   Features["fma"]   = ((ECX >> 12) & 1) && HasAVXSave;
1735bdd1243dSDimitry Andric   // Only enable XSAVE if OS has enabled support for saving YMM state.
1736bdd1243dSDimitry Andric   Features["xsave"] = ((ECX >> 26) & 1) && HasAVXSave;
1737bdd1243dSDimitry Andric   Features["f16c"]  = ((ECX >> 29) & 1) && HasAVXSave;
1738bdd1243dSDimitry Andric 
1739bdd1243dSDimitry Andric   unsigned MaxExtLevel;
1740bdd1243dSDimitry Andric   getX86CpuIDAndInfo(0x80000000, &MaxExtLevel, &EBX, &ECX, &EDX);
1741bdd1243dSDimitry Andric 
1742bdd1243dSDimitry Andric   bool HasExtLeaf1 = MaxExtLevel >= 0x80000001 &&
1743bdd1243dSDimitry Andric                      !getX86CpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
1744bdd1243dSDimitry Andric   Features["sahf"]   = HasExtLeaf1 && ((ECX >>  0) & 1);
1745bdd1243dSDimitry Andric   Features["lzcnt"]  = HasExtLeaf1 && ((ECX >>  5) & 1);
1746bdd1243dSDimitry Andric   Features["sse4a"]  = HasExtLeaf1 && ((ECX >>  6) & 1);
1747bdd1243dSDimitry Andric   Features["prfchw"] = HasExtLeaf1 && ((ECX >>  8) & 1);
1748bdd1243dSDimitry Andric   Features["xop"]    = HasExtLeaf1 && ((ECX >> 11) & 1) && HasAVXSave;
1749bdd1243dSDimitry Andric   Features["lwp"]    = HasExtLeaf1 && ((ECX >> 15) & 1);
1750bdd1243dSDimitry Andric   Features["fma4"]   = HasExtLeaf1 && ((ECX >> 16) & 1) && HasAVXSave;
1751bdd1243dSDimitry Andric   Features["tbm"]    = HasExtLeaf1 && ((ECX >> 21) & 1);
1752bdd1243dSDimitry Andric   Features["mwaitx"] = HasExtLeaf1 && ((ECX >> 29) & 1);
1753bdd1243dSDimitry Andric 
1754bdd1243dSDimitry Andric   Features["64bit"]  = HasExtLeaf1 && ((EDX >> 29) & 1);
1755bdd1243dSDimitry Andric 
1756bdd1243dSDimitry Andric   // Miscellaneous memory related features, detected by
1757bdd1243dSDimitry Andric   // using the 0x80000008 leaf of the CPUID instruction
1758bdd1243dSDimitry Andric   bool HasExtLeaf8 = MaxExtLevel >= 0x80000008 &&
1759bdd1243dSDimitry Andric                      !getX86CpuIDAndInfo(0x80000008, &EAX, &EBX, &ECX, &EDX);
1760bdd1243dSDimitry Andric   Features["clzero"]   = HasExtLeaf8 && ((EBX >> 0) & 1);
1761bdd1243dSDimitry Andric   Features["rdpru"]    = HasExtLeaf8 && ((EBX >> 4) & 1);
1762bdd1243dSDimitry Andric   Features["wbnoinvd"] = HasExtLeaf8 && ((EBX >> 9) & 1);
1763bdd1243dSDimitry Andric 
1764bdd1243dSDimitry Andric   bool HasLeaf7 =
1765bdd1243dSDimitry Andric       MaxLevel >= 7 && !getX86CpuIDAndInfoEx(0x7, 0x0, &EAX, &EBX, &ECX, &EDX);
1766bdd1243dSDimitry Andric 
1767bdd1243dSDimitry Andric   Features["fsgsbase"]   = HasLeaf7 && ((EBX >>  0) & 1);
1768bdd1243dSDimitry Andric   Features["sgx"]        = HasLeaf7 && ((EBX >>  2) & 1);
1769bdd1243dSDimitry Andric   Features["bmi"]        = HasLeaf7 && ((EBX >>  3) & 1);
1770bdd1243dSDimitry Andric   // AVX2 is only supported if we have the OS save support from AVX.
1771bdd1243dSDimitry Andric   Features["avx2"]       = HasLeaf7 && ((EBX >>  5) & 1) && HasAVXSave;
1772bdd1243dSDimitry Andric   Features["bmi2"]       = HasLeaf7 && ((EBX >>  8) & 1);
1773bdd1243dSDimitry Andric   Features["invpcid"]    = HasLeaf7 && ((EBX >> 10) & 1);
1774bdd1243dSDimitry Andric   Features["rtm"]        = HasLeaf7 && ((EBX >> 11) & 1);
1775bdd1243dSDimitry Andric   // AVX512 is only supported if the OS supports the context save for it.
1776bdd1243dSDimitry Andric   Features["avx512f"]    = HasLeaf7 && ((EBX >> 16) & 1) && HasAVX512Save;
1777*5678d1d9SDimitry Andric   Features["evex512"]    = Features["avx512f"];
1778bdd1243dSDimitry Andric   Features["avx512dq"]   = HasLeaf7 && ((EBX >> 17) & 1) && HasAVX512Save;
1779bdd1243dSDimitry Andric   Features["rdseed"]     = HasLeaf7 && ((EBX >> 18) & 1);
1780bdd1243dSDimitry Andric   Features["adx"]        = HasLeaf7 && ((EBX >> 19) & 1);
1781bdd1243dSDimitry Andric   Features["avx512ifma"] = HasLeaf7 && ((EBX >> 21) & 1) && HasAVX512Save;
1782bdd1243dSDimitry Andric   Features["clflushopt"] = HasLeaf7 && ((EBX >> 23) & 1);
1783bdd1243dSDimitry Andric   Features["clwb"]       = HasLeaf7 && ((EBX >> 24) & 1);
1784bdd1243dSDimitry Andric   Features["avx512pf"]   = HasLeaf7 && ((EBX >> 26) & 1) && HasAVX512Save;
1785bdd1243dSDimitry Andric   Features["avx512er"]   = HasLeaf7 && ((EBX >> 27) & 1) && HasAVX512Save;
1786bdd1243dSDimitry Andric   Features["avx512cd"]   = HasLeaf7 && ((EBX >> 28) & 1) && HasAVX512Save;
1787bdd1243dSDimitry Andric   Features["sha"]        = HasLeaf7 && ((EBX >> 29) & 1);
1788bdd1243dSDimitry Andric   Features["avx512bw"]   = HasLeaf7 && ((EBX >> 30) & 1) && HasAVX512Save;
1789bdd1243dSDimitry Andric   Features["avx512vl"]   = HasLeaf7 && ((EBX >> 31) & 1) && HasAVX512Save;
1790bdd1243dSDimitry Andric 
1791bdd1243dSDimitry Andric   Features["prefetchwt1"]     = HasLeaf7 && ((ECX >>  0) & 1);
1792bdd1243dSDimitry Andric   Features["avx512vbmi"]      = HasLeaf7 && ((ECX >>  1) & 1) && HasAVX512Save;
1793bdd1243dSDimitry Andric   Features["pku"]             = HasLeaf7 && ((ECX >>  4) & 1);
1794bdd1243dSDimitry Andric   Features["waitpkg"]         = HasLeaf7 && ((ECX >>  5) & 1);
1795bdd1243dSDimitry Andric   Features["avx512vbmi2"]     = HasLeaf7 && ((ECX >>  6) & 1) && HasAVX512Save;
1796bdd1243dSDimitry Andric   Features["shstk"]           = HasLeaf7 && ((ECX >>  7) & 1);
1797bdd1243dSDimitry Andric   Features["gfni"]            = HasLeaf7 && ((ECX >>  8) & 1);
1798bdd1243dSDimitry Andric   Features["vaes"]            = HasLeaf7 && ((ECX >>  9) & 1) && HasAVXSave;
1799bdd1243dSDimitry Andric   Features["vpclmulqdq"]      = HasLeaf7 && ((ECX >> 10) & 1) && HasAVXSave;
1800bdd1243dSDimitry Andric   Features["avx512vnni"]      = HasLeaf7 && ((ECX >> 11) & 1) && HasAVX512Save;
1801bdd1243dSDimitry Andric   Features["avx512bitalg"]    = HasLeaf7 && ((ECX >> 12) & 1) && HasAVX512Save;
1802bdd1243dSDimitry Andric   Features["avx512vpopcntdq"] = HasLeaf7 && ((ECX >> 14) & 1) && HasAVX512Save;
1803bdd1243dSDimitry Andric   Features["rdpid"]           = HasLeaf7 && ((ECX >> 22) & 1);
1804bdd1243dSDimitry Andric   Features["kl"]              = HasLeaf7 && ((ECX >> 23) & 1); // key locker
1805bdd1243dSDimitry Andric   Features["cldemote"]        = HasLeaf7 && ((ECX >> 25) & 1);
1806bdd1243dSDimitry Andric   Features["movdiri"]         = HasLeaf7 && ((ECX >> 27) & 1);
1807bdd1243dSDimitry Andric   Features["movdir64b"]       = HasLeaf7 && ((ECX >> 28) & 1);
1808bdd1243dSDimitry Andric   Features["enqcmd"]          = HasLeaf7 && ((ECX >> 29) & 1);
1809bdd1243dSDimitry Andric 
1810bdd1243dSDimitry Andric   Features["uintr"]           = HasLeaf7 && ((EDX >> 5) & 1);
1811bdd1243dSDimitry Andric   Features["avx512vp2intersect"] =
1812bdd1243dSDimitry Andric       HasLeaf7 && ((EDX >> 8) & 1) && HasAVX512Save;
1813bdd1243dSDimitry Andric   Features["serialize"]       = HasLeaf7 && ((EDX >> 14) & 1);
1814bdd1243dSDimitry Andric   Features["tsxldtrk"]        = HasLeaf7 && ((EDX >> 16) & 1);
1815bdd1243dSDimitry Andric   // There are two CPUID leafs which information associated with the pconfig
1816bdd1243dSDimitry Andric   // instruction:
1817bdd1243dSDimitry Andric   // EAX=0x7, ECX=0x0 indicates the availability of the instruction (via the 18th
1818bdd1243dSDimitry Andric   // bit of EDX), while the EAX=0x1b leaf returns information on the
1819bdd1243dSDimitry Andric   // availability of specific pconfig leafs.
1820bdd1243dSDimitry Andric   // The target feature here only refers to the the first of these two.
1821bdd1243dSDimitry Andric   // Users might need to check for the availability of specific pconfig
1822bdd1243dSDimitry Andric   // leaves using cpuid, since that information is ignored while
1823bdd1243dSDimitry Andric   // detecting features using the "-march=native" flag.
1824bdd1243dSDimitry Andric   // For more info, see X86 ISA docs.
1825bdd1243dSDimitry Andric   Features["pconfig"] = HasLeaf7 && ((EDX >> 18) & 1);
1826bdd1243dSDimitry Andric   Features["amx-bf16"]   = HasLeaf7 && ((EDX >> 22) & 1) && HasAMXSave;
1827bdd1243dSDimitry Andric   Features["avx512fp16"] = HasLeaf7 && ((EDX >> 23) & 1) && HasAVX512Save;
1828bdd1243dSDimitry Andric   Features["amx-tile"]   = HasLeaf7 && ((EDX >> 24) & 1) && HasAMXSave;
1829bdd1243dSDimitry Andric   Features["amx-int8"]   = HasLeaf7 && ((EDX >> 25) & 1) && HasAMXSave;
18308a4dda33SDimitry Andric   // EAX from subleaf 0 is the maximum subleaf supported. Some CPUs don't
18318a4dda33SDimitry Andric   // return all 0s for invalid subleaves so check the limit.
1832bdd1243dSDimitry Andric   bool HasLeaf7Subleaf1 =
18338a4dda33SDimitry Andric       HasLeaf7 && EAX >= 1 &&
18348a4dda33SDimitry Andric       !getX86CpuIDAndInfoEx(0x7, 0x1, &EAX, &EBX, &ECX, &EDX);
183506c3fb27SDimitry Andric   Features["sha512"]     = HasLeaf7Subleaf1 && ((EAX >> 0) & 1);
183606c3fb27SDimitry Andric   Features["sm3"]        = HasLeaf7Subleaf1 && ((EAX >> 1) & 1);
183706c3fb27SDimitry Andric   Features["sm4"]        = HasLeaf7Subleaf1 && ((EAX >> 2) & 1);
1838bdd1243dSDimitry Andric   Features["raoint"]     = HasLeaf7Subleaf1 && ((EAX >> 3) & 1);
1839bdd1243dSDimitry Andric   Features["avxvnni"]    = HasLeaf7Subleaf1 && ((EAX >> 4) & 1) && HasAVXSave;
1840bdd1243dSDimitry Andric   Features["avx512bf16"] = HasLeaf7Subleaf1 && ((EAX >> 5) & 1) && HasAVX512Save;
1841bdd1243dSDimitry Andric   Features["amx-fp16"]   = HasLeaf7Subleaf1 && ((EAX >> 21) & 1) && HasAMXSave;
1842bdd1243dSDimitry Andric   Features["cmpccxadd"]  = HasLeaf7Subleaf1 && ((EAX >> 7) & 1);
1843bdd1243dSDimitry Andric   Features["hreset"]     = HasLeaf7Subleaf1 && ((EAX >> 22) & 1);
1844bdd1243dSDimitry Andric   Features["avxifma"]    = HasLeaf7Subleaf1 && ((EAX >> 23) & 1) && HasAVXSave;
1845bdd1243dSDimitry Andric   Features["avxvnniint8"] = HasLeaf7Subleaf1 && ((EDX >> 4) & 1) && HasAVXSave;
1846bdd1243dSDimitry Andric   Features["avxneconvert"] = HasLeaf7Subleaf1 && ((EDX >> 5) & 1) && HasAVXSave;
184706c3fb27SDimitry Andric   Features["amx-complex"] = HasLeaf7Subleaf1 && ((EDX >> 8) & 1) && HasAMXSave;
184806c3fb27SDimitry Andric   Features["avxvnniint16"] = HasLeaf7Subleaf1 && ((EDX >> 10) & 1) && HasAVXSave;
1849bdd1243dSDimitry Andric   Features["prefetchi"]  = HasLeaf7Subleaf1 && ((EDX >> 14) & 1);
18505f757f3fSDimitry Andric   Features["usermsr"]  = HasLeaf7Subleaf1 && ((EDX >> 15) & 1);
18515f757f3fSDimitry Andric   Features["avx10.1-256"] = HasLeaf7Subleaf1 && ((EDX >> 19) & 1);
1852bdd1243dSDimitry Andric 
1853bdd1243dSDimitry Andric   bool HasLeafD = MaxLevel >= 0xd &&
1854bdd1243dSDimitry Andric                   !getX86CpuIDAndInfoEx(0xd, 0x1, &EAX, &EBX, &ECX, &EDX);
1855bdd1243dSDimitry Andric 
1856bdd1243dSDimitry Andric   // Only enable XSAVE if OS has enabled support for saving YMM state.
1857bdd1243dSDimitry Andric   Features["xsaveopt"] = HasLeafD && ((EAX >> 0) & 1) && HasAVXSave;
1858bdd1243dSDimitry Andric   Features["xsavec"]   = HasLeafD && ((EAX >> 1) & 1) && HasAVXSave;
1859bdd1243dSDimitry Andric   Features["xsaves"]   = HasLeafD && ((EAX >> 3) & 1) && HasAVXSave;
1860bdd1243dSDimitry Andric 
1861bdd1243dSDimitry Andric   bool HasLeaf14 = MaxLevel >= 0x14 &&
1862bdd1243dSDimitry Andric                   !getX86CpuIDAndInfoEx(0x14, 0x0, &EAX, &EBX, &ECX, &EDX);
1863bdd1243dSDimitry Andric 
1864bdd1243dSDimitry Andric   Features["ptwrite"] = HasLeaf14 && ((EBX >> 4) & 1);
1865bdd1243dSDimitry Andric 
1866bdd1243dSDimitry Andric   bool HasLeaf19 =
1867bdd1243dSDimitry Andric       MaxLevel >= 0x19 && !getX86CpuIDAndInfo(0x19, &EAX, &EBX, &ECX, &EDX);
1868bdd1243dSDimitry Andric   Features["widekl"] = HasLeaf7 && HasLeaf19 && ((EBX >> 2) & 1);
1869bdd1243dSDimitry Andric 
18705f757f3fSDimitry Andric   bool HasLeaf24 =
18715f757f3fSDimitry Andric       MaxLevel >= 0x24 && !getX86CpuIDAndInfo(0x24, &EAX, &EBX, &ECX, &EDX);
18725f757f3fSDimitry Andric   Features["avx10.1-512"] =
18735f757f3fSDimitry Andric       Features["avx10.1-256"] && HasLeaf24 && ((EBX >> 18) & 1);
18745f757f3fSDimitry Andric 
1875bdd1243dSDimitry Andric   return true;
1876bdd1243dSDimitry Andric }
1877bdd1243dSDimitry Andric #elif defined(__linux__) && (defined(__arm__) || defined(__aarch64__))
1878bdd1243dSDimitry Andric bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
1879bdd1243dSDimitry Andric   std::unique_ptr<llvm::MemoryBuffer> P = getProcCpuinfoContent();
1880bdd1243dSDimitry Andric   if (!P)
1881bdd1243dSDimitry Andric     return false;
1882bdd1243dSDimitry Andric 
1883bdd1243dSDimitry Andric   SmallVector<StringRef, 32> Lines;
1884bdd1243dSDimitry Andric   P->getBuffer().split(Lines, "\n");
1885bdd1243dSDimitry Andric 
1886bdd1243dSDimitry Andric   SmallVector<StringRef, 32> CPUFeatures;
1887bdd1243dSDimitry Andric 
1888bdd1243dSDimitry Andric   // Look for the CPU features.
1889bdd1243dSDimitry Andric   for (unsigned I = 0, E = Lines.size(); I != E; ++I)
18905f757f3fSDimitry Andric     if (Lines[I].starts_with("Features")) {
1891bdd1243dSDimitry Andric       Lines[I].split(CPUFeatures, ' ');
1892bdd1243dSDimitry Andric       break;
1893bdd1243dSDimitry Andric     }
1894bdd1243dSDimitry Andric 
1895bdd1243dSDimitry Andric #if defined(__aarch64__)
1896bdd1243dSDimitry Andric   // Keep track of which crypto features we have seen
1897bdd1243dSDimitry Andric   enum { CAP_AES = 0x1, CAP_PMULL = 0x2, CAP_SHA1 = 0x4, CAP_SHA2 = 0x8 };
1898bdd1243dSDimitry Andric   uint32_t crypto = 0;
1899bdd1243dSDimitry Andric #endif
1900bdd1243dSDimitry Andric 
1901bdd1243dSDimitry Andric   for (unsigned I = 0, E = CPUFeatures.size(); I != E; ++I) {
1902bdd1243dSDimitry Andric     StringRef LLVMFeatureStr = StringSwitch<StringRef>(CPUFeatures[I])
1903bdd1243dSDimitry Andric #if defined(__aarch64__)
1904bdd1243dSDimitry Andric                                    .Case("asimd", "neon")
1905bdd1243dSDimitry Andric                                    .Case("fp", "fp-armv8")
1906bdd1243dSDimitry Andric                                    .Case("crc32", "crc")
1907bdd1243dSDimitry Andric                                    .Case("atomics", "lse")
1908bdd1243dSDimitry Andric                                    .Case("sve", "sve")
1909bdd1243dSDimitry Andric                                    .Case("sve2", "sve2")
1910bdd1243dSDimitry Andric #else
1911bdd1243dSDimitry Andric                                    .Case("half", "fp16")
1912bdd1243dSDimitry Andric                                    .Case("neon", "neon")
1913bdd1243dSDimitry Andric                                    .Case("vfpv3", "vfp3")
1914bdd1243dSDimitry Andric                                    .Case("vfpv3d16", "vfp3d16")
1915bdd1243dSDimitry Andric                                    .Case("vfpv4", "vfp4")
1916bdd1243dSDimitry Andric                                    .Case("idiva", "hwdiv-arm")
1917bdd1243dSDimitry Andric                                    .Case("idivt", "hwdiv")
1918bdd1243dSDimitry Andric #endif
1919bdd1243dSDimitry Andric                                    .Default("");
1920bdd1243dSDimitry Andric 
1921bdd1243dSDimitry Andric #if defined(__aarch64__)
1922bdd1243dSDimitry Andric     // We need to check crypto separately since we need all of the crypto
1923bdd1243dSDimitry Andric     // extensions to enable the subtarget feature
1924bdd1243dSDimitry Andric     if (CPUFeatures[I] == "aes")
1925bdd1243dSDimitry Andric       crypto |= CAP_AES;
1926bdd1243dSDimitry Andric     else if (CPUFeatures[I] == "pmull")
1927bdd1243dSDimitry Andric       crypto |= CAP_PMULL;
1928bdd1243dSDimitry Andric     else if (CPUFeatures[I] == "sha1")
1929bdd1243dSDimitry Andric       crypto |= CAP_SHA1;
1930bdd1243dSDimitry Andric     else if (CPUFeatures[I] == "sha2")
1931bdd1243dSDimitry Andric       crypto |= CAP_SHA2;
1932bdd1243dSDimitry Andric #endif
1933bdd1243dSDimitry Andric 
1934bdd1243dSDimitry Andric     if (LLVMFeatureStr != "")
1935bdd1243dSDimitry Andric       Features[LLVMFeatureStr] = true;
1936bdd1243dSDimitry Andric   }
1937bdd1243dSDimitry Andric 
1938bdd1243dSDimitry Andric #if defined(__aarch64__)
1939bdd1243dSDimitry Andric   // If we have all crypto bits we can add the feature
1940bdd1243dSDimitry Andric   if (crypto == (CAP_AES | CAP_PMULL | CAP_SHA1 | CAP_SHA2))
1941bdd1243dSDimitry Andric     Features["crypto"] = true;
1942bdd1243dSDimitry Andric #endif
1943bdd1243dSDimitry Andric 
1944bdd1243dSDimitry Andric   return true;
1945bdd1243dSDimitry Andric }
1946bdd1243dSDimitry Andric #elif defined(_WIN32) && (defined(__aarch64__) || defined(_M_ARM64))
1947bdd1243dSDimitry Andric bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
1948bdd1243dSDimitry Andric   if (IsProcessorFeaturePresent(PF_ARM_NEON_INSTRUCTIONS_AVAILABLE))
1949bdd1243dSDimitry Andric     Features["neon"] = true;
1950bdd1243dSDimitry Andric   if (IsProcessorFeaturePresent(PF_ARM_V8_CRC32_INSTRUCTIONS_AVAILABLE))
1951bdd1243dSDimitry Andric     Features["crc"] = true;
1952bdd1243dSDimitry Andric   if (IsProcessorFeaturePresent(PF_ARM_V8_CRYPTO_INSTRUCTIONS_AVAILABLE))
1953bdd1243dSDimitry Andric     Features["crypto"] = true;
1954bdd1243dSDimitry Andric 
1955bdd1243dSDimitry Andric   return true;
1956bdd1243dSDimitry Andric }
195706c3fb27SDimitry Andric #elif defined(__linux__) && defined(__loongarch__)
195806c3fb27SDimitry Andric #include <sys/auxv.h>
195906c3fb27SDimitry Andric bool sys::getHostCPUFeatures(StringMap<bool> &Features) {
196006c3fb27SDimitry Andric   unsigned long hwcap = getauxval(AT_HWCAP);
196106c3fb27SDimitry Andric   bool HasFPU = hwcap & (1UL << 3); // HWCAP_LOONGARCH_FPU
196206c3fb27SDimitry Andric   uint32_t cpucfg2 = 0x2;
196306c3fb27SDimitry Andric   __asm__("cpucfg %[cpucfg2], %[cpucfg2]\n\t" : [cpucfg2] "+r"(cpucfg2));
196406c3fb27SDimitry Andric 
196506c3fb27SDimitry Andric   Features["f"] = HasFPU && (cpucfg2 & (1U << 1)); // CPUCFG.2.FP_SP
196606c3fb27SDimitry Andric   Features["d"] = HasFPU && (cpucfg2 & (1U << 2)); // CPUCFG.2.FP_DP
196706c3fb27SDimitry Andric 
196806c3fb27SDimitry Andric   Features["lsx"] = hwcap & (1UL << 4);  // HWCAP_LOONGARCH_LSX
196906c3fb27SDimitry Andric   Features["lasx"] = hwcap & (1UL << 5); // HWCAP_LOONGARCH_LASX
197006c3fb27SDimitry Andric   Features["lvz"] = hwcap & (1UL << 9);  // HWCAP_LOONGARCH_LVZ
197106c3fb27SDimitry Andric 
197206c3fb27SDimitry Andric   return true;
197306c3fb27SDimitry Andric }
1974bdd1243dSDimitry Andric #else
1975bdd1243dSDimitry Andric bool sys::getHostCPUFeatures(StringMap<bool> &Features) { return false; }
1976bdd1243dSDimitry Andric #endif
1977bdd1243dSDimitry Andric 
197806c3fb27SDimitry Andric #if __APPLE__
197906c3fb27SDimitry Andric /// \returns the \p triple, but with the Host's arch spliced in.
198006c3fb27SDimitry Andric static Triple withHostArch(Triple T) {
198106c3fb27SDimitry Andric #if defined(__arm__)
198206c3fb27SDimitry Andric   T.setArch(Triple::arm);
198306c3fb27SDimitry Andric   T.setArchName("arm");
198406c3fb27SDimitry Andric #elif defined(__arm64e__)
198506c3fb27SDimitry Andric   T.setArch(Triple::aarch64, Triple::AArch64SubArch_arm64e);
198606c3fb27SDimitry Andric   T.setArchName("arm64e");
198706c3fb27SDimitry Andric #elif defined(__aarch64__)
198806c3fb27SDimitry Andric   T.setArch(Triple::aarch64);
198906c3fb27SDimitry Andric   T.setArchName("arm64");
199006c3fb27SDimitry Andric #elif defined(__x86_64h__)
199106c3fb27SDimitry Andric   T.setArch(Triple::x86_64);
199206c3fb27SDimitry Andric   T.setArchName("x86_64h");
199306c3fb27SDimitry Andric #elif defined(__x86_64__)
199406c3fb27SDimitry Andric   T.setArch(Triple::x86_64);
199506c3fb27SDimitry Andric   T.setArchName("x86_64");
19965f757f3fSDimitry Andric #elif defined(__i386__)
19975f757f3fSDimitry Andric   T.setArch(Triple::x86);
19985f757f3fSDimitry Andric   T.setArchName("i386");
199906c3fb27SDimitry Andric #elif defined(__powerpc__)
200006c3fb27SDimitry Andric   T.setArch(Triple::ppc);
200106c3fb27SDimitry Andric   T.setArchName("powerpc");
200206c3fb27SDimitry Andric #else
200306c3fb27SDimitry Andric #  error "Unimplemented host arch fixup"
200406c3fb27SDimitry Andric #endif
200506c3fb27SDimitry Andric   return T;
200606c3fb27SDimitry Andric }
200706c3fb27SDimitry Andric #endif
200806c3fb27SDimitry Andric 
2009bdd1243dSDimitry Andric std::string sys::getProcessTriple() {
2010bdd1243dSDimitry Andric   std::string TargetTripleString = updateTripleOSVersion(LLVM_HOST_TRIPLE);
2011bdd1243dSDimitry Andric   Triple PT(Triple::normalize(TargetTripleString));
2012bdd1243dSDimitry Andric 
201306c3fb27SDimitry Andric #if __APPLE__
201406c3fb27SDimitry Andric   /// In Universal builds, LLVM_HOST_TRIPLE will have the wrong arch in one of
201506c3fb27SDimitry Andric   /// the slices. This fixes that up.
201606c3fb27SDimitry Andric   PT = withHostArch(PT);
201706c3fb27SDimitry Andric #endif
201806c3fb27SDimitry Andric 
2019bdd1243dSDimitry Andric   if (sizeof(void *) == 8 && PT.isArch32Bit())
2020bdd1243dSDimitry Andric     PT = PT.get64BitArchVariant();
2021bdd1243dSDimitry Andric   if (sizeof(void *) == 4 && PT.isArch64Bit())
2022bdd1243dSDimitry Andric     PT = PT.get32BitArchVariant();
2023bdd1243dSDimitry Andric 
2024bdd1243dSDimitry Andric   return PT.str();
2025bdd1243dSDimitry Andric }
2026bdd1243dSDimitry Andric 
2027bdd1243dSDimitry Andric void sys::printDefaultTargetAndDetectedCPU(raw_ostream &OS) {
2028bdd1243dSDimitry Andric #if LLVM_VERSION_PRINTER_SHOW_HOST_TARGET_INFO
2029bdd1243dSDimitry Andric   std::string CPU = std::string(sys::getHostCPUName());
2030bdd1243dSDimitry Andric   if (CPU == "generic")
2031bdd1243dSDimitry Andric     CPU = "(unknown)";
2032bdd1243dSDimitry Andric   OS << "  Default target: " << sys::getDefaultTargetTriple() << '\n'
2033bdd1243dSDimitry Andric      << "  Host CPU: " << CPU << '\n';
2034bdd1243dSDimitry Andric #endif
2035bdd1243dSDimitry Andric }
2036