xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/VE/MCTargetDesc/VEInstPrinter.cpp (revision 5ffd83dbcc34f10e07f6d3e968ae6365869615f4)
1*5ffd83dbSDimitry Andric //===-- VEInstPrinter.cpp - Convert VE MCInst to assembly syntax -----------==//
2*5ffd83dbSDimitry Andric //
3*5ffd83dbSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*5ffd83dbSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*5ffd83dbSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*5ffd83dbSDimitry Andric //
7*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===//
8*5ffd83dbSDimitry Andric //
9*5ffd83dbSDimitry Andric // This class prints an VE MCInst to a .s file.
10*5ffd83dbSDimitry Andric //
11*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===//
12*5ffd83dbSDimitry Andric 
13*5ffd83dbSDimitry Andric #include "VEInstPrinter.h"
14*5ffd83dbSDimitry Andric #include "VE.h"
15*5ffd83dbSDimitry Andric #include "llvm/MC/MCExpr.h"
16*5ffd83dbSDimitry Andric #include "llvm/MC/MCInst.h"
17*5ffd83dbSDimitry Andric #include "llvm/MC/MCRegisterInfo.h"
18*5ffd83dbSDimitry Andric #include "llvm/MC/MCSubtargetInfo.h"
19*5ffd83dbSDimitry Andric #include "llvm/MC/MCSymbol.h"
20*5ffd83dbSDimitry Andric #include "llvm/Support/raw_ostream.h"
21*5ffd83dbSDimitry Andric 
22*5ffd83dbSDimitry Andric using namespace llvm;
23*5ffd83dbSDimitry Andric 
24*5ffd83dbSDimitry Andric #define DEBUG_TYPE "ve-asmprinter"
25*5ffd83dbSDimitry Andric 
26*5ffd83dbSDimitry Andric // The generated AsmMatcher VEGenAsmWriter uses "VE" as the target
27*5ffd83dbSDimitry Andric // namespace.
28*5ffd83dbSDimitry Andric namespace llvm {
29*5ffd83dbSDimitry Andric namespace VE {
30*5ffd83dbSDimitry Andric using namespace VE;
31*5ffd83dbSDimitry Andric }
32*5ffd83dbSDimitry Andric } // namespace llvm
33*5ffd83dbSDimitry Andric 
34*5ffd83dbSDimitry Andric #define GET_INSTRUCTION_NAME
35*5ffd83dbSDimitry Andric #define PRINT_ALIAS_INSTR
36*5ffd83dbSDimitry Andric #include "VEGenAsmWriter.inc"
37*5ffd83dbSDimitry Andric 
38*5ffd83dbSDimitry Andric void VEInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
39*5ffd83dbSDimitry Andric   // Generic registers have identical register name among register classes.
40*5ffd83dbSDimitry Andric   unsigned AltIdx = VE::AsmName;
41*5ffd83dbSDimitry Andric   // Misc registers have each own name, so no use alt-names.
42*5ffd83dbSDimitry Andric   if (MRI.getRegClass(VE::MISCRegClassID).contains(RegNo))
43*5ffd83dbSDimitry Andric     AltIdx = VE::NoRegAltName;
44*5ffd83dbSDimitry Andric   OS << '%' << getRegisterName(RegNo, AltIdx);
45*5ffd83dbSDimitry Andric }
46*5ffd83dbSDimitry Andric 
47*5ffd83dbSDimitry Andric void VEInstPrinter::printInst(const MCInst *MI, uint64_t Address,
48*5ffd83dbSDimitry Andric                               StringRef Annot, const MCSubtargetInfo &STI,
49*5ffd83dbSDimitry Andric                               raw_ostream &OS) {
50*5ffd83dbSDimitry Andric   if (!printAliasInstr(MI, Address, STI, OS))
51*5ffd83dbSDimitry Andric     printInstruction(MI, Address, STI, OS);
52*5ffd83dbSDimitry Andric   printAnnotation(OS, Annot);
53*5ffd83dbSDimitry Andric }
54*5ffd83dbSDimitry Andric 
55*5ffd83dbSDimitry Andric void VEInstPrinter::printOperand(const MCInst *MI, int OpNum,
56*5ffd83dbSDimitry Andric                                  const MCSubtargetInfo &STI, raw_ostream &O) {
57*5ffd83dbSDimitry Andric   const MCOperand &MO = MI->getOperand(OpNum);
58*5ffd83dbSDimitry Andric 
59*5ffd83dbSDimitry Andric   if (MO.isReg()) {
60*5ffd83dbSDimitry Andric     printRegName(O, MO.getReg());
61*5ffd83dbSDimitry Andric     return;
62*5ffd83dbSDimitry Andric   }
63*5ffd83dbSDimitry Andric 
64*5ffd83dbSDimitry Andric   if (MO.isImm()) {
65*5ffd83dbSDimitry Andric     switch (MI->getOpcode()) {
66*5ffd83dbSDimitry Andric     default:
67*5ffd83dbSDimitry Andric       // Expects signed 32bit literals
68*5ffd83dbSDimitry Andric       int32_t TruncatedImm = static_cast<int32_t>(MO.getImm());
69*5ffd83dbSDimitry Andric       O << TruncatedImm;
70*5ffd83dbSDimitry Andric       return;
71*5ffd83dbSDimitry Andric     }
72*5ffd83dbSDimitry Andric   }
73*5ffd83dbSDimitry Andric 
74*5ffd83dbSDimitry Andric   assert(MO.isExpr() && "Unknown operand kind in printOperand");
75*5ffd83dbSDimitry Andric   MO.getExpr()->print(O, &MAI);
76*5ffd83dbSDimitry Andric }
77*5ffd83dbSDimitry Andric 
78*5ffd83dbSDimitry Andric void VEInstPrinter::printMemASXOperand(const MCInst *MI, int OpNum,
79*5ffd83dbSDimitry Andric                                        const MCSubtargetInfo &STI,
80*5ffd83dbSDimitry Andric                                        raw_ostream &O, const char *Modifier) {
81*5ffd83dbSDimitry Andric   // If this is an ADD operand, emit it like normal operands.
82*5ffd83dbSDimitry Andric   if (Modifier && !strcmp(Modifier, "arith")) {
83*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
84*5ffd83dbSDimitry Andric     O << ", ";
85*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
86*5ffd83dbSDimitry Andric     return;
87*5ffd83dbSDimitry Andric   }
88*5ffd83dbSDimitry Andric 
89*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum + 2).isImm() &&
90*5ffd83dbSDimitry Andric       MI->getOperand(OpNum + 2).getImm() == 0) {
91*5ffd83dbSDimitry Andric     // don't print "+0"
92*5ffd83dbSDimitry Andric   } else {
93*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 2, STI, O);
94*5ffd83dbSDimitry Andric   }
95*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum + 1).isImm() &&
96*5ffd83dbSDimitry Andric       MI->getOperand(OpNum + 1).getImm() == 0 &&
97*5ffd83dbSDimitry Andric       MI->getOperand(OpNum).isImm() && MI->getOperand(OpNum).getImm() == 0) {
98*5ffd83dbSDimitry Andric     if (MI->getOperand(OpNum + 2).isImm() &&
99*5ffd83dbSDimitry Andric         MI->getOperand(OpNum + 2).getImm() == 0) {
100*5ffd83dbSDimitry Andric       O << "0";
101*5ffd83dbSDimitry Andric     } else {
102*5ffd83dbSDimitry Andric       // don't print "+0,+0"
103*5ffd83dbSDimitry Andric     }
104*5ffd83dbSDimitry Andric   } else {
105*5ffd83dbSDimitry Andric     O << "(";
106*5ffd83dbSDimitry Andric     if (MI->getOperand(OpNum + 1).isImm() &&
107*5ffd83dbSDimitry Andric         MI->getOperand(OpNum + 1).getImm() == 0) {
108*5ffd83dbSDimitry Andric       // don't print "+0"
109*5ffd83dbSDimitry Andric     } else {
110*5ffd83dbSDimitry Andric       printOperand(MI, OpNum + 1, STI, O);
111*5ffd83dbSDimitry Andric     }
112*5ffd83dbSDimitry Andric     if (MI->getOperand(OpNum).isImm() && MI->getOperand(OpNum).getImm() == 0) {
113*5ffd83dbSDimitry Andric       // don't print "+0"
114*5ffd83dbSDimitry Andric     } else {
115*5ffd83dbSDimitry Andric       O << ", ";
116*5ffd83dbSDimitry Andric       printOperand(MI, OpNum, STI, O);
117*5ffd83dbSDimitry Andric     }
118*5ffd83dbSDimitry Andric     O << ")";
119*5ffd83dbSDimitry Andric   }
120*5ffd83dbSDimitry Andric }
121*5ffd83dbSDimitry Andric 
122*5ffd83dbSDimitry Andric void VEInstPrinter::printMemASOperandASX(const MCInst *MI, int OpNum,
123*5ffd83dbSDimitry Andric                                          const MCSubtargetInfo &STI,
124*5ffd83dbSDimitry Andric                                          raw_ostream &O, const char *Modifier) {
125*5ffd83dbSDimitry Andric   // If this is an ADD operand, emit it like normal operands.
126*5ffd83dbSDimitry Andric   if (Modifier && !strcmp(Modifier, "arith")) {
127*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
128*5ffd83dbSDimitry Andric     O << ", ";
129*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
130*5ffd83dbSDimitry Andric     return;
131*5ffd83dbSDimitry Andric   }
132*5ffd83dbSDimitry Andric 
133*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum + 1).isImm() &&
134*5ffd83dbSDimitry Andric       MI->getOperand(OpNum + 1).getImm() == 0) {
135*5ffd83dbSDimitry Andric     // don't print "+0"
136*5ffd83dbSDimitry Andric   } else {
137*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
138*5ffd83dbSDimitry Andric   }
139*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum).isImm() && MI->getOperand(OpNum).getImm() == 0) {
140*5ffd83dbSDimitry Andric     if (MI->getOperand(OpNum + 1).isImm() &&
141*5ffd83dbSDimitry Andric         MI->getOperand(OpNum + 1).getImm() == 0) {
142*5ffd83dbSDimitry Andric       O << "0";
143*5ffd83dbSDimitry Andric     } else {
144*5ffd83dbSDimitry Andric       // don't print "(0)"
145*5ffd83dbSDimitry Andric     }
146*5ffd83dbSDimitry Andric   } else {
147*5ffd83dbSDimitry Andric     O << "(, ";
148*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
149*5ffd83dbSDimitry Andric     O << ")";
150*5ffd83dbSDimitry Andric   }
151*5ffd83dbSDimitry Andric }
152*5ffd83dbSDimitry Andric 
153*5ffd83dbSDimitry Andric void VEInstPrinter::printMemASOperandRRM(const MCInst *MI, int OpNum,
154*5ffd83dbSDimitry Andric                                          const MCSubtargetInfo &STI,
155*5ffd83dbSDimitry Andric                                          raw_ostream &O, const char *Modifier) {
156*5ffd83dbSDimitry Andric   // If this is an ADD operand, emit it like normal operands.
157*5ffd83dbSDimitry Andric   if (Modifier && !strcmp(Modifier, "arith")) {
158*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
159*5ffd83dbSDimitry Andric     O << ", ";
160*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
161*5ffd83dbSDimitry Andric     return;
162*5ffd83dbSDimitry Andric   }
163*5ffd83dbSDimitry Andric 
164*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum + 1).isImm() &&
165*5ffd83dbSDimitry Andric       MI->getOperand(OpNum + 1).getImm() == 0) {
166*5ffd83dbSDimitry Andric     // don't print "+0"
167*5ffd83dbSDimitry Andric   } else {
168*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
169*5ffd83dbSDimitry Andric   }
170*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum).isImm() && MI->getOperand(OpNum).getImm() == 0) {
171*5ffd83dbSDimitry Andric     if (MI->getOperand(OpNum + 1).isImm() &&
172*5ffd83dbSDimitry Andric         MI->getOperand(OpNum + 1).getImm() == 0) {
173*5ffd83dbSDimitry Andric       O << "0";
174*5ffd83dbSDimitry Andric     } else {
175*5ffd83dbSDimitry Andric       // don't print "(0)"
176*5ffd83dbSDimitry Andric     }
177*5ffd83dbSDimitry Andric   } else {
178*5ffd83dbSDimitry Andric     O << "(";
179*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
180*5ffd83dbSDimitry Andric     O << ")";
181*5ffd83dbSDimitry Andric   }
182*5ffd83dbSDimitry Andric }
183*5ffd83dbSDimitry Andric 
184*5ffd83dbSDimitry Andric void VEInstPrinter::printMemASOperandHM(const MCInst *MI, int OpNum,
185*5ffd83dbSDimitry Andric                                         const MCSubtargetInfo &STI,
186*5ffd83dbSDimitry Andric                                         raw_ostream &O, const char *Modifier) {
187*5ffd83dbSDimitry Andric   // If this is an ADD operand, emit it like normal operands.
188*5ffd83dbSDimitry Andric   if (Modifier && !strcmp(Modifier, "arith")) {
189*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
190*5ffd83dbSDimitry Andric     O << ", ";
191*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
192*5ffd83dbSDimitry Andric     return;
193*5ffd83dbSDimitry Andric   }
194*5ffd83dbSDimitry Andric 
195*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum + 1).isImm() &&
196*5ffd83dbSDimitry Andric       MI->getOperand(OpNum + 1).getImm() == 0) {
197*5ffd83dbSDimitry Andric     // don't print "+0"
198*5ffd83dbSDimitry Andric   } else {
199*5ffd83dbSDimitry Andric     printOperand(MI, OpNum + 1, STI, O);
200*5ffd83dbSDimitry Andric   }
201*5ffd83dbSDimitry Andric   O << "(";
202*5ffd83dbSDimitry Andric   if (MI->getOperand(OpNum).isReg())
203*5ffd83dbSDimitry Andric     printOperand(MI, OpNum, STI, O);
204*5ffd83dbSDimitry Andric   O << ")";
205*5ffd83dbSDimitry Andric }
206*5ffd83dbSDimitry Andric 
207*5ffd83dbSDimitry Andric void VEInstPrinter::printMImmOperand(const MCInst *MI, int OpNum,
208*5ffd83dbSDimitry Andric                                      const MCSubtargetInfo &STI,
209*5ffd83dbSDimitry Andric                                      raw_ostream &O) {
210*5ffd83dbSDimitry Andric   int MImm = (int)MI->getOperand(OpNum).getImm() & 0x7f;
211*5ffd83dbSDimitry Andric   if (MImm > 63)
212*5ffd83dbSDimitry Andric     O << "(" << MImm - 64 << ")0";
213*5ffd83dbSDimitry Andric   else
214*5ffd83dbSDimitry Andric     O << "(" << MImm << ")1";
215*5ffd83dbSDimitry Andric }
216*5ffd83dbSDimitry Andric 
217*5ffd83dbSDimitry Andric void VEInstPrinter::printCCOperand(const MCInst *MI, int OpNum,
218*5ffd83dbSDimitry Andric                                    const MCSubtargetInfo &STI, raw_ostream &O) {
219*5ffd83dbSDimitry Andric   int CC = (int)MI->getOperand(OpNum).getImm();
220*5ffd83dbSDimitry Andric   O << VECondCodeToString((VECC::CondCode)CC);
221*5ffd83dbSDimitry Andric }
222*5ffd83dbSDimitry Andric 
223*5ffd83dbSDimitry Andric void VEInstPrinter::printRDOperand(const MCInst *MI, int OpNum,
224*5ffd83dbSDimitry Andric                                    const MCSubtargetInfo &STI, raw_ostream &O) {
225*5ffd83dbSDimitry Andric   int RD = (int)MI->getOperand(OpNum).getImm();
226*5ffd83dbSDimitry Andric   O << VERDToString((VERD::RoundingMode)RD);
227*5ffd83dbSDimitry Andric }
228