1*5ffd83dbSDimitry Andric //===---- RISCVISelDAGToDAG.h - A dag to dag inst selector for RISCV ------===// 2*5ffd83dbSDimitry Andric // 3*5ffd83dbSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*5ffd83dbSDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*5ffd83dbSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*5ffd83dbSDimitry Andric // 7*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===// 8*5ffd83dbSDimitry Andric // 9*5ffd83dbSDimitry Andric // This file defines an instruction selector for the RISCV target. 10*5ffd83dbSDimitry Andric // 11*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===// 12*5ffd83dbSDimitry Andric 13*5ffd83dbSDimitry Andric #ifndef LLVM_LIB_TARGET_RISCV_RISCVISELDAGTODAG_H 14*5ffd83dbSDimitry Andric #define LLVM_LIB_TARGET_RISCV_RISCVISELDAGTODAG_H 15*5ffd83dbSDimitry Andric 16*5ffd83dbSDimitry Andric #include "RISCV.h" 17*5ffd83dbSDimitry Andric #include "RISCVTargetMachine.h" 18*5ffd83dbSDimitry Andric #include "llvm/CodeGen/SelectionDAGISel.h" 19*5ffd83dbSDimitry Andric 20*5ffd83dbSDimitry Andric // RISCV-specific code to select RISCV machine instructions for 21*5ffd83dbSDimitry Andric // SelectionDAG operations. 22*5ffd83dbSDimitry Andric namespace llvm { 23*5ffd83dbSDimitry Andric class RISCVDAGToDAGISel : public SelectionDAGISel { 24*5ffd83dbSDimitry Andric const RISCVSubtarget *Subtarget = nullptr; 25*5ffd83dbSDimitry Andric 26*5ffd83dbSDimitry Andric public: 27*5ffd83dbSDimitry Andric explicit RISCVDAGToDAGISel(RISCVTargetMachine &TargetMachine) 28*5ffd83dbSDimitry Andric : SelectionDAGISel(TargetMachine) {} 29*5ffd83dbSDimitry Andric 30*5ffd83dbSDimitry Andric StringRef getPassName() const override { 31*5ffd83dbSDimitry Andric return "RISCV DAG->DAG Pattern Instruction Selection"; 32*5ffd83dbSDimitry Andric } 33*5ffd83dbSDimitry Andric 34*5ffd83dbSDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override { 35*5ffd83dbSDimitry Andric Subtarget = &MF.getSubtarget<RISCVSubtarget>(); 36*5ffd83dbSDimitry Andric return SelectionDAGISel::runOnMachineFunction(MF); 37*5ffd83dbSDimitry Andric } 38*5ffd83dbSDimitry Andric 39*5ffd83dbSDimitry Andric void PostprocessISelDAG() override; 40*5ffd83dbSDimitry Andric 41*5ffd83dbSDimitry Andric void Select(SDNode *Node) override; 42*5ffd83dbSDimitry Andric 43*5ffd83dbSDimitry Andric bool SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID, 44*5ffd83dbSDimitry Andric std::vector<SDValue> &OutOps) override; 45*5ffd83dbSDimitry Andric 46*5ffd83dbSDimitry Andric bool SelectAddrFI(SDValue Addr, SDValue &Base); 47*5ffd83dbSDimitry Andric 48*5ffd83dbSDimitry Andric // Include the pieces autogenerated from the target description. 49*5ffd83dbSDimitry Andric #include "RISCVGenDAGISel.inc" 50*5ffd83dbSDimitry Andric 51*5ffd83dbSDimitry Andric private: 52*5ffd83dbSDimitry Andric void doPeepholeLoadStoreADDI(); 53*5ffd83dbSDimitry Andric }; 54*5ffd83dbSDimitry Andric } 55*5ffd83dbSDimitry Andric 56*5ffd83dbSDimitry Andric #endif 57