1//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8// 9// This file describes the subset of the 32-bit PowerPC instruction set, as used 10// by the PowerPC instruction selector. 11// 12//===----------------------------------------------------------------------===// 13 14include "PPCInstrFormats.td" 15 16//===----------------------------------------------------------------------===// 17// PowerPC specific type constraints. 18// 19def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx 20 SDTCisVT<0, f64>, SDTCisPtrTy<1> 21]>; 22def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x 23 SDTCisVT<0, f64>, SDTCisPtrTy<1> 24]>; 25def SDT_PPCLxsizx : SDTypeProfile<1, 2, [ 26 SDTCisVT<0, f64>, SDTCisPtrTy<1>, SDTCisPtrTy<2> 27]>; 28def SDT_PPCstxsix : SDTypeProfile<0, 3, [ 29 SDTCisVT<0, f64>, SDTCisPtrTy<1>, SDTCisPtrTy<2> 30]>; 31def SDT_PPCcv_fp_to_int : SDTypeProfile<1, 1, [ 32 SDTCisFP<0>, SDTCisFP<1> 33 ]>; 34def SDT_PPCstore_scal_int_from_vsr : SDTypeProfile<0, 3, [ 35 SDTCisVT<0, f64>, SDTCisPtrTy<1>, SDTCisPtrTy<2> 36]>; 37def SDT_PPCVexts : SDTypeProfile<1, 2, [ 38 SDTCisVT<0, f64>, SDTCisVT<1, f64>, SDTCisPtrTy<2> 39]>; 40def SDT_PPCSExtVElems : SDTypeProfile<1, 1, [ 41 SDTCisVec<0>, SDTCisVec<1> 42]>; 43 44def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32>, 45 SDTCisVT<1, i32> ]>; 46def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, 47 SDTCisVT<1, i32> ]>; 48def SDT_PPCvperm : SDTypeProfile<1, 3, [ 49 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> 50]>; 51 52def SDT_PPCVecSplat : SDTypeProfile<1, 2, [ SDTCisVec<0>, 53 SDTCisVec<1>, SDTCisInt<2> 54]>; 55 56def SDT_PPCVecShift : SDTypeProfile<1, 3, [ SDTCisVec<0>, 57 SDTCisVec<1>, SDTCisVec<2>, SDTCisPtrTy<3> 58]>; 59 60def SDT_PPCVecInsert : SDTypeProfile<1, 3, [ SDTCisVec<0>, 61 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3> 62]>; 63 64def SDT_PPCVecReverse: SDTypeProfile<1, 1, [ SDTCisVec<0>, 65 SDTCisVec<1> 66]>; 67 68def SDT_PPCxxpermdi: SDTypeProfile<1, 3, [ SDTCisVec<0>, 69 SDTCisVec<1>, SDTCisVec<2>, SDTCisInt<3> 70]>; 71 72def SDT_PPCvcmp : SDTypeProfile<1, 3, [ 73 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> 74]>; 75 76def SDT_PPCcondbr : SDTypeProfile<0, 3, [ 77 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT> 78]>; 79 80def SDT_PPClbrx : SDTypeProfile<1, 2, [ 81 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> 82]>; 83def SDT_PPCstbrx : SDTypeProfile<0, 3, [ 84 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> 85]>; 86 87def SDT_PPCTC_ret : SDTypeProfile<0, 2, [ 88 SDTCisPtrTy<0>, SDTCisVT<1, i32> 89]>; 90 91def tocentry32 : Operand<iPTR> { 92 let MIOperandInfo = (ops i32imm:$imm); 93} 94 95def SDT_PPCqvfperm : SDTypeProfile<1, 3, [ 96 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVec<3> 97]>; 98def SDT_PPCqvgpci : SDTypeProfile<1, 1, [ 99 SDTCisVec<0>, SDTCisInt<1> 100]>; 101def SDT_PPCqvaligni : SDTypeProfile<1, 3, [ 102 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<3> 103]>; 104def SDT_PPCqvesplati : SDTypeProfile<1, 2, [ 105 SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisInt<2> 106]>; 107 108def SDT_PPCqbflt : SDTypeProfile<1, 1, [ 109 SDTCisVec<0>, SDTCisVec<1> 110]>; 111 112def SDT_PPCqvlfsb : SDTypeProfile<1, 1, [ 113 SDTCisVec<0>, SDTCisPtrTy<1> 114]>; 115 116def SDT_PPCextswsli : SDTypeProfile<1, 2, [ // extswsli 117 SDTCisInt<0>, SDTCisInt<1>, SDTCisOpSmallerThanOp<1, 0>, SDTCisInt<2> 118]>; 119 120//===----------------------------------------------------------------------===// 121// PowerPC specific DAG Nodes. 122// 123 124def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>; 125def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>; 126 127def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>; 128def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>; 129def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>; 130def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>; 131def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; 132def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; 133def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>; 134def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>; 135 136def PPCcv_fp_to_uint_in_vsr: 137 SDNode<"PPCISD::FP_TO_UINT_IN_VSR", SDT_PPCcv_fp_to_int, []>; 138def PPCcv_fp_to_sint_in_vsr: 139 SDNode<"PPCISD::FP_TO_SINT_IN_VSR", SDT_PPCcv_fp_to_int, []>; 140def PPCstore_scal_int_from_vsr: 141 SDNode<"PPCISD::ST_VSR_SCAL_INT", SDT_PPCstore_scal_int_from_vsr, 142 [SDNPHasChain, SDNPMayStore]>; 143def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, 144 [SDNPHasChain, SDNPMayStore]>; 145def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx, 146 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; 147def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx, 148 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; 149def PPClxsizx : SDNode<"PPCISD::LXSIZX", SDT_PPCLxsizx, 150 [SDNPHasChain, SDNPMayLoad]>; 151def PPCstxsix : SDNode<"PPCISD::STXSIX", SDT_PPCstxsix, 152 [SDNPHasChain, SDNPMayStore]>; 153def PPCVexts : SDNode<"PPCISD::VEXTS", SDT_PPCVexts, []>; 154def PPCSExtVElems : SDNode<"PPCISD::SExtVElems", SDT_PPCSExtVElems, []>; 155 156// Extract FPSCR (not modeled at the DAG level). 157def PPCmffs : SDNode<"PPCISD::MFFS", 158 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>; 159 160// Perform FADD in round-to-zero mode. 161def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>; 162 163 164def PPCfsel : SDNode<"PPCISD::FSEL", 165 // Type constraint for fsel. 166 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, 167 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; 168 169def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; 170def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; 171def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, 172 [SDNPMayLoad, SDNPMemOperand]>; 173def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; 174def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; 175 176def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>; 177 178def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>; 179def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp, 180 [SDNPMayLoad]>; 181def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>; 182def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>; 183def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>; 184def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>; 185def PPCaddiTlsgdLAddr : SDNode<"PPCISD::ADDI_TLSGD_L_ADDR", 186 SDTypeProfile<1, 3, [ 187 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, 188 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>; 189def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>; 190def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>; 191def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>; 192def PPCaddiTlsldLAddr : SDNode<"PPCISD::ADDI_TLSLD_L_ADDR", 193 SDTypeProfile<1, 3, [ 194 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, 195 SDTCisSameAs<0, 3>, SDTCisInt<0> ]>>; 196def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp>; 197def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>; 198 199def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; 200def PPCxxsplt : SDNode<"PPCISD::XXSPLT", SDT_PPCVecSplat, []>; 201def PPCvecinsert : SDNode<"PPCISD::VECINSERT", SDT_PPCVecInsert, []>; 202def PPCxxreverse : SDNode<"PPCISD::XXREVERSE", SDT_PPCVecReverse, []>; 203def PPCxxpermdi : SDNode<"PPCISD::XXPERMDI", SDT_PPCxxpermdi, []>; 204def PPCvecshl : SDNode<"PPCISD::VECSHL", SDT_PPCVecShift, []>; 205 206def PPCqvfperm : SDNode<"PPCISD::QVFPERM", SDT_PPCqvfperm, []>; 207def PPCqvgpci : SDNode<"PPCISD::QVGPCI", SDT_PPCqvgpci, []>; 208def PPCqvaligni : SDNode<"PPCISD::QVALIGNI", SDT_PPCqvaligni, []>; 209def PPCqvesplati : SDNode<"PPCISD::QVESPLATI", SDT_PPCqvesplati, []>; 210 211def PPCqbflt : SDNode<"PPCISD::QBFLT", SDT_PPCqbflt, []>; 212 213def PPCqvlfsb : SDNode<"PPCISD::QVLFSb", SDT_PPCqvlfsb, 214 [SDNPHasChain, SDNPMayLoad]>; 215 216def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>; 217 218// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift 219// amounts. These nodes are generated by the multi-precision shift code. 220def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>; 221def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>; 222def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>; 223 224def PPCextswsli : SDNode<"PPCISD::EXTSWSLI" , SDT_PPCextswsli>; 225 226// Move 2 i64 values into a VSX register 227def PPCbuild_fp128: SDNode<"PPCISD::BUILD_FP128", 228 SDTypeProfile<1, 2, 229 [SDTCisFP<0>, SDTCisSameSizeAs<1,2>, 230 SDTCisSameAs<1,2>]>, 231 []>; 232 233def PPCbuild_spe64: SDNode<"PPCISD::BUILD_SPE64", 234 SDTypeProfile<1, 2, 235 [SDTCisVT<0, f64>, SDTCisVT<1,i32>, 236 SDTCisVT<1,i32>]>, 237 []>; 238 239def PPCextract_spe : SDNode<"PPCISD::EXTRACT_SPE", 240 SDTypeProfile<1, 2, 241 [SDTCisVT<0, i32>, SDTCisVT<1, f64>, 242 SDTCisPtrTy<2>]>, 243 []>; 244 245// These are target-independent nodes, but have target-specific formats. 246def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart, 247 [SDNPHasChain, SDNPOutGlue]>; 248def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd, 249 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 250 251def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; 252def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall, 253 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, 254 SDNPVariadic]>; 255def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall, 256 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, 257 SDNPVariadic]>; 258def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall, 259 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 260def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone, 261 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, 262 SDNPVariadic]>; 263def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC", 264 SDTypeProfile<0, 1, []>, 265 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, 266 SDNPVariadic]>; 267 268def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone, 269 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 270 271def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret, 272 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 273 274def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP", 275 SDTypeProfile<1, 1, [SDTCisInt<0>, 276 SDTCisPtrTy<1>]>, 277 [SDNPHasChain, SDNPSideEffect]>; 278def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP", 279 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>, 280 [SDNPHasChain, SDNPSideEffect]>; 281 282def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>; 283def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc, 284 [SDNPHasChain, SDNPSideEffect]>; 285 286def PPCclrbhrb : SDNode<"PPCISD::CLRBHRB", SDTNone, 287 [SDNPHasChain, SDNPSideEffect]>; 288def PPCmfbhrbe : SDNode<"PPCISD::MFBHRBE", SDTIntBinOp, [SDNPHasChain]>; 289def PPCrfebb : SDNode<"PPCISD::RFEBB", SDT_PPCsc, 290 [SDNPHasChain, SDNPSideEffect]>; 291 292def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; 293def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>; 294 295def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, 296 [SDNPHasChain, SDNPOptInGlue]>; 297 298// PPC-specific atomic operations. 299def PPCatomicCmpSwap_8 : 300 SDNode<"PPCISD::ATOMIC_CMP_SWAP_8", SDTAtomic3, 301 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>; 302def PPCatomicCmpSwap_16 : 303 SDNode<"PPCISD::ATOMIC_CMP_SWAP_16", SDTAtomic3, 304 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand]>; 305def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, 306 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; 307def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, 308 [SDNPHasChain, SDNPMayStore]>; 309 310// Instructions to set/unset CR bit 6 for SVR4 vararg calls 311def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone, 312 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 313def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone, 314 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; 315 316// Instructions to support dynamic alloca. 317def SDTDynOp : SDTypeProfile<1, 2, []>; 318def SDTDynAreaOp : SDTypeProfile<1, 1, []>; 319def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; 320def PPCdynareaoffset : SDNode<"PPCISD::DYNAREAOFFSET", SDTDynAreaOp, [SDNPHasChain]>; 321 322//===----------------------------------------------------------------------===// 323// PowerPC specific transformation functions and pattern fragments. 324// 325 326def SHL32 : SDNodeXForm<imm, [{ 327 // Transformation function: 31 - imm 328 return getI32Imm(31 - N->getZExtValue(), SDLoc(N)); 329}]>; 330 331def SRL32 : SDNodeXForm<imm, [{ 332 // Transformation function: 32 - imm 333 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue(), SDLoc(N)) 334 : getI32Imm(0, SDLoc(N)); 335}]>; 336 337def LO16 : SDNodeXForm<imm, [{ 338 // Transformation function: get the low 16 bits. 339 return getI32Imm((unsigned short)N->getZExtValue(), SDLoc(N)); 340}]>; 341 342def HI16 : SDNodeXForm<imm, [{ 343 // Transformation function: shift the immediate value down into the low bits. 344 return getI32Imm((unsigned)N->getZExtValue() >> 16, SDLoc(N)); 345}]>; 346 347def HA16 : SDNodeXForm<imm, [{ 348 // Transformation function: shift the immediate value down into the low bits. 349 long Val = N->getZExtValue(); 350 return getI32Imm((Val - (signed short)Val) >> 16, SDLoc(N)); 351}]>; 352def MB : SDNodeXForm<imm, [{ 353 // Transformation function: get the start bit of a mask 354 unsigned mb = 0, me; 355 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); 356 return getI32Imm(mb, SDLoc(N)); 357}]>; 358 359def ME : SDNodeXForm<imm, [{ 360 // Transformation function: get the end bit of a mask 361 unsigned mb, me = 0; 362 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); 363 return getI32Imm(me, SDLoc(N)); 364}]>; 365def maskimm32 : PatLeaf<(imm), [{ 366 // maskImm predicate - True if immediate is a run of ones. 367 unsigned mb, me; 368 if (N->getValueType(0) == MVT::i32) 369 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me); 370 else 371 return false; 372}]>; 373 374def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{ 375 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit 376 // sign extended field. Used by instructions like 'addi'. 377 return (int32_t)Imm == (short)Imm; 378}]>; 379def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{ 380 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit 381 // sign extended field. Used by instructions like 'addi'. 382 return (int64_t)Imm == (short)Imm; 383}]>; 384def immZExt16 : PatLeaf<(imm), [{ 385 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended 386 // field. Used by instructions like 'ori'. 387 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); 388}], LO16>; 389def immNonAllOneAnyExt8 : ImmLeaf<i32, [{ 390 return (isInt<8>(Imm) && (Imm != -1)) || (isUInt<8>(Imm) && (Imm != 0xFF)); 391}]>; 392def immSExt5NonZero : ImmLeaf<i32, [{ return Imm && isInt<5>(Imm); }]>; 393 394// imm16Shifted* - These match immediates where the low 16-bits are zero. There 395// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are 396// identical in 32-bit mode, but in 64-bit mode, they return true if the 397// immediate fits into a sign/zero extended 32-bit immediate (with the low bits 398// clear). 399def imm16ShiftedZExt : PatLeaf<(imm), [{ 400 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the 401 // immediate are set. Used by instructions like 'xoris'. 402 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0; 403}], HI16>; 404 405def imm16ShiftedSExt : PatLeaf<(imm), [{ 406 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the 407 // immediate are set. Used by instructions like 'addis'. Identical to 408 // imm16ShiftedZExt in 32-bit mode. 409 if (N->getZExtValue() & 0xFFFF) return false; 410 if (N->getValueType(0) == MVT::i32) 411 return true; 412 // For 64-bit, make sure it is sext right. 413 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue(); 414}], HI16>; 415 416def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{ 417 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit 418 // zero extended field. 419 return isUInt<32>(Imm); 420}]>; 421 422// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require 423// restricted memrix (4-aligned) constants are alignment sensitive. If these 424// offsets are hidden behind TOC entries than the values of the lower-order 425// bits cannot be checked directly. As a result, we need to also incorporate 426// an alignment check into the relevant patterns. 427 428def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ 429 return cast<LoadSDNode>(N)->getAlignment() >= 4; 430}]>; 431def aligned4store : PatFrag<(ops node:$val, node:$ptr), 432 (store node:$val, node:$ptr), [{ 433 return cast<StoreSDNode>(N)->getAlignment() >= 4; 434}]>; 435def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ 436 return cast<LoadSDNode>(N)->getAlignment() >= 4; 437}]>; 438def aligned4pre_store : PatFrag< 439 (ops node:$val, node:$base, node:$offset), 440 (pre_store node:$val, node:$base, node:$offset), [{ 441 return cast<StoreSDNode>(N)->getAlignment() >= 4; 442}]>; 443 444def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ 445 return cast<LoadSDNode>(N)->getAlignment() < 4; 446}]>; 447def unaligned4store : PatFrag<(ops node:$val, node:$ptr), 448 (store node:$val, node:$ptr), [{ 449 return cast<StoreSDNode>(N)->getAlignment() < 4; 450}]>; 451def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ 452 return cast<LoadSDNode>(N)->getAlignment() < 4; 453}]>; 454 455// This is a somewhat weaker condition than actually checking for 16-byte 456// alignment. It is simply checking that the displacement can be represented 457// as an immediate that is a multiple of 16 (i.e. the requirements for DQ-Form 458// instructions). 459def quadwOffsetLoad : PatFrag<(ops node:$ptr), (load node:$ptr), [{ 460 return isOffsetMultipleOf(N, 16); 461}]>; 462def quadwOffsetStore : PatFrag<(ops node:$val, node:$ptr), 463 (store node:$val, node:$ptr), [{ 464 return isOffsetMultipleOf(N, 16); 465}]>; 466def nonQuadwOffsetLoad : PatFrag<(ops node:$ptr), (load node:$ptr), [{ 467 return !isOffsetMultipleOf(N, 16); 468}]>; 469def nonQuadwOffsetStore : PatFrag<(ops node:$val, node:$ptr), 470 (store node:$val, node:$ptr), [{ 471 return !isOffsetMultipleOf(N, 16); 472}]>; 473 474// PatFrag for binary operation whose operands are both non-constant 475class BinOpWithoutSImm16Operand<SDNode opcode> : 476 PatFrag<(ops node:$left, node:$right), (opcode node:$left, node:$right), [{ 477 int16_t Imm; 478 return !isIntS16Immediate(N->getOperand(0), Imm) 479 && !isIntS16Immediate(N->getOperand(1), Imm); 480}]>; 481 482def add_without_simm16 : BinOpWithoutSImm16Operand<add>; 483def mul_without_simm16 : BinOpWithoutSImm16Operand<mul>; 484 485//===----------------------------------------------------------------------===// 486// PowerPC Flag Definitions. 487 488class isPPC64 { bit PPC64 = 1; } 489class isDOT { bit RC = 1; } 490 491class RegConstraint<string C> { 492 string Constraints = C; 493} 494class NoEncode<string E> { 495 string DisableEncoding = E; 496} 497 498 499//===----------------------------------------------------------------------===// 500// PowerPC Operand Definitions. 501 502// In the default PowerPC assembler syntax, registers are specified simply 503// by number, so they cannot be distinguished from immediate values (without 504// looking at the opcode). This means that the default operand matching logic 505// for the asm parser does not work, and we need to specify custom matchers. 506// Since those can only be specified with RegisterOperand classes and not 507// directly on the RegisterClass, all instructions patterns used by the asm 508// parser need to use a RegisterOperand (instead of a RegisterClass) for 509// all their register operands. 510// For this purpose, we define one RegisterOperand for each RegisterClass, 511// using the same name as the class, just in lower case. 512 513def PPCRegGPRCAsmOperand : AsmOperandClass { 514 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber"; 515} 516def gprc : RegisterOperand<GPRC> { 517 let ParserMatchClass = PPCRegGPRCAsmOperand; 518} 519def PPCRegG8RCAsmOperand : AsmOperandClass { 520 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber"; 521} 522def g8rc : RegisterOperand<G8RC> { 523 let ParserMatchClass = PPCRegG8RCAsmOperand; 524} 525def PPCRegGPRCNoR0AsmOperand : AsmOperandClass { 526 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber"; 527} 528def gprc_nor0 : RegisterOperand<GPRC_NOR0> { 529 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand; 530} 531def PPCRegG8RCNoX0AsmOperand : AsmOperandClass { 532 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber"; 533} 534def g8rc_nox0 : RegisterOperand<G8RC_NOX0> { 535 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand; 536} 537def PPCRegF8RCAsmOperand : AsmOperandClass { 538 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber"; 539} 540def f8rc : RegisterOperand<F8RC> { 541 let ParserMatchClass = PPCRegF8RCAsmOperand; 542} 543def PPCRegF4RCAsmOperand : AsmOperandClass { 544 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber"; 545} 546def f4rc : RegisterOperand<F4RC> { 547 let ParserMatchClass = PPCRegF4RCAsmOperand; 548} 549def PPCRegVRRCAsmOperand : AsmOperandClass { 550 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber"; 551} 552def vrrc : RegisterOperand<VRRC> { 553 let ParserMatchClass = PPCRegVRRCAsmOperand; 554} 555def PPCRegVFRCAsmOperand : AsmOperandClass { 556 let Name = "RegVFRC"; let PredicateMethod = "isRegNumber"; 557} 558def vfrc : RegisterOperand<VFRC> { 559 let ParserMatchClass = PPCRegVFRCAsmOperand; 560} 561def PPCRegCRBITRCAsmOperand : AsmOperandClass { 562 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber"; 563} 564def crbitrc : RegisterOperand<CRBITRC> { 565 let ParserMatchClass = PPCRegCRBITRCAsmOperand; 566} 567def PPCRegCRRCAsmOperand : AsmOperandClass { 568 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber"; 569} 570def crrc : RegisterOperand<CRRC> { 571 let ParserMatchClass = PPCRegCRRCAsmOperand; 572} 573def PPCRegSPERCAsmOperand : AsmOperandClass { 574 let Name = "RegSPERC"; let PredicateMethod = "isRegNumber"; 575} 576def sperc : RegisterOperand<SPERC> { 577 let ParserMatchClass = PPCRegSPERCAsmOperand; 578} 579def PPCRegSPE4RCAsmOperand : AsmOperandClass { 580 let Name = "RegSPE4RC"; let PredicateMethod = "isRegNumber"; 581} 582def spe4rc : RegisterOperand<GPRC> { 583 let ParserMatchClass = PPCRegSPE4RCAsmOperand; 584} 585 586def PPCU1ImmAsmOperand : AsmOperandClass { 587 let Name = "U1Imm"; let PredicateMethod = "isU1Imm"; 588 let RenderMethod = "addImmOperands"; 589} 590def u1imm : Operand<i32> { 591 let PrintMethod = "printU1ImmOperand"; 592 let ParserMatchClass = PPCU1ImmAsmOperand; 593} 594 595def PPCU2ImmAsmOperand : AsmOperandClass { 596 let Name = "U2Imm"; let PredicateMethod = "isU2Imm"; 597 let RenderMethod = "addImmOperands"; 598} 599def u2imm : Operand<i32> { 600 let PrintMethod = "printU2ImmOperand"; 601 let ParserMatchClass = PPCU2ImmAsmOperand; 602} 603 604def PPCATBitsAsHintAsmOperand : AsmOperandClass { 605 let Name = "ATBitsAsHint"; let PredicateMethod = "isATBitsAsHint"; 606 let RenderMethod = "addImmOperands"; // Irrelevant, predicate always fails. 607} 608def atimm : Operand<i32> { 609 let PrintMethod = "printATBitsAsHint"; 610 let ParserMatchClass = PPCATBitsAsHintAsmOperand; 611} 612 613def PPCU3ImmAsmOperand : AsmOperandClass { 614 let Name = "U3Imm"; let PredicateMethod = "isU3Imm"; 615 let RenderMethod = "addImmOperands"; 616} 617def u3imm : Operand<i32> { 618 let PrintMethod = "printU3ImmOperand"; 619 let ParserMatchClass = PPCU3ImmAsmOperand; 620} 621 622def PPCU4ImmAsmOperand : AsmOperandClass { 623 let Name = "U4Imm"; let PredicateMethod = "isU4Imm"; 624 let RenderMethod = "addImmOperands"; 625} 626def u4imm : Operand<i32> { 627 let PrintMethod = "printU4ImmOperand"; 628 let ParserMatchClass = PPCU4ImmAsmOperand; 629} 630def PPCS5ImmAsmOperand : AsmOperandClass { 631 let Name = "S5Imm"; let PredicateMethod = "isS5Imm"; 632 let RenderMethod = "addImmOperands"; 633} 634def s5imm : Operand<i32> { 635 let PrintMethod = "printS5ImmOperand"; 636 let ParserMatchClass = PPCS5ImmAsmOperand; 637 let DecoderMethod = "decodeSImmOperand<5>"; 638} 639def PPCU5ImmAsmOperand : AsmOperandClass { 640 let Name = "U5Imm"; let PredicateMethod = "isU5Imm"; 641 let RenderMethod = "addImmOperands"; 642} 643def u5imm : Operand<i32> { 644 let PrintMethod = "printU5ImmOperand"; 645 let ParserMatchClass = PPCU5ImmAsmOperand; 646 let DecoderMethod = "decodeUImmOperand<5>"; 647} 648def PPCU6ImmAsmOperand : AsmOperandClass { 649 let Name = "U6Imm"; let PredicateMethod = "isU6Imm"; 650 let RenderMethod = "addImmOperands"; 651} 652def u6imm : Operand<i32> { 653 let PrintMethod = "printU6ImmOperand"; 654 let ParserMatchClass = PPCU6ImmAsmOperand; 655 let DecoderMethod = "decodeUImmOperand<6>"; 656} 657def PPCU7ImmAsmOperand : AsmOperandClass { 658 let Name = "U7Imm"; let PredicateMethod = "isU7Imm"; 659 let RenderMethod = "addImmOperands"; 660} 661def u7imm : Operand<i32> { 662 let PrintMethod = "printU7ImmOperand"; 663 let ParserMatchClass = PPCU7ImmAsmOperand; 664 let DecoderMethod = "decodeUImmOperand<7>"; 665} 666def PPCU8ImmAsmOperand : AsmOperandClass { 667 let Name = "U8Imm"; let PredicateMethod = "isU8Imm"; 668 let RenderMethod = "addImmOperands"; 669} 670def u8imm : Operand<i32> { 671 let PrintMethod = "printU8ImmOperand"; 672 let ParserMatchClass = PPCU8ImmAsmOperand; 673 let DecoderMethod = "decodeUImmOperand<8>"; 674} 675def PPCU10ImmAsmOperand : AsmOperandClass { 676 let Name = "U10Imm"; let PredicateMethod = "isU10Imm"; 677 let RenderMethod = "addImmOperands"; 678} 679def u10imm : Operand<i32> { 680 let PrintMethod = "printU10ImmOperand"; 681 let ParserMatchClass = PPCU10ImmAsmOperand; 682 let DecoderMethod = "decodeUImmOperand<10>"; 683} 684def PPCU12ImmAsmOperand : AsmOperandClass { 685 let Name = "U12Imm"; let PredicateMethod = "isU12Imm"; 686 let RenderMethod = "addImmOperands"; 687} 688def u12imm : Operand<i32> { 689 let PrintMethod = "printU12ImmOperand"; 690 let ParserMatchClass = PPCU12ImmAsmOperand; 691 let DecoderMethod = "decodeUImmOperand<12>"; 692} 693def PPCS16ImmAsmOperand : AsmOperandClass { 694 let Name = "S16Imm"; let PredicateMethod = "isS16Imm"; 695 let RenderMethod = "addS16ImmOperands"; 696} 697def s16imm : Operand<i32> { 698 let PrintMethod = "printS16ImmOperand"; 699 let EncoderMethod = "getImm16Encoding"; 700 let ParserMatchClass = PPCS16ImmAsmOperand; 701 let DecoderMethod = "decodeSImmOperand<16>"; 702} 703def PPCU16ImmAsmOperand : AsmOperandClass { 704 let Name = "U16Imm"; let PredicateMethod = "isU16Imm"; 705 let RenderMethod = "addU16ImmOperands"; 706} 707def u16imm : Operand<i32> { 708 let PrintMethod = "printU16ImmOperand"; 709 let EncoderMethod = "getImm16Encoding"; 710 let ParserMatchClass = PPCU16ImmAsmOperand; 711 let DecoderMethod = "decodeUImmOperand<16>"; 712} 713def PPCS17ImmAsmOperand : AsmOperandClass { 714 let Name = "S17Imm"; let PredicateMethod = "isS17Imm"; 715 let RenderMethod = "addS16ImmOperands"; 716} 717def s17imm : Operand<i32> { 718 // This operand type is used for addis/lis to allow the assembler parser 719 // to accept immediates in the range -65536..65535 for compatibility with 720 // the GNU assembler. The operand is treated as 16-bit otherwise. 721 let PrintMethod = "printS16ImmOperand"; 722 let EncoderMethod = "getImm16Encoding"; 723 let ParserMatchClass = PPCS17ImmAsmOperand; 724 let DecoderMethod = "decodeSImmOperand<16>"; 725} 726 727def fpimm0 : PatLeaf<(fpimm), [{ return N->isExactlyValue(+0.0); }]>; 728 729def PPCDirectBrAsmOperand : AsmOperandClass { 730 let Name = "DirectBr"; let PredicateMethod = "isDirectBr"; 731 let RenderMethod = "addBranchTargetOperands"; 732} 733def directbrtarget : Operand<OtherVT> { 734 let PrintMethod = "printBranchOperand"; 735 let EncoderMethod = "getDirectBrEncoding"; 736 let ParserMatchClass = PPCDirectBrAsmOperand; 737} 738def absdirectbrtarget : Operand<OtherVT> { 739 let PrintMethod = "printAbsBranchOperand"; 740 let EncoderMethod = "getAbsDirectBrEncoding"; 741 let ParserMatchClass = PPCDirectBrAsmOperand; 742} 743def PPCCondBrAsmOperand : AsmOperandClass { 744 let Name = "CondBr"; let PredicateMethod = "isCondBr"; 745 let RenderMethod = "addBranchTargetOperands"; 746} 747def condbrtarget : Operand<OtherVT> { 748 let PrintMethod = "printBranchOperand"; 749 let EncoderMethod = "getCondBrEncoding"; 750 let ParserMatchClass = PPCCondBrAsmOperand; 751} 752def abscondbrtarget : Operand<OtherVT> { 753 let PrintMethod = "printAbsBranchOperand"; 754 let EncoderMethod = "getAbsCondBrEncoding"; 755 let ParserMatchClass = PPCCondBrAsmOperand; 756} 757def calltarget : Operand<iPTR> { 758 let PrintMethod = "printBranchOperand"; 759 let EncoderMethod = "getDirectBrEncoding"; 760 let DecoderMethod = "DecodePCRel24BranchTarget"; 761 let ParserMatchClass = PPCDirectBrAsmOperand; 762 let OperandType = "OPERAND_PCREL"; 763} 764def abscalltarget : Operand<iPTR> { 765 let PrintMethod = "printAbsBranchOperand"; 766 let EncoderMethod = "getAbsDirectBrEncoding"; 767 let ParserMatchClass = PPCDirectBrAsmOperand; 768} 769def PPCCRBitMaskOperand : AsmOperandClass { 770 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask"; 771} 772def crbitm: Operand<i8> { 773 let PrintMethod = "printcrbitm"; 774 let EncoderMethod = "get_crbitm_encoding"; 775 let DecoderMethod = "decodeCRBitMOperand"; 776 let ParserMatchClass = PPCCRBitMaskOperand; 777} 778// Address operands 779// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode). 780def PPCRegGxRCNoR0Operand : AsmOperandClass { 781 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber"; 782} 783def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> { 784 let ParserMatchClass = PPCRegGxRCNoR0Operand; 785} 786// A version of ptr_rc usable with the asm parser. 787def PPCRegGxRCOperand : AsmOperandClass { 788 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber"; 789} 790def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> { 791 let ParserMatchClass = PPCRegGxRCOperand; 792} 793 794def PPCDispRIOperand : AsmOperandClass { 795 let Name = "DispRI"; let PredicateMethod = "isS16Imm"; 796 let RenderMethod = "addS16ImmOperands"; 797} 798def dispRI : Operand<iPTR> { 799 let ParserMatchClass = PPCDispRIOperand; 800} 801def PPCDispRIXOperand : AsmOperandClass { 802 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4"; 803 let RenderMethod = "addImmOperands"; 804} 805def dispRIX : Operand<iPTR> { 806 let ParserMatchClass = PPCDispRIXOperand; 807} 808def PPCDispRIX16Operand : AsmOperandClass { 809 let Name = "DispRIX16"; let PredicateMethod = "isS16ImmX16"; 810 let RenderMethod = "addImmOperands"; 811} 812def dispRIX16 : Operand<iPTR> { 813 let ParserMatchClass = PPCDispRIX16Operand; 814} 815def PPCDispSPE8Operand : AsmOperandClass { 816 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8"; 817 let RenderMethod = "addImmOperands"; 818} 819def dispSPE8 : Operand<iPTR> { 820 let ParserMatchClass = PPCDispSPE8Operand; 821} 822def PPCDispSPE4Operand : AsmOperandClass { 823 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4"; 824 let RenderMethod = "addImmOperands"; 825} 826def dispSPE4 : Operand<iPTR> { 827 let ParserMatchClass = PPCDispSPE4Operand; 828} 829def PPCDispSPE2Operand : AsmOperandClass { 830 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2"; 831 let RenderMethod = "addImmOperands"; 832} 833def dispSPE2 : Operand<iPTR> { 834 let ParserMatchClass = PPCDispSPE2Operand; 835} 836 837def memri : Operand<iPTR> { 838 let PrintMethod = "printMemRegImm"; 839 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg); 840 let EncoderMethod = "getMemRIEncoding"; 841 let DecoderMethod = "decodeMemRIOperands"; 842} 843def memrr : Operand<iPTR> { 844 let PrintMethod = "printMemRegReg"; 845 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg); 846} 847def memrix : Operand<iPTR> { // memri where the imm is 4-aligned. 848 let PrintMethod = "printMemRegImm"; 849 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg); 850 let EncoderMethod = "getMemRIXEncoding"; 851 let DecoderMethod = "decodeMemRIXOperands"; 852} 853def memrix16 : Operand<iPTR> { // memri, imm is 16-aligned, 12-bit, Inst{16:27} 854 let PrintMethod = "printMemRegImm"; 855 let MIOperandInfo = (ops dispRIX16:$imm, ptr_rc_nor0:$reg); 856 let EncoderMethod = "getMemRIX16Encoding"; 857 let DecoderMethod = "decodeMemRIX16Operands"; 858} 859def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned. 860 let PrintMethod = "printMemRegImm"; 861 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg); 862 let EncoderMethod = "getSPE8DisEncoding"; 863 let DecoderMethod = "decodeSPE8Operands"; 864} 865def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned. 866 let PrintMethod = "printMemRegImm"; 867 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg); 868 let EncoderMethod = "getSPE4DisEncoding"; 869 let DecoderMethod = "decodeSPE4Operands"; 870} 871def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned. 872 let PrintMethod = "printMemRegImm"; 873 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg); 874 let EncoderMethod = "getSPE2DisEncoding"; 875 let DecoderMethod = "decodeSPE2Operands"; 876} 877 878// A single-register address. This is used with the SjLj 879// pseudo-instructions which tranlates to LD/LWZ. These instructions requires 880// G8RC_NOX0 registers. 881def memr : Operand<iPTR> { 882 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg); 883} 884def PPCTLSRegOperand : AsmOperandClass { 885 let Name = "TLSReg"; let PredicateMethod = "isTLSReg"; 886 let RenderMethod = "addTLSRegOperands"; 887} 888def tlsreg32 : Operand<i32> { 889 let EncoderMethod = "getTLSRegEncoding"; 890 let ParserMatchClass = PPCTLSRegOperand; 891} 892def tlsgd32 : Operand<i32> {} 893def tlscall32 : Operand<i32> { 894 let PrintMethod = "printTLSCall"; 895 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym); 896 let EncoderMethod = "getTLSCallEncoding"; 897} 898 899// PowerPC Predicate operand. 900def pred : Operand<OtherVT> { 901 let PrintMethod = "printPredicateOperand"; 902 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg); 903} 904 905// Define PowerPC specific addressing mode. 906 907// d-form 908def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>; // "stb" 909// ds-form 910def iaddrX4 : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std" 911// dq-form 912def iaddrX16 : ComplexPattern<iPTR, 2, "SelectAddrImmX16", [], []>; // "stxv" 913 914// Below forms are all x-form addressing mode, use three different ones so we 915// can make a accurate check for x-form instructions in ISEL. 916// x-form addressing mode whose associated diplacement form is D. 917def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>; // "stbx" 918// x-form addressing mode whose associated diplacement form is DS. 919def xaddrX4 : ComplexPattern<iPTR, 2, "SelectAddrIdxX4", [], []>; // "stdx" 920// x-form addressing mode whose associated diplacement form is DQ. 921def xaddrX16 : ComplexPattern<iPTR, 2, "SelectAddrIdxX16", [], []>; // "stxvx" 922 923def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; 924 925// The address in a single register. This is used with the SjLj 926// pseudo-instructions. 927def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>; 928 929/// This is just the offset part of iaddr, used for preinc. 930def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; 931 932//===----------------------------------------------------------------------===// 933// PowerPC Instruction Predicate Definitions. 934def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">; 935def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">; 936def IsBookE : Predicate<"PPCSubTarget->isBookE()">; 937def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">; 938def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">; 939def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">; 940def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">; 941def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">; 942def IsE500 : Predicate<"PPCSubTarget->isE500()">; 943def HasSPE : Predicate<"PPCSubTarget->hasSPE()">; 944def HasICBT : Predicate<"PPCSubTarget->hasICBT()">; 945def HasPartwordAtomics : Predicate<"PPCSubTarget->hasPartwordAtomics()">; 946def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">; 947def NaNsFPMath : Predicate<"!TM.Options.NoNaNsFPMath">; 948def HasBPERMD : Predicate<"PPCSubTarget->hasBPERMD()">; 949def HasExtDiv : Predicate<"PPCSubTarget->hasExtDiv()">; 950def IsISA3_0 : Predicate<"PPCSubTarget->isISA3_0()">; 951def HasFPU : Predicate<"PPCSubTarget->hasFPU()">; 952 953//===----------------------------------------------------------------------===// 954// PowerPC Multiclass Definitions. 955 956multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 957 string asmbase, string asmstr, InstrItinClass itin, 958 list<dag> pattern> { 959 let BaseName = asmbase in { 960 def NAME : XForm_6<opcode, xo, OOL, IOL, 961 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 962 pattern>, RecFormRel; 963 let Defs = [CR0] in 964 def o : XForm_6<opcode, xo, OOL, IOL, 965 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 966 []>, isDOT, RecFormRel; 967 } 968} 969 970multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 971 string asmbase, string asmstr, InstrItinClass itin, 972 list<dag> pattern> { 973 let BaseName = asmbase in { 974 let Defs = [CARRY] in 975 def NAME : XForm_6<opcode, xo, OOL, IOL, 976 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 977 pattern>, RecFormRel; 978 let Defs = [CARRY, CR0] in 979 def o : XForm_6<opcode, xo, OOL, IOL, 980 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 981 []>, isDOT, RecFormRel; 982 } 983} 984 985multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 986 string asmbase, string asmstr, InstrItinClass itin, 987 list<dag> pattern> { 988 let BaseName = asmbase in { 989 let Defs = [CARRY] in 990 def NAME : XForm_10<opcode, xo, OOL, IOL, 991 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 992 pattern>, RecFormRel; 993 let Defs = [CARRY, CR0] in 994 def o : XForm_10<opcode, xo, OOL, IOL, 995 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 996 []>, isDOT, RecFormRel; 997 } 998} 999 1000multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 1001 string asmbase, string asmstr, InstrItinClass itin, 1002 list<dag> pattern> { 1003 let BaseName = asmbase in { 1004 def NAME : XForm_11<opcode, xo, OOL, IOL, 1005 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1006 pattern>, RecFormRel; 1007 let Defs = [CR0] in 1008 def o : XForm_11<opcode, xo, OOL, IOL, 1009 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1010 []>, isDOT, RecFormRel; 1011 } 1012} 1013 1014multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1015 string asmbase, string asmstr, InstrItinClass itin, 1016 list<dag> pattern> { 1017 let BaseName = asmbase in { 1018 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, 1019 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1020 pattern>, RecFormRel; 1021 let Defs = [CR0] in 1022 def o : XOForm_1<opcode, xo, oe, OOL, IOL, 1023 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1024 []>, isDOT, RecFormRel; 1025 } 1026} 1027 1028// Multiclass for instructions which have a record overflow form as well 1029// as a record form but no carry (i.e. mulld, mulldo, subf, subfo, etc.) 1030multiclass XOForm_1rx<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1031 string asmbase, string asmstr, InstrItinClass itin, 1032 list<dag> pattern> { 1033 let BaseName = asmbase in { 1034 def NAME : XOForm_1<opcode, xo, 0, OOL, IOL, 1035 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1036 pattern>, RecFormRel; 1037 let Defs = [CR0] in 1038 def o : XOForm_1<opcode, xo, 0, OOL, IOL, 1039 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1040 []>, isDOT, RecFormRel; 1041 } 1042 let BaseName = !strconcat(asmbase, "O") in { 1043 let Defs = [XER] in 1044 def O : XOForm_1<opcode, xo, 1, OOL, IOL, 1045 !strconcat(asmbase, !strconcat("o ", asmstr)), itin, 1046 []>, RecFormRel; 1047 let Defs = [XER, CR0] in 1048 def Oo : XOForm_1<opcode, xo, 1, OOL, IOL, 1049 !strconcat(asmbase, !strconcat("o. ", asmstr)), itin, 1050 []>, isDOT, RecFormRel; 1051 } 1052} 1053 1054// Multiclass for instructions for which the non record form is not cracked 1055// and the record form is cracked (i.e. divw, mullw, etc.) 1056multiclass XOForm_1rcr<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1057 string asmbase, string asmstr, InstrItinClass itin, 1058 list<dag> pattern> { 1059 let BaseName = asmbase in { 1060 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, 1061 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1062 pattern>, RecFormRel; 1063 let Defs = [CR0] in 1064 def o : XOForm_1<opcode, xo, oe, OOL, IOL, 1065 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1066 []>, isDOT, RecFormRel, PPC970_DGroup_First, 1067 PPC970_DGroup_Cracked; 1068 } 1069 let BaseName = !strconcat(asmbase, "O") in { 1070 let Defs = [XER] in 1071 def O : XOForm_1<opcode, xo, 1, OOL, IOL, 1072 !strconcat(asmbase, !strconcat("o ", asmstr)), itin, 1073 []>, RecFormRel; 1074 let Defs = [XER, CR0] in 1075 def Oo : XOForm_1<opcode, xo, 1, OOL, IOL, 1076 !strconcat(asmbase, !strconcat("o. ", asmstr)), itin, 1077 []>, isDOT, RecFormRel; 1078 } 1079} 1080 1081multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1082 string asmbase, string asmstr, InstrItinClass itin, 1083 list<dag> pattern> { 1084 let BaseName = asmbase in { 1085 let Defs = [CARRY] in 1086 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, 1087 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1088 pattern>, RecFormRel; 1089 let Defs = [CARRY, CR0] in 1090 def o : XOForm_1<opcode, xo, oe, OOL, IOL, 1091 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1092 []>, isDOT, RecFormRel; 1093 } 1094 let BaseName = !strconcat(asmbase, "O") in { 1095 let Defs = [CARRY, XER] in 1096 def O : XOForm_1<opcode, xo, 1, OOL, IOL, 1097 !strconcat(asmbase, !strconcat("o ", asmstr)), itin, 1098 []>, RecFormRel; 1099 let Defs = [CARRY, XER, CR0] in 1100 def Oo : XOForm_1<opcode, xo, 1, OOL, IOL, 1101 !strconcat(asmbase, !strconcat("o. ", asmstr)), itin, 1102 []>, isDOT, RecFormRel; 1103 } 1104} 1105 1106multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1107 string asmbase, string asmstr, InstrItinClass itin, 1108 list<dag> pattern> { 1109 let BaseName = asmbase in { 1110 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, 1111 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1112 pattern>, RecFormRel; 1113 let Defs = [CR0] in 1114 def o : XOForm_3<opcode, xo, oe, OOL, IOL, 1115 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1116 []>, isDOT, RecFormRel; 1117 } 1118 let BaseName = !strconcat(asmbase, "O") in { 1119 let Defs = [XER] in 1120 def O : XOForm_3<opcode, xo, 1, OOL, IOL, 1121 !strconcat(asmbase, !strconcat("o ", asmstr)), itin, 1122 []>, RecFormRel; 1123 let Defs = [XER, CR0] in 1124 def Oo : XOForm_3<opcode, xo, 1, OOL, IOL, 1125 !strconcat(asmbase, !strconcat("o. ", asmstr)), itin, 1126 []>, isDOT, RecFormRel; 1127 } 1128} 1129 1130multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, 1131 string asmbase, string asmstr, InstrItinClass itin, 1132 list<dag> pattern> { 1133 let BaseName = asmbase in { 1134 let Defs = [CARRY] in 1135 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, 1136 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1137 pattern>, RecFormRel; 1138 let Defs = [CARRY, CR0] in 1139 def o : XOForm_3<opcode, xo, oe, OOL, IOL, 1140 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1141 []>, isDOT, RecFormRel; 1142 } 1143 let BaseName = !strconcat(asmbase, "O") in { 1144 let Defs = [CARRY, XER] in 1145 def O : XOForm_3<opcode, xo, 1, OOL, IOL, 1146 !strconcat(asmbase, !strconcat("o ", asmstr)), itin, 1147 []>, RecFormRel; 1148 let Defs = [CARRY, XER, CR0] in 1149 def Oo : XOForm_3<opcode, xo, 1, OOL, IOL, 1150 !strconcat(asmbase, !strconcat("o. ", asmstr)), itin, 1151 []>, isDOT, RecFormRel; 1152 } 1153} 1154 1155multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL, 1156 string asmbase, string asmstr, InstrItinClass itin, 1157 list<dag> pattern> { 1158 let BaseName = asmbase in { 1159 def NAME : MForm_2<opcode, OOL, IOL, 1160 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1161 pattern>, RecFormRel; 1162 let Defs = [CR0] in 1163 def o : MForm_2<opcode, OOL, IOL, 1164 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1165 []>, isDOT, RecFormRel; 1166 } 1167} 1168 1169multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL, 1170 string asmbase, string asmstr, InstrItinClass itin, 1171 list<dag> pattern> { 1172 let BaseName = asmbase in { 1173 def NAME : MDForm_1<opcode, xo, OOL, IOL, 1174 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1175 pattern>, RecFormRel; 1176 let Defs = [CR0] in 1177 def o : MDForm_1<opcode, xo, OOL, IOL, 1178 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1179 []>, isDOT, RecFormRel; 1180 } 1181} 1182 1183multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL, 1184 string asmbase, string asmstr, InstrItinClass itin, 1185 list<dag> pattern> { 1186 let BaseName = asmbase in { 1187 def NAME : MDSForm_1<opcode, xo, OOL, IOL, 1188 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1189 pattern>, RecFormRel; 1190 let Defs = [CR0] in 1191 def o : MDSForm_1<opcode, xo, OOL, IOL, 1192 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1193 []>, isDOT, RecFormRel; 1194 } 1195} 1196 1197multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, 1198 string asmbase, string asmstr, InstrItinClass itin, 1199 list<dag> pattern> { 1200 let BaseName = asmbase in { 1201 let Defs = [CARRY] in 1202 def NAME : XSForm_1<opcode, xo, OOL, IOL, 1203 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1204 pattern>, RecFormRel; 1205 let Defs = [CARRY, CR0] in 1206 def o : XSForm_1<opcode, xo, OOL, IOL, 1207 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1208 []>, isDOT, RecFormRel; 1209 } 1210} 1211 1212multiclass XSForm_1r<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, 1213 string asmbase, string asmstr, InstrItinClass itin, 1214 list<dag> pattern> { 1215 let BaseName = asmbase in { 1216 def NAME : XSForm_1<opcode, xo, OOL, IOL, 1217 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1218 pattern>, RecFormRel; 1219 let Defs = [CR0] in 1220 def o : XSForm_1<opcode, xo, OOL, IOL, 1221 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1222 []>, isDOT, RecFormRel; 1223 } 1224} 1225 1226multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 1227 string asmbase, string asmstr, InstrItinClass itin, 1228 list<dag> pattern> { 1229 let BaseName = asmbase in { 1230 def NAME : XForm_26<opcode, xo, OOL, IOL, 1231 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1232 pattern>, RecFormRel; 1233 let Defs = [CR1] in 1234 def o : XForm_26<opcode, xo, OOL, IOL, 1235 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1236 []>, isDOT, RecFormRel; 1237 } 1238} 1239 1240multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, 1241 string asmbase, string asmstr, InstrItinClass itin, 1242 list<dag> pattern> { 1243 let BaseName = asmbase in { 1244 def NAME : XForm_28<opcode, xo, OOL, IOL, 1245 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1246 pattern>, RecFormRel; 1247 let Defs = [CR1] in 1248 def o : XForm_28<opcode, xo, OOL, IOL, 1249 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1250 []>, isDOT, RecFormRel; 1251 } 1252} 1253 1254multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, 1255 string asmbase, string asmstr, InstrItinClass itin, 1256 list<dag> pattern> { 1257 let BaseName = asmbase in { 1258 def NAME : AForm_1<opcode, xo, OOL, IOL, 1259 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1260 pattern>, RecFormRel; 1261 let Defs = [CR1] in 1262 def o : AForm_1<opcode, xo, OOL, IOL, 1263 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1264 []>, isDOT, RecFormRel; 1265 } 1266} 1267 1268multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, 1269 string asmbase, string asmstr, InstrItinClass itin, 1270 list<dag> pattern> { 1271 let BaseName = asmbase in { 1272 def NAME : AForm_2<opcode, xo, OOL, IOL, 1273 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1274 pattern>, RecFormRel; 1275 let Defs = [CR1] in 1276 def o : AForm_2<opcode, xo, OOL, IOL, 1277 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1278 []>, isDOT, RecFormRel; 1279 } 1280} 1281 1282multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, 1283 string asmbase, string asmstr, InstrItinClass itin, 1284 list<dag> pattern> { 1285 let BaseName = asmbase in { 1286 def NAME : AForm_3<opcode, xo, OOL, IOL, 1287 !strconcat(asmbase, !strconcat(" ", asmstr)), itin, 1288 pattern>, RecFormRel; 1289 let Defs = [CR1] in 1290 def o : AForm_3<opcode, xo, OOL, IOL, 1291 !strconcat(asmbase, !strconcat(". ", asmstr)), itin, 1292 []>, isDOT, RecFormRel; 1293 } 1294} 1295 1296//===----------------------------------------------------------------------===// 1297// PowerPC Instruction Definitions. 1298 1299// Pseudo instructions: 1300 1301let hasCtrlDep = 1 in { 1302let Defs = [R1], Uses = [R1] in { 1303def ADJCALLSTACKDOWN : PPCEmitTimePseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), 1304 "#ADJCALLSTACKDOWN $amt1 $amt2", 1305 [(callseq_start timm:$amt1, timm:$amt2)]>; 1306def ADJCALLSTACKUP : PPCEmitTimePseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), 1307 "#ADJCALLSTACKUP $amt1 $amt2", 1308 [(callseq_end timm:$amt1, timm:$amt2)]>; 1309} 1310 1311def UPDATE_VRSAVE : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc:$rS), 1312 "UPDATE_VRSAVE $rD, $rS", []>; 1313} 1314 1315let Defs = [R1], Uses = [R1] in 1316def DYNALLOC : PPCEmitTimePseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC", 1317 [(set i32:$result, 1318 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>; 1319def DYNAREAOFFSET : PPCEmitTimePseudo<(outs i32imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET", 1320 [(set i32:$result, (PPCdynareaoffset iaddr:$fpsi))]>; 1321 1322// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after 1323// instruction selection into a branch sequence. 1324let PPC970_Single = 1 in { 1325 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes 1326 // because either operand might become the first operand in an isel, and 1327 // that operand cannot be r0. 1328 def SELECT_CC_I4 : PPCCustomInserterPseudo<(outs gprc:$dst), (ins crrc:$cond, 1329 gprc_nor0:$T, gprc_nor0:$F, 1330 i32imm:$BROPC), "#SELECT_CC_I4", 1331 []>; 1332 def SELECT_CC_I8 : PPCCustomInserterPseudo<(outs g8rc:$dst), (ins crrc:$cond, 1333 g8rc_nox0:$T, g8rc_nox0:$F, 1334 i32imm:$BROPC), "#SELECT_CC_I8", 1335 []>; 1336 def SELECT_CC_F4 : PPCCustomInserterPseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F, 1337 i32imm:$BROPC), "#SELECT_CC_F4", 1338 []>; 1339 def SELECT_CC_F8 : PPCCustomInserterPseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F, 1340 i32imm:$BROPC), "#SELECT_CC_F8", 1341 []>; 1342 def SELECT_CC_F16 : PPCCustomInserterPseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F, 1343 i32imm:$BROPC), "#SELECT_CC_F16", 1344 []>; 1345 def SELECT_CC_VRRC: PPCCustomInserterPseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F, 1346 i32imm:$BROPC), "#SELECT_CC_VRRC", 1347 []>; 1348 1349 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition 1350 // register bit directly. 1351 def SELECT_I4 : PPCCustomInserterPseudo<(outs gprc:$dst), (ins crbitrc:$cond, 1352 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4", 1353 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>; 1354 def SELECT_I8 : PPCCustomInserterPseudo<(outs g8rc:$dst), (ins crbitrc:$cond, 1355 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8", 1356 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>; 1357let Predicates = [HasFPU] in { 1358 def SELECT_F4 : PPCCustomInserterPseudo<(outs f4rc:$dst), (ins crbitrc:$cond, 1359 f4rc:$T, f4rc:$F), "#SELECT_F4", 1360 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>; 1361 def SELECT_F8 : PPCCustomInserterPseudo<(outs f8rc:$dst), (ins crbitrc:$cond, 1362 f8rc:$T, f8rc:$F), "#SELECT_F8", 1363 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>; 1364 def SELECT_F16 : PPCCustomInserterPseudo<(outs vrrc:$dst), (ins crbitrc:$cond, 1365 vrrc:$T, vrrc:$F), "#SELECT_F16", 1366 [(set f128:$dst, (select i1:$cond, f128:$T, f128:$F))]>; 1367} 1368 def SELECT_VRRC: PPCCustomInserterPseudo<(outs vrrc:$dst), (ins crbitrc:$cond, 1369 vrrc:$T, vrrc:$F), "#SELECT_VRRC", 1370 [(set v4i32:$dst, 1371 (select i1:$cond, v4i32:$T, v4i32:$F))]>; 1372} 1373 1374// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to 1375// scavenge a register for it. 1376let mayStore = 1 in { 1377def SPILL_CR : PPCEmitTimePseudo<(outs), (ins crrc:$cond, memri:$F), 1378 "#SPILL_CR", []>; 1379def SPILL_CRBIT : PPCEmitTimePseudo<(outs), (ins crbitrc:$cond, memri:$F), 1380 "#SPILL_CRBIT", []>; 1381} 1382 1383// RESTORE_CR - Indicate that we're restoring the CR register (previously 1384// spilled), so we'll need to scavenge a register for it. 1385let mayLoad = 1 in { 1386def RESTORE_CR : PPCEmitTimePseudo<(outs crrc:$cond), (ins memri:$F), 1387 "#RESTORE_CR", []>; 1388def RESTORE_CRBIT : PPCEmitTimePseudo<(outs crbitrc:$cond), (ins memri:$F), 1389 "#RESTORE_CRBIT", []>; 1390} 1391 1392let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { 1393 let isReturn = 1, Uses = [LR, RM] in 1394 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB, 1395 [(retflag)]>, Requires<[In32BitMode]>; 1396 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in { 1397 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, 1398 []>; 1399 1400 let isCodeGenOnly = 1 in { 1401 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond), 1402 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB, 1403 []>; 1404 1405 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi), 1406 "bcctr 12, $bi, 0", IIC_BrB, []>; 1407 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi), 1408 "bcctr 4, $bi, 0", IIC_BrB, []>; 1409 } 1410 } 1411} 1412 1413// Set the float rounding mode. 1414let Uses = [RM], Defs = [RM] in { 1415def SETRNDi : PPCCustomInserterPseudo<(outs f8rc:$FRT), (ins u2imm:$RND), 1416 "#SETRNDi", [(set f64:$FRT, (int_ppc_setrnd (i32 imm:$RND)))]>; 1417 1418def SETRND : PPCCustomInserterPseudo<(outs f8rc:$FRT), (ins gprc:$in), 1419 "#SETRND", [(set f64:$FRT, (int_ppc_setrnd gprc :$in))]>; 1420} 1421 1422let Defs = [LR] in 1423 def MovePCtoLR : PPCEmitTimePseudo<(outs), (ins), "#MovePCtoLR", []>, 1424 PPC970_Unit_BRU; 1425let Defs = [LR] in 1426 def MoveGOTtoLR : PPCEmitTimePseudo<(outs), (ins), "#MoveGOTtoLR", []>, 1427 PPC970_Unit_BRU; 1428 1429let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { 1430 let isBarrier = 1 in { 1431 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst), 1432 "b $dst", IIC_BrB, 1433 [(br bb:$dst)]>; 1434 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst), 1435 "ba $dst", IIC_BrB, []>; 1436 } 1437 1438 // BCC represents an arbitrary conditional branch on a predicate. 1439 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use 1440 // a two-value operand where a dag node expects two operands. :( 1441 let isCodeGenOnly = 1 in { 1442 class BCC_class : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst), 1443 "b${cond:cc}${cond:pm} ${cond:reg}, $dst" 1444 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>; 1445 def BCC : BCC_class; 1446 1447 // The same as BCC, except that it's not a terminator. Used for introducing 1448 // control flow dependency without creating new blocks. 1449 let isTerminator = 0 in def CTRL_DEP : BCC_class; 1450 1451 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst), 1452 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">; 1453 1454 let isReturn = 1, Uses = [LR, RM] in 1455 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond), 1456 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>; 1457 } 1458 1459 let isCodeGenOnly = 1 in { 1460 let Pattern = [(brcond i1:$bi, bb:$dst)] in 1461 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst), 1462 "bc 12, $bi, $dst">; 1463 1464 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in 1465 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst), 1466 "bc 4, $bi, $dst">; 1467 1468 let isReturn = 1, Uses = [LR, RM] in 1469 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi), 1470 "bclr 12, $bi, 0", IIC_BrB, []>; 1471 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi), 1472 "bclr 4, $bi, 0", IIC_BrB, []>; 1473 } 1474 1475 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in { 1476 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins), 1477 "bdzlr", IIC_BrB, []>; 1478 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins), 1479 "bdnzlr", IIC_BrB, []>; 1480 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins), 1481 "bdzlr+", IIC_BrB, []>; 1482 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins), 1483 "bdnzlr+", IIC_BrB, []>; 1484 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins), 1485 "bdzlr-", IIC_BrB, []>; 1486 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins), 1487 "bdnzlr-", IIC_BrB, []>; 1488 } 1489 1490 let Defs = [CTR], Uses = [CTR] in { 1491 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), 1492 "bdz $dst">; 1493 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), 1494 "bdnz $dst">; 1495 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst), 1496 "bdza $dst">; 1497 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst), 1498 "bdnza $dst">; 1499 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst), 1500 "bdz+ $dst">; 1501 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst), 1502 "bdnz+ $dst">; 1503 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst), 1504 "bdza+ $dst">; 1505 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst), 1506 "bdnza+ $dst">; 1507 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst), 1508 "bdz- $dst">; 1509 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst), 1510 "bdnz- $dst">; 1511 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst), 1512 "bdza- $dst">; 1513 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst), 1514 "bdnza- $dst">; 1515 } 1516} 1517 1518// The unconditional BCL used by the SjLj setjmp code. 1519let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in { 1520 let Defs = [LR], Uses = [RM] in { 1521 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst), 1522 "bcl 20, 31, $dst">; 1523 } 1524} 1525 1526let isCall = 1, PPC970_Unit = 7, Defs = [LR] in { 1527 // Convenient aliases for call instructions 1528 let Uses = [RM] in { 1529 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func), 1530 "bl $func", IIC_BrB, []>; // See Pat patterns below. 1531 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func), 1532 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>; 1533 1534 let isCodeGenOnly = 1 in { 1535 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func), 1536 "bl $func", IIC_BrB, []>; 1537 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst), 1538 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">; 1539 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst), 1540 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">; 1541 1542 def BCL : BForm_4<16, 12, 0, 1, (outs), 1543 (ins crbitrc:$bi, condbrtarget:$dst), 1544 "bcl 12, $bi, $dst">; 1545 def BCLn : BForm_4<16, 4, 0, 1, (outs), 1546 (ins crbitrc:$bi, condbrtarget:$dst), 1547 "bcl 4, $bi, $dst">; 1548 def BL_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24, 1549 (outs), (ins calltarget:$func), 1550 "bl $func\n\tnop", IIC_BrB, []>; 1551 } 1552 } 1553 let Uses = [CTR, RM] in { 1554 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), 1555 "bctrl", IIC_BrB, [(PPCbctrl)]>, 1556 Requires<[In32BitMode]>; 1557 1558 let isCodeGenOnly = 1 in { 1559 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond), 1560 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB, 1561 []>; 1562 1563 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi), 1564 "bcctrl 12, $bi, 0", IIC_BrB, []>; 1565 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi), 1566 "bcctrl 4, $bi, 0", IIC_BrB, []>; 1567 } 1568 } 1569 let Uses = [LR, RM] in { 1570 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins), 1571 "blrl", IIC_BrB, []>; 1572 1573 let isCodeGenOnly = 1 in { 1574 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond), 1575 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB, 1576 []>; 1577 1578 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi), 1579 "bclrl 12, $bi, 0", IIC_BrB, []>; 1580 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi), 1581 "bclrl 4, $bi, 0", IIC_BrB, []>; 1582 } 1583 } 1584 let Defs = [CTR], Uses = [CTR, RM] in { 1585 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst), 1586 "bdzl $dst">; 1587 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst), 1588 "bdnzl $dst">; 1589 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst), 1590 "bdzla $dst">; 1591 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst), 1592 "bdnzla $dst">; 1593 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst), 1594 "bdzl+ $dst">; 1595 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst), 1596 "bdnzl+ $dst">; 1597 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst), 1598 "bdzla+ $dst">; 1599 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst), 1600 "bdnzla+ $dst">; 1601 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst), 1602 "bdzl- $dst">; 1603 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst), 1604 "bdnzl- $dst">; 1605 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst), 1606 "bdzla- $dst">; 1607 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst), 1608 "bdnzla- $dst">; 1609 } 1610 let Defs = [CTR], Uses = [CTR, LR, RM] in { 1611 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins), 1612 "bdzlrl", IIC_BrB, []>; 1613 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins), 1614 "bdnzlrl", IIC_BrB, []>; 1615 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins), 1616 "bdzlrl+", IIC_BrB, []>; 1617 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins), 1618 "bdnzlrl+", IIC_BrB, []>; 1619 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins), 1620 "bdzlrl-", IIC_BrB, []>; 1621 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins), 1622 "bdnzlrl-", IIC_BrB, []>; 1623 } 1624} 1625 1626let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in 1627def TCRETURNdi :PPCEmitTimePseudo< (outs), 1628 (ins calltarget:$dst, i32imm:$offset), 1629 "#TC_RETURNd $dst $offset", 1630 []>; 1631 1632 1633let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in 1634def TCRETURNai :PPCEmitTimePseudo<(outs), (ins abscalltarget:$func, i32imm:$offset), 1635 "#TC_RETURNa $func $offset", 1636 [(PPCtc_return (i32 imm:$func), imm:$offset)]>; 1637 1638let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in 1639def TCRETURNri : PPCEmitTimePseudo<(outs), (ins CTRRC:$dst, i32imm:$offset), 1640 "#TC_RETURNr $dst $offset", 1641 []>; 1642 1643 1644let isCodeGenOnly = 1 in { 1645 1646let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, 1647 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in 1648def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, 1649 []>, Requires<[In32BitMode]>; 1650 1651let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, 1652 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in 1653def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst), 1654 "b $dst", IIC_BrB, 1655 []>; 1656 1657let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, 1658 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in 1659def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst), 1660 "ba $dst", IIC_BrB, 1661 []>; 1662 1663} 1664 1665// While longjmp is a control-flow barrier (fallthrough isn't allowed), setjmp 1666// is not. 1667let hasSideEffects = 1 in { 1668 let Defs = [CTR] in 1669 def EH_SjLj_SetJmp32 : PPCCustomInserterPseudo<(outs gprc:$dst), (ins memr:$buf), 1670 "#EH_SJLJ_SETJMP32", 1671 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, 1672 Requires<[In32BitMode]>; 1673} 1674 1675let hasSideEffects = 1, isBarrier = 1 in { 1676 let isTerminator = 1 in 1677 def EH_SjLj_LongJmp32 : PPCCustomInserterPseudo<(outs), (ins memr:$buf), 1678 "#EH_SJLJ_LONGJMP32", 1679 [(PPCeh_sjlj_longjmp addr:$buf)]>, 1680 Requires<[In32BitMode]>; 1681} 1682 1683// This pseudo is never removed from the function, as it serves as 1684// a terminator. Size is set to 0 to prevent the builtin assembler 1685// from emitting it. 1686let isBranch = 1, isTerminator = 1, Size = 0 in { 1687 def EH_SjLj_Setup : PPCEmitTimePseudo<(outs), (ins directbrtarget:$dst), 1688 "#EH_SjLj_Setup\t$dst", []>; 1689} 1690 1691// System call. 1692let PPC970_Unit = 7 in { 1693 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev), 1694 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>; 1695} 1696 1697// Branch history rolling buffer. 1698def CLRBHRB : XForm_0<31, 430, (outs), (ins), "clrbhrb", IIC_BrB, 1699 [(PPCclrbhrb)]>, 1700 PPC970_DGroup_Single; 1701// The $dmy argument used for MFBHRBE is not needed; however, including 1702// it avoids automatic generation of PPCFastISel::fastEmit_i(), which 1703// interferes with necessary special handling (see PPCFastISel.cpp). 1704def MFBHRBE : XFXForm_3p<31, 302, (outs gprc:$rD), 1705 (ins u10imm:$imm, u10imm:$dmy), 1706 "mfbhrbe $rD, $imm", IIC_BrB, 1707 [(set i32:$rD, 1708 (PPCmfbhrbe imm:$imm, imm:$dmy))]>, 1709 PPC970_DGroup_First; 1710 1711def RFEBB : XLForm_S<19, 146, (outs), (ins u1imm:$imm), "rfebb $imm", 1712 IIC_BrB, [(PPCrfebb (i32 imm:$imm))]>, 1713 PPC970_DGroup_Single; 1714 1715// DCB* instructions. 1716def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst", 1717 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, 1718 PPC970_DGroup_Single; 1719def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst", 1720 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, 1721 PPC970_DGroup_Single; 1722def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst", 1723 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, 1724 PPC970_DGroup_Single; 1725def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst", 1726 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, 1727 PPC970_DGroup_Single; 1728def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst", 1729 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, 1730 PPC970_DGroup_Single; 1731 1732def DCBF : DCB_Form_hint<86, (outs), (ins u5imm:$TH, memrr:$dst), 1733 "dcbf $dst, $TH", IIC_LdStDCBF, []>, 1734 PPC970_DGroup_Single; 1735 1736let hasSideEffects = 0, mayLoad = 1, mayStore = 1 in { 1737def DCBT : DCB_Form_hint<278, (outs), (ins u5imm:$TH, memrr:$dst), 1738 "dcbt $dst, $TH", IIC_LdStDCBF, []>, 1739 PPC970_DGroup_Single; 1740def DCBTST : DCB_Form_hint<246, (outs), (ins u5imm:$TH, memrr:$dst), 1741 "dcbtst $dst, $TH", IIC_LdStDCBF, []>, 1742 PPC970_DGroup_Single; 1743} // hasSideEffects = 0 1744 1745def ICBLC : XForm_icbt<31, 230, (outs), (ins u4imm:$CT, memrr:$src), 1746 "icblc $CT, $src", IIC_LdStStore>, Requires<[HasICBT]>; 1747def ICBLQ : XForm_icbt<31, 198, (outs), (ins u4imm:$CT, memrr:$src), 1748 "icblq. $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>; 1749def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src), 1750 "icbt $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>; 1751def ICBTLS : XForm_icbt<31, 486, (outs), (ins u4imm:$CT, memrr:$src), 1752 "icbtls $CT, $src", IIC_LdStLoad>, Requires<[HasICBT]>; 1753 1754def : Pat<(int_ppc_dcbt xoaddr:$dst), 1755 (DCBT 0, xoaddr:$dst)>; 1756def : Pat<(int_ppc_dcbtst xoaddr:$dst), 1757 (DCBTST 0, xoaddr:$dst)>; 1758def : Pat<(int_ppc_dcbf xoaddr:$dst), 1759 (DCBF 0, xoaddr:$dst)>; 1760 1761def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)), 1762 (DCBT 0, xoaddr:$dst)>; // data prefetch for loads 1763def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)), 1764 (DCBTST 0, xoaddr:$dst)>; // data prefetch for stores 1765def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)), 1766 (ICBT 0, xoaddr:$dst)>, Requires<[HasICBT]>; // inst prefetch (for read) 1767 1768// Atomic operations 1769// FIXME: some of these might be used with constant operands. This will result 1770// in constant materialization instructions that may be redundant. We currently 1771// clean this up in PPCMIPeephole with calls to 1772// PPCInstrInfo::convertToImmediateForm() but we should probably not emit them 1773// in the first place. 1774let Defs = [CR0] in { 1775 def ATOMIC_LOAD_ADD_I8 : PPCCustomInserterPseudo< 1776 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8", 1777 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>; 1778 def ATOMIC_LOAD_SUB_I8 : PPCCustomInserterPseudo< 1779 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8", 1780 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>; 1781 def ATOMIC_LOAD_AND_I8 : PPCCustomInserterPseudo< 1782 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8", 1783 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>; 1784 def ATOMIC_LOAD_OR_I8 : PPCCustomInserterPseudo< 1785 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8", 1786 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>; 1787 def ATOMIC_LOAD_XOR_I8 : PPCCustomInserterPseudo< 1788 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8", 1789 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>; 1790 def ATOMIC_LOAD_NAND_I8 : PPCCustomInserterPseudo< 1791 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8", 1792 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>; 1793 def ATOMIC_LOAD_MIN_I8 : PPCCustomInserterPseudo< 1794 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I8", 1795 [(set i32:$dst, (atomic_load_min_8 xoaddr:$ptr, i32:$incr))]>; 1796 def ATOMIC_LOAD_MAX_I8 : PPCCustomInserterPseudo< 1797 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I8", 1798 [(set i32:$dst, (atomic_load_max_8 xoaddr:$ptr, i32:$incr))]>; 1799 def ATOMIC_LOAD_UMIN_I8 : PPCCustomInserterPseudo< 1800 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I8", 1801 [(set i32:$dst, (atomic_load_umin_8 xoaddr:$ptr, i32:$incr))]>; 1802 def ATOMIC_LOAD_UMAX_I8 : PPCCustomInserterPseudo< 1803 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I8", 1804 [(set i32:$dst, (atomic_load_umax_8 xoaddr:$ptr, i32:$incr))]>; 1805 def ATOMIC_LOAD_ADD_I16 : PPCCustomInserterPseudo< 1806 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16", 1807 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>; 1808 def ATOMIC_LOAD_SUB_I16 : PPCCustomInserterPseudo< 1809 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16", 1810 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>; 1811 def ATOMIC_LOAD_AND_I16 : PPCCustomInserterPseudo< 1812 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16", 1813 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>; 1814 def ATOMIC_LOAD_OR_I16 : PPCCustomInserterPseudo< 1815 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16", 1816 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>; 1817 def ATOMIC_LOAD_XOR_I16 : PPCCustomInserterPseudo< 1818 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16", 1819 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>; 1820 def ATOMIC_LOAD_NAND_I16 : PPCCustomInserterPseudo< 1821 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16", 1822 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>; 1823 def ATOMIC_LOAD_MIN_I16 : PPCCustomInserterPseudo< 1824 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I16", 1825 [(set i32:$dst, (atomic_load_min_16 xoaddr:$ptr, i32:$incr))]>; 1826 def ATOMIC_LOAD_MAX_I16 : PPCCustomInserterPseudo< 1827 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I16", 1828 [(set i32:$dst, (atomic_load_max_16 xoaddr:$ptr, i32:$incr))]>; 1829 def ATOMIC_LOAD_UMIN_I16 : PPCCustomInserterPseudo< 1830 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I16", 1831 [(set i32:$dst, (atomic_load_umin_16 xoaddr:$ptr, i32:$incr))]>; 1832 def ATOMIC_LOAD_UMAX_I16 : PPCCustomInserterPseudo< 1833 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I16", 1834 [(set i32:$dst, (atomic_load_umax_16 xoaddr:$ptr, i32:$incr))]>; 1835 def ATOMIC_LOAD_ADD_I32 : PPCCustomInserterPseudo< 1836 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32", 1837 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>; 1838 def ATOMIC_LOAD_SUB_I32 : PPCCustomInserterPseudo< 1839 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32", 1840 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>; 1841 def ATOMIC_LOAD_AND_I32 : PPCCustomInserterPseudo< 1842 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32", 1843 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>; 1844 def ATOMIC_LOAD_OR_I32 : PPCCustomInserterPseudo< 1845 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32", 1846 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>; 1847 def ATOMIC_LOAD_XOR_I32 : PPCCustomInserterPseudo< 1848 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32", 1849 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>; 1850 def ATOMIC_LOAD_NAND_I32 : PPCCustomInserterPseudo< 1851 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32", 1852 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>; 1853 def ATOMIC_LOAD_MIN_I32 : PPCCustomInserterPseudo< 1854 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MIN_I32", 1855 [(set i32:$dst, (atomic_load_min_32 xoaddr:$ptr, i32:$incr))]>; 1856 def ATOMIC_LOAD_MAX_I32 : PPCCustomInserterPseudo< 1857 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_MAX_I32", 1858 [(set i32:$dst, (atomic_load_max_32 xoaddr:$ptr, i32:$incr))]>; 1859 def ATOMIC_LOAD_UMIN_I32 : PPCCustomInserterPseudo< 1860 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMIN_I32", 1861 [(set i32:$dst, (atomic_load_umin_32 xoaddr:$ptr, i32:$incr))]>; 1862 def ATOMIC_LOAD_UMAX_I32 : PPCCustomInserterPseudo< 1863 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_UMAX_I32", 1864 [(set i32:$dst, (atomic_load_umax_32 xoaddr:$ptr, i32:$incr))]>; 1865 1866 def ATOMIC_CMP_SWAP_I8 : PPCCustomInserterPseudo< 1867 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8", 1868 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>; 1869 def ATOMIC_CMP_SWAP_I16 : PPCCustomInserterPseudo< 1870 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new", 1871 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>; 1872 def ATOMIC_CMP_SWAP_I32 : PPCCustomInserterPseudo< 1873 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new", 1874 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>; 1875 1876 def ATOMIC_SWAP_I8 : PPCCustomInserterPseudo< 1877 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8", 1878 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>; 1879 def ATOMIC_SWAP_I16 : PPCCustomInserterPseudo< 1880 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16", 1881 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>; 1882 def ATOMIC_SWAP_I32 : PPCCustomInserterPseudo< 1883 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32", 1884 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>; 1885} 1886 1887def : Pat<(PPCatomicCmpSwap_8 xoaddr:$ptr, i32:$old, i32:$new), 1888 (ATOMIC_CMP_SWAP_I8 xoaddr:$ptr, i32:$old, i32:$new)>; 1889def : Pat<(PPCatomicCmpSwap_16 xoaddr:$ptr, i32:$old, i32:$new), 1890 (ATOMIC_CMP_SWAP_I16 xoaddr:$ptr, i32:$old, i32:$new)>; 1891 1892// Instructions to support atomic operations 1893let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in { 1894def LBARX : XForm_1_memOp<31, 52, (outs gprc:$rD), (ins memrr:$src), 1895 "lbarx $rD, $src", IIC_LdStLWARX, []>, 1896 Requires<[HasPartwordAtomics]>; 1897 1898def LHARX : XForm_1_memOp<31, 116, (outs gprc:$rD), (ins memrr:$src), 1899 "lharx $rD, $src", IIC_LdStLWARX, []>, 1900 Requires<[HasPartwordAtomics]>; 1901 1902def LWARX : XForm_1_memOp<31, 20, (outs gprc:$rD), (ins memrr:$src), 1903 "lwarx $rD, $src", IIC_LdStLWARX, []>; 1904 1905// Instructions to support lock versions of atomics 1906// (EH=1 - see Power ISA 2.07 Book II 4.4.2) 1907def LBARXL : XForm_1_memOp<31, 52, (outs gprc:$rD), (ins memrr:$src), 1908 "lbarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT, 1909 Requires<[HasPartwordAtomics]>; 1910 1911def LHARXL : XForm_1_memOp<31, 116, (outs gprc:$rD), (ins memrr:$src), 1912 "lharx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT, 1913 Requires<[HasPartwordAtomics]>; 1914 1915def LWARXL : XForm_1_memOp<31, 20, (outs gprc:$rD), (ins memrr:$src), 1916 "lwarx $rD, $src, 1", IIC_LdStLWARX, []>, isDOT; 1917 1918// The atomic instructions use the destination register as well as the next one 1919// or two registers in order (modulo 31). 1920let hasExtraSrcRegAllocReq = 1 in 1921def LWAT : X_RD5_RS5_IM5<31, 582, (outs gprc:$rD), (ins gprc:$rA, u5imm:$FC), 1922 "lwat $rD, $rA, $FC", IIC_LdStLoad>, 1923 Requires<[IsISA3_0]>; 1924} 1925 1926let Defs = [CR0], mayStore = 1, mayLoad = 0, hasSideEffects = 0 in { 1927def STBCX : XForm_1_memOp<31, 694, (outs), (ins gprc:$rS, memrr:$dst), 1928 "stbcx. $rS, $dst", IIC_LdStSTWCX, []>, 1929 isDOT, Requires<[HasPartwordAtomics]>; 1930 1931def STHCX : XForm_1_memOp<31, 726, (outs), (ins gprc:$rS, memrr:$dst), 1932 "sthcx. $rS, $dst", IIC_LdStSTWCX, []>, 1933 isDOT, Requires<[HasPartwordAtomics]>; 1934 1935def STWCX : XForm_1_memOp<31, 150, (outs), (ins gprc:$rS, memrr:$dst), 1936 "stwcx. $rS, $dst", IIC_LdStSTWCX, []>, isDOT; 1937} 1938 1939let mayStore = 1, mayLoad = 0, hasSideEffects = 0 in 1940def STWAT : X_RD5_RS5_IM5<31, 710, (outs), (ins gprc:$rS, gprc:$rA, u5imm:$FC), 1941 "stwat $rS, $rA, $FC", IIC_LdStStore>, 1942 Requires<[IsISA3_0]>; 1943 1944let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in 1945def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>; 1946 1947def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm), 1948 "twi $to, $rA, $imm", IIC_IntTrapW, []>; 1949def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB), 1950 "tw $to, $rA, $rB", IIC_IntTrapW, []>; 1951def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm), 1952 "tdi $to, $rA, $imm", IIC_IntTrapD, []>; 1953def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB), 1954 "td $to, $rA, $rB", IIC_IntTrapD, []>; 1955 1956//===----------------------------------------------------------------------===// 1957// PPC32 Load Instructions. 1958// 1959 1960// Unindexed (r+i) Loads. 1961let PPC970_Unit = 2 in { 1962def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src), 1963 "lbz $rD, $src", IIC_LdStLoad, 1964 [(set i32:$rD, (zextloadi8 iaddr:$src))]>; 1965def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src), 1966 "lha $rD, $src", IIC_LdStLHA, 1967 [(set i32:$rD, (sextloadi16 iaddr:$src))]>, 1968 PPC970_DGroup_Cracked; 1969def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src), 1970 "lhz $rD, $src", IIC_LdStLoad, 1971 [(set i32:$rD, (zextloadi16 iaddr:$src))]>; 1972def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src), 1973 "lwz $rD, $src", IIC_LdStLoad, 1974 [(set i32:$rD, (load iaddr:$src))]>; 1975 1976let Predicates = [HasFPU] in { 1977def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src), 1978 "lfs $rD, $src", IIC_LdStLFD, 1979 [(set f32:$rD, (load iaddr:$src))]>; 1980def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src), 1981 "lfd $rD, $src", IIC_LdStLFD, 1982 [(set f64:$rD, (load iaddr:$src))]>; 1983} 1984 1985 1986// Unindexed (r+i) Loads with Update (preinc). 1987let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in { 1988def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 1989 "lbzu $rD, $addr", IIC_LdStLoadUpd, 1990 []>, RegConstraint<"$addr.reg = $ea_result">, 1991 NoEncode<"$ea_result">; 1992 1993def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 1994 "lhau $rD, $addr", IIC_LdStLHAU, 1995 []>, RegConstraint<"$addr.reg = $ea_result">, 1996 NoEncode<"$ea_result">; 1997 1998def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 1999 "lhzu $rD, $addr", IIC_LdStLoadUpd, 2000 []>, RegConstraint<"$addr.reg = $ea_result">, 2001 NoEncode<"$ea_result">; 2002 2003def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 2004 "lwzu $rD, $addr", IIC_LdStLoadUpd, 2005 []>, RegConstraint<"$addr.reg = $ea_result">, 2006 NoEncode<"$ea_result">; 2007 2008let Predicates = [HasFPU] in { 2009def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 2010 "lfsu $rD, $addr", IIC_LdStLFDU, 2011 []>, RegConstraint<"$addr.reg = $ea_result">, 2012 NoEncode<"$ea_result">; 2013 2014def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), 2015 "lfdu $rD, $addr", IIC_LdStLFDU, 2016 []>, RegConstraint<"$addr.reg = $ea_result">, 2017 NoEncode<"$ea_result">; 2018} 2019 2020 2021// Indexed (r+r) Loads with Update (preinc). 2022def LBZUX : XForm_1_memOp<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result), 2023 (ins memrr:$addr), 2024 "lbzux $rD, $addr", IIC_LdStLoadUpdX, 2025 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2026 NoEncode<"$ea_result">; 2027 2028def LHAUX : XForm_1_memOp<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result), 2029 (ins memrr:$addr), 2030 "lhaux $rD, $addr", IIC_LdStLHAUX, 2031 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2032 NoEncode<"$ea_result">; 2033 2034def LHZUX : XForm_1_memOp<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result), 2035 (ins memrr:$addr), 2036 "lhzux $rD, $addr", IIC_LdStLoadUpdX, 2037 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2038 NoEncode<"$ea_result">; 2039 2040def LWZUX : XForm_1_memOp<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result), 2041 (ins memrr:$addr), 2042 "lwzux $rD, $addr", IIC_LdStLoadUpdX, 2043 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2044 NoEncode<"$ea_result">; 2045 2046let Predicates = [HasFPU] in { 2047def LFSUX : XForm_1_memOp<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), 2048 (ins memrr:$addr), 2049 "lfsux $rD, $addr", IIC_LdStLFDUX, 2050 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2051 NoEncode<"$ea_result">; 2052 2053def LFDUX : XForm_1_memOp<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), 2054 (ins memrr:$addr), 2055 "lfdux $rD, $addr", IIC_LdStLFDUX, 2056 []>, RegConstraint<"$addr.ptrreg = $ea_result">, 2057 NoEncode<"$ea_result">; 2058} 2059} 2060} 2061 2062// Indexed (r+r) Loads. 2063// 2064let PPC970_Unit = 2, mayLoad = 1, mayStore = 0 in { 2065def LBZX : XForm_1_memOp<31, 87, (outs gprc:$rD), (ins memrr:$src), 2066 "lbzx $rD, $src", IIC_LdStLoad, 2067 [(set i32:$rD, (zextloadi8 xaddr:$src))]>; 2068def LHAX : XForm_1_memOp<31, 343, (outs gprc:$rD), (ins memrr:$src), 2069 "lhax $rD, $src", IIC_LdStLHA, 2070 [(set i32:$rD, (sextloadi16 xaddr:$src))]>, 2071 PPC970_DGroup_Cracked; 2072def LHZX : XForm_1_memOp<31, 279, (outs gprc:$rD), (ins memrr:$src), 2073 "lhzx $rD, $src", IIC_LdStLoad, 2074 [(set i32:$rD, (zextloadi16 xaddr:$src))]>; 2075def LWZX : XForm_1_memOp<31, 23, (outs gprc:$rD), (ins memrr:$src), 2076 "lwzx $rD, $src", IIC_LdStLoad, 2077 [(set i32:$rD, (load xaddr:$src))]>; 2078def LHBRX : XForm_1_memOp<31, 790, (outs gprc:$rD), (ins memrr:$src), 2079 "lhbrx $rD, $src", IIC_LdStLoad, 2080 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>; 2081def LWBRX : XForm_1_memOp<31, 534, (outs gprc:$rD), (ins memrr:$src), 2082 "lwbrx $rD, $src", IIC_LdStLoad, 2083 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>; 2084 2085let Predicates = [HasFPU] in { 2086def LFSX : XForm_25_memOp<31, 535, (outs f4rc:$frD), (ins memrr:$src), 2087 "lfsx $frD, $src", IIC_LdStLFD, 2088 [(set f32:$frD, (load xaddr:$src))]>; 2089def LFDX : XForm_25_memOp<31, 599, (outs f8rc:$frD), (ins memrr:$src), 2090 "lfdx $frD, $src", IIC_LdStLFD, 2091 [(set f64:$frD, (load xaddr:$src))]>; 2092 2093def LFIWAX : XForm_25_memOp<31, 855, (outs f8rc:$frD), (ins memrr:$src), 2094 "lfiwax $frD, $src", IIC_LdStLFD, 2095 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>; 2096def LFIWZX : XForm_25_memOp<31, 887, (outs f8rc:$frD), (ins memrr:$src), 2097 "lfiwzx $frD, $src", IIC_LdStLFD, 2098 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>; 2099} 2100} 2101 2102// Load Multiple 2103def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src), 2104 "lmw $rD, $src", IIC_LdStLMW, []>; 2105 2106//===----------------------------------------------------------------------===// 2107// PPC32 Store Instructions. 2108// 2109 2110// Unindexed (r+i) Stores. 2111let PPC970_Unit = 2, mayStore = 1, mayLoad = 0 in { 2112def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$dst), 2113 "stb $rS, $dst", IIC_LdStStore, 2114 [(truncstorei8 i32:$rS, iaddr:$dst)]>; 2115def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$dst), 2116 "sth $rS, $dst", IIC_LdStStore, 2117 [(truncstorei16 i32:$rS, iaddr:$dst)]>; 2118def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$dst), 2119 "stw $rS, $dst", IIC_LdStStore, 2120 [(store i32:$rS, iaddr:$dst)]>; 2121let Predicates = [HasFPU] in { 2122def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst), 2123 "stfs $rS, $dst", IIC_LdStSTFD, 2124 [(store f32:$rS, iaddr:$dst)]>; 2125def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst), 2126 "stfd $rS, $dst", IIC_LdStSTFD, 2127 [(store f64:$rS, iaddr:$dst)]>; 2128} 2129} 2130 2131// Unindexed (r+i) Stores with Update (preinc). 2132let PPC970_Unit = 2, mayStore = 1, mayLoad = 0 in { 2133def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), 2134 "stbu $rS, $dst", IIC_LdStSTU, []>, 2135 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; 2136def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), 2137 "sthu $rS, $dst", IIC_LdStSTU, []>, 2138 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; 2139def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), 2140 "stwu $rS, $dst", IIC_LdStSTU, []>, 2141 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; 2142let Predicates = [HasFPU] in { 2143def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst), 2144 "stfsu $rS, $dst", IIC_LdStSTFDU, []>, 2145 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; 2146def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst), 2147 "stfdu $rS, $dst", IIC_LdStSTFDU, []>, 2148 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; 2149} 2150} 2151 2152// Patterns to match the pre-inc stores. We can't put the patterns on 2153// the instruction definitions directly as ISel wants the address base 2154// and offset to be separate operands, not a single complex operand. 2155def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), 2156 (STBU $rS, iaddroff:$ptroff, $ptrreg)>; 2157def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), 2158 (STHU $rS, iaddroff:$ptroff, $ptrreg)>; 2159def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), 2160 (STWU $rS, iaddroff:$ptroff, $ptrreg)>; 2161def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), 2162 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>; 2163def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), 2164 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>; 2165 2166// Indexed (r+r) Stores. 2167let PPC970_Unit = 2 in { 2168def STBX : XForm_8_memOp<31, 215, (outs), (ins gprc:$rS, memrr:$dst), 2169 "stbx $rS, $dst", IIC_LdStStore, 2170 [(truncstorei8 i32:$rS, xaddr:$dst)]>, 2171 PPC970_DGroup_Cracked; 2172def STHX : XForm_8_memOp<31, 407, (outs), (ins gprc:$rS, memrr:$dst), 2173 "sthx $rS, $dst", IIC_LdStStore, 2174 [(truncstorei16 i32:$rS, xaddr:$dst)]>, 2175 PPC970_DGroup_Cracked; 2176def STWX : XForm_8_memOp<31, 151, (outs), (ins gprc:$rS, memrr:$dst), 2177 "stwx $rS, $dst", IIC_LdStStore, 2178 [(store i32:$rS, xaddr:$dst)]>, 2179 PPC970_DGroup_Cracked; 2180 2181def STHBRX: XForm_8_memOp<31, 918, (outs), (ins gprc:$rS, memrr:$dst), 2182 "sthbrx $rS, $dst", IIC_LdStStore, 2183 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>, 2184 PPC970_DGroup_Cracked; 2185def STWBRX: XForm_8_memOp<31, 662, (outs), (ins gprc:$rS, memrr:$dst), 2186 "stwbrx $rS, $dst", IIC_LdStStore, 2187 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>, 2188 PPC970_DGroup_Cracked; 2189 2190let Predicates = [HasFPU] in { 2191def STFIWX: XForm_28_memOp<31, 983, (outs), (ins f8rc:$frS, memrr:$dst), 2192 "stfiwx $frS, $dst", IIC_LdStSTFD, 2193 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>; 2194 2195def STFSX : XForm_28_memOp<31, 663, (outs), (ins f4rc:$frS, memrr:$dst), 2196 "stfsx $frS, $dst", IIC_LdStSTFD, 2197 [(store f32:$frS, xaddr:$dst)]>; 2198def STFDX : XForm_28_memOp<31, 727, (outs), (ins f8rc:$frS, memrr:$dst), 2199 "stfdx $frS, $dst", IIC_LdStSTFD, 2200 [(store f64:$frS, xaddr:$dst)]>; 2201} 2202} 2203 2204// Indexed (r+r) Stores with Update (preinc). 2205let PPC970_Unit = 2, mayStore = 1, mayLoad = 0 in { 2206def STBUX : XForm_8_memOp<31, 247, (outs ptr_rc_nor0:$ea_res), 2207 (ins gprc:$rS, memrr:$dst), 2208 "stbux $rS, $dst", IIC_LdStSTUX, []>, 2209 RegConstraint<"$dst.ptrreg = $ea_res">, 2210 NoEncode<"$ea_res">, 2211 PPC970_DGroup_Cracked; 2212def STHUX : XForm_8_memOp<31, 439, (outs ptr_rc_nor0:$ea_res), 2213 (ins gprc:$rS, memrr:$dst), 2214 "sthux $rS, $dst", IIC_LdStSTUX, []>, 2215 RegConstraint<"$dst.ptrreg = $ea_res">, 2216 NoEncode<"$ea_res">, 2217 PPC970_DGroup_Cracked; 2218def STWUX : XForm_8_memOp<31, 183, (outs ptr_rc_nor0:$ea_res), 2219 (ins gprc:$rS, memrr:$dst), 2220 "stwux $rS, $dst", IIC_LdStSTUX, []>, 2221 RegConstraint<"$dst.ptrreg = $ea_res">, 2222 NoEncode<"$ea_res">, 2223 PPC970_DGroup_Cracked; 2224let Predicates = [HasFPU] in { 2225def STFSUX: XForm_8_memOp<31, 695, (outs ptr_rc_nor0:$ea_res), 2226 (ins f4rc:$rS, memrr:$dst), 2227 "stfsux $rS, $dst", IIC_LdStSTFDU, []>, 2228 RegConstraint<"$dst.ptrreg = $ea_res">, 2229 NoEncode<"$ea_res">, 2230 PPC970_DGroup_Cracked; 2231def STFDUX: XForm_8_memOp<31, 759, (outs ptr_rc_nor0:$ea_res), 2232 (ins f8rc:$rS, memrr:$dst), 2233 "stfdux $rS, $dst", IIC_LdStSTFDU, []>, 2234 RegConstraint<"$dst.ptrreg = $ea_res">, 2235 NoEncode<"$ea_res">, 2236 PPC970_DGroup_Cracked; 2237} 2238} 2239 2240// Patterns to match the pre-inc stores. We can't put the patterns on 2241// the instruction definitions directly as ISel wants the address base 2242// and offset to be separate operands, not a single complex operand. 2243def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), 2244 (STBUX $rS, $ptrreg, $ptroff)>; 2245def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), 2246 (STHUX $rS, $ptrreg, $ptroff)>; 2247def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), 2248 (STWUX $rS, $ptrreg, $ptroff)>; 2249let Predicates = [HasFPU] in { 2250def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff), 2251 (STFSUX $rS, $ptrreg, $ptroff)>; 2252def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff), 2253 (STFDUX $rS, $ptrreg, $ptroff)>; 2254} 2255 2256// Store Multiple 2257def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst), 2258 "stmw $rS, $dst", IIC_LdStLMW, []>; 2259 2260def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L), 2261 "sync $L", IIC_LdStSync, []>; 2262 2263let isCodeGenOnly = 1 in { 2264 def MSYNC : XForm_24_sync<31, 598, (outs), (ins), 2265 "msync", IIC_LdStSync, []> { 2266 let L = 0; 2267 } 2268} 2269 2270def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>; 2271def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>; 2272def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>; 2273def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>; 2274 2275//===----------------------------------------------------------------------===// 2276// PPC32 Arithmetic Instructions. 2277// 2278 2279let PPC970_Unit = 1 in { // FXU Operations. 2280def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm), 2281 "addi $rD, $rA, $imm", IIC_IntSimple, 2282 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>; 2283let BaseName = "addic" in { 2284let Defs = [CARRY] in 2285def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), 2286 "addic $rD, $rA, $imm", IIC_IntGeneral, 2287 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>, 2288 RecFormRel, PPC970_DGroup_Cracked; 2289let Defs = [CARRY, CR0] in 2290def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), 2291 "addic. $rD, $rA, $imm", IIC_IntGeneral, 2292 []>, isDOT, RecFormRel; 2293} 2294def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm), 2295 "addis $rD, $rA, $imm", IIC_IntSimple, 2296 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>; 2297let isCodeGenOnly = 1 in 2298def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym), 2299 "la $rD, $sym($rA)", IIC_IntGeneral, 2300 [(set i32:$rD, (add i32:$rA, 2301 (PPClo tglobaladdr:$sym, 0)))]>; 2302def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), 2303 "mulli $rD, $rA, $imm", IIC_IntMulLI, 2304 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>; 2305let Defs = [CARRY] in 2306def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), 2307 "subfic $rD, $rA, $imm", IIC_IntGeneral, 2308 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>; 2309 2310let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { 2311 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm), 2312 "li $rD, $imm", IIC_IntSimple, 2313 [(set i32:$rD, imm32SExt16:$imm)]>; 2314 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm), 2315 "lis $rD, $imm", IIC_IntSimple, 2316 [(set i32:$rD, imm16ShiftedSExt:$imm)]>; 2317} 2318} 2319 2320let PPC970_Unit = 1 in { // FXU Operations. 2321let Defs = [CR0] in { 2322def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2323 "andi. $dst, $src1, $src2", IIC_IntGeneral, 2324 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>, 2325 isDOT; 2326def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2327 "andis. $dst, $src1, $src2", IIC_IntGeneral, 2328 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>, 2329 isDOT; 2330} 2331def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2332 "ori $dst, $src1, $src2", IIC_IntSimple, 2333 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>; 2334def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2335 "oris $dst, $src1, $src2", IIC_IntSimple, 2336 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>; 2337def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2338 "xori $dst, $src1, $src2", IIC_IntSimple, 2339 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>; 2340def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), 2341 "xoris $dst, $src1, $src2", IIC_IntSimple, 2342 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>; 2343 2344def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple, 2345 []>; 2346let isCodeGenOnly = 1 in { 2347// The POWER6 and POWER7 have special group-terminating nops. 2348def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins), 2349 "ori 1, 1, 0", IIC_IntSimple, []>; 2350def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins), 2351 "ori 2, 2, 0", IIC_IntSimple, []>; 2352} 2353 2354let isCompare = 1, hasSideEffects = 0 in { 2355 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm), 2356 "cmpwi $crD, $rA, $imm", IIC_IntCompare>; 2357 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2), 2358 "cmplwi $dst, $src1, $src2", IIC_IntCompare>; 2359 def CMPRB : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF), 2360 (ins u1imm:$L, g8rc:$rA, g8rc:$rB), 2361 "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>, 2362 Requires<[IsISA3_0]>; 2363} 2364} 2365 2366let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations. 2367let isCommutable = 1 in { 2368defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2369 "nand", "$rA, $rS, $rB", IIC_IntSimple, 2370 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>; 2371defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2372 "and", "$rA, $rS, $rB", IIC_IntSimple, 2373 [(set i32:$rA, (and i32:$rS, i32:$rB))]>; 2374} // isCommutable 2375defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2376 "andc", "$rA, $rS, $rB", IIC_IntSimple, 2377 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>; 2378let isCommutable = 1 in { 2379defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2380 "or", "$rA, $rS, $rB", IIC_IntSimple, 2381 [(set i32:$rA, (or i32:$rS, i32:$rB))]>; 2382defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2383 "nor", "$rA, $rS, $rB", IIC_IntSimple, 2384 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>; 2385} // isCommutable 2386defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2387 "orc", "$rA, $rS, $rB", IIC_IntSimple, 2388 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>; 2389let isCommutable = 1 in { 2390defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2391 "eqv", "$rA, $rS, $rB", IIC_IntSimple, 2392 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>; 2393defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2394 "xor", "$rA, $rS, $rB", IIC_IntSimple, 2395 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>; 2396} // isCommutable 2397defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2398 "slw", "$rA, $rS, $rB", IIC_IntGeneral, 2399 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>; 2400defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2401 "srw", "$rA, $rS, $rB", IIC_IntGeneral, 2402 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>; 2403defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2404 "sraw", "$rA, $rS, $rB", IIC_IntShift, 2405 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>; 2406} 2407 2408let PPC970_Unit = 1 in { // FXU Operations. 2409let hasSideEffects = 0 in { 2410defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH), 2411 "srawi", "$rA, $rS, $SH", IIC_IntShift, 2412 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>; 2413defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS), 2414 "cntlzw", "$rA, $rS", IIC_IntGeneral, 2415 [(set i32:$rA, (ctlz i32:$rS))]>; 2416defm CNTTZW : XForm_11r<31, 538, (outs gprc:$rA), (ins gprc:$rS), 2417 "cnttzw", "$rA, $rS", IIC_IntGeneral, 2418 [(set i32:$rA, (cttz i32:$rS))]>, Requires<[IsISA3_0]>; 2419defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS), 2420 "extsb", "$rA, $rS", IIC_IntSimple, 2421 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>; 2422defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS), 2423 "extsh", "$rA, $rS", IIC_IntSimple, 2424 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>; 2425 2426let isCommutable = 1 in 2427def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), 2428 "cmpb $rA, $rS, $rB", IIC_IntGeneral, 2429 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>; 2430} 2431let isCompare = 1, hasSideEffects = 0 in { 2432 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), 2433 "cmpw $crD, $rA, $rB", IIC_IntCompare>; 2434 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), 2435 "cmplw $crD, $rA, $rB", IIC_IntCompare>; 2436} 2437} 2438let PPC970_Unit = 3, Predicates = [HasFPU] in { // FPU Operations. 2439//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB), 2440// "fcmpo $crD, $fA, $fB", IIC_FPCompare>; 2441let isCompare = 1, hasSideEffects = 0 in { 2442 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB), 2443 "fcmpu $crD, $fA, $fB", IIC_FPCompare>; 2444 let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2445 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB), 2446 "fcmpu $crD, $fA, $fB", IIC_FPCompare>; 2447} 2448 2449def FTDIV: XForm_17<63, 128, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB), 2450 "ftdiv $crD, $fA, $fB", IIC_FPCompare>; 2451def FTSQRT: XForm_17a<63, 160, (outs crrc:$crD), (ins f8rc:$fB), 2452 "ftsqrt $crD, $fB", IIC_FPCompare>; 2453 2454let Uses = [RM] in { 2455 let hasSideEffects = 0 in { 2456 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB), 2457 "fctiw", "$frD, $frB", IIC_FPGeneral, 2458 []>; 2459 defm FCTIWU : XForm_26r<63, 142, (outs f8rc:$frD), (ins f8rc:$frB), 2460 "fctiwu", "$frD, $frB", IIC_FPGeneral, 2461 []>; 2462 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB), 2463 "fctiwz", "$frD, $frB", IIC_FPGeneral, 2464 [(set f64:$frD, (PPCfctiwz f64:$frB))]>; 2465 2466 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB), 2467 "frsp", "$frD, $frB", IIC_FPGeneral, 2468 [(set f32:$frD, (fpround f64:$frB))]>; 2469 2470 let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2471 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB), 2472 "frin", "$frD, $frB", IIC_FPGeneral, 2473 [(set f64:$frD, (fround f64:$frB))]>; 2474 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB), 2475 "frin", "$frD, $frB", IIC_FPGeneral, 2476 [(set f32:$frD, (fround f32:$frB))]>; 2477 } 2478 2479 let hasSideEffects = 0 in { 2480 let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2481 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB), 2482 "frip", "$frD, $frB", IIC_FPGeneral, 2483 [(set f64:$frD, (fceil f64:$frB))]>; 2484 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB), 2485 "frip", "$frD, $frB", IIC_FPGeneral, 2486 [(set f32:$frD, (fceil f32:$frB))]>; 2487 let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2488 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB), 2489 "friz", "$frD, $frB", IIC_FPGeneral, 2490 [(set f64:$frD, (ftrunc f64:$frB))]>; 2491 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB), 2492 "friz", "$frD, $frB", IIC_FPGeneral, 2493 [(set f32:$frD, (ftrunc f32:$frB))]>; 2494 let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2495 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB), 2496 "frim", "$frD, $frB", IIC_FPGeneral, 2497 [(set f64:$frD, (ffloor f64:$frB))]>; 2498 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB), 2499 "frim", "$frD, $frB", IIC_FPGeneral, 2500 [(set f32:$frD, (ffloor f32:$frB))]>; 2501 2502 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB), 2503 "fsqrt", "$frD, $frB", IIC_FPSqrtD, 2504 [(set f64:$frD, (fsqrt f64:$frB))]>; 2505 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB), 2506 "fsqrts", "$frD, $frB", IIC_FPSqrtS, 2507 [(set f32:$frD, (fsqrt f32:$frB))]>; 2508 } 2509 } 2510} 2511 2512/// Note that FMR is defined as pseudo-ops on the PPC970 because they are 2513/// often coalesced away and we don't want the dispatch group builder to think 2514/// that they will fill slots (which could cause the load of a LSU reject to 2515/// sneak into a d-group with a store). 2516let hasSideEffects = 0, Predicates = [HasFPU] in 2517defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB), 2518 "fmr", "$frD, $frB", IIC_FPGeneral, 2519 []>, // (set f32:$frD, f32:$frB) 2520 PPC970_Unit_Pseudo; 2521 2522let PPC970_Unit = 3, hasSideEffects = 0, Predicates = [HasFPU] in { // FPU Operations. 2523// These are artificially split into two different forms, for 4/8 byte FP. 2524defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB), 2525 "fabs", "$frD, $frB", IIC_FPGeneral, 2526 [(set f32:$frD, (fabs f32:$frB))]>; 2527let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2528defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB), 2529 "fabs", "$frD, $frB", IIC_FPGeneral, 2530 [(set f64:$frD, (fabs f64:$frB))]>; 2531defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB), 2532 "fnabs", "$frD, $frB", IIC_FPGeneral, 2533 [(set f32:$frD, (fneg (fabs f32:$frB)))]>; 2534let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2535defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB), 2536 "fnabs", "$frD, $frB", IIC_FPGeneral, 2537 [(set f64:$frD, (fneg (fabs f64:$frB)))]>; 2538defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB), 2539 "fneg", "$frD, $frB", IIC_FPGeneral, 2540 [(set f32:$frD, (fneg f32:$frB))]>; 2541let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2542defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB), 2543 "fneg", "$frD, $frB", IIC_FPGeneral, 2544 [(set f64:$frD, (fneg f64:$frB))]>; 2545 2546defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB), 2547 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral, 2548 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>; 2549let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2550defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB), 2551 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral, 2552 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>; 2553 2554// Reciprocal estimates. 2555defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB), 2556 "fre", "$frD, $frB", IIC_FPGeneral, 2557 [(set f64:$frD, (PPCfre f64:$frB))]>; 2558defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB), 2559 "fres", "$frD, $frB", IIC_FPGeneral, 2560 [(set f32:$frD, (PPCfre f32:$frB))]>; 2561defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB), 2562 "frsqrte", "$frD, $frB", IIC_FPGeneral, 2563 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>; 2564defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB), 2565 "frsqrtes", "$frD, $frB", IIC_FPGeneral, 2566 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>; 2567} 2568 2569// XL-Form instructions. condition register logical ops. 2570// 2571let hasSideEffects = 0 in 2572def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA), 2573 "mcrf $BF, $BFA", IIC_BrMCR>, 2574 PPC970_DGroup_First, PPC970_Unit_CRU; 2575 2576// FIXME: According to the ISA (section 2.5.1 of version 2.06), the 2577// condition-register logical instructions have preferred forms. Specifically, 2578// it is preferred that the bit specified by the BT field be in the same 2579// condition register as that specified by the bit BB. We might want to account 2580// for this via hinting the register allocator and anti-dep breakers, or we 2581// could constrain the register class to force this constraint and then loosen 2582// it during register allocation via convertToThreeAddress or some similar 2583// mechanism. 2584 2585let isCommutable = 1 in { 2586def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD), 2587 (ins crbitrc:$CRA, crbitrc:$CRB), 2588 "crand $CRD, $CRA, $CRB", IIC_BrCR, 2589 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>; 2590 2591def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD), 2592 (ins crbitrc:$CRA, crbitrc:$CRB), 2593 "crnand $CRD, $CRA, $CRB", IIC_BrCR, 2594 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>; 2595 2596def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD), 2597 (ins crbitrc:$CRA, crbitrc:$CRB), 2598 "cror $CRD, $CRA, $CRB", IIC_BrCR, 2599 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>; 2600 2601def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD), 2602 (ins crbitrc:$CRA, crbitrc:$CRB), 2603 "crxor $CRD, $CRA, $CRB", IIC_BrCR, 2604 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>; 2605 2606def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD), 2607 (ins crbitrc:$CRA, crbitrc:$CRB), 2608 "crnor $CRD, $CRA, $CRB", IIC_BrCR, 2609 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>; 2610 2611def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD), 2612 (ins crbitrc:$CRA, crbitrc:$CRB), 2613 "creqv $CRD, $CRA, $CRB", IIC_BrCR, 2614 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>; 2615} // isCommutable 2616 2617def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD), 2618 (ins crbitrc:$CRA, crbitrc:$CRB), 2619 "crandc $CRD, $CRA, $CRB", IIC_BrCR, 2620 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>; 2621 2622def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD), 2623 (ins crbitrc:$CRA, crbitrc:$CRB), 2624 "crorc $CRD, $CRA, $CRB", IIC_BrCR, 2625 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>; 2626 2627let isCodeGenOnly = 1 in { 2628let isReMaterializable = 1, isAsCheapAsAMove = 1 in { 2629def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins), 2630 "creqv $dst, $dst, $dst", IIC_BrCR, 2631 [(set i1:$dst, 1)]>; 2632 2633def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins), 2634 "crxor $dst, $dst, $dst", IIC_BrCR, 2635 [(set i1:$dst, 0)]>; 2636} 2637 2638let Defs = [CR1EQ], CRD = 6 in { 2639def CR6SET : XLForm_1_ext<19, 289, (outs), (ins), 2640 "creqv 6, 6, 6", IIC_BrCR, 2641 [(PPCcr6set)]>; 2642 2643def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins), 2644 "crxor 6, 6, 6", IIC_BrCR, 2645 [(PPCcr6unset)]>; 2646} 2647} 2648 2649// XFX-Form instructions. Instructions that deal with SPRs. 2650// 2651 2652def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR), 2653 "mfspr $RT, $SPR", IIC_SprMFSPR>; 2654def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT), 2655 "mtspr $SPR, $RT", IIC_SprMTSPR>; 2656 2657def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR), 2658 "mftb $RT, $SPR", IIC_SprMFTB>; 2659 2660def MFPMR : XFXForm_1<31, 334, (outs gprc:$RT), (ins i32imm:$SPR), 2661 "mfpmr $RT, $SPR", IIC_SprMFPMR>; 2662 2663def MTPMR : XFXForm_1<31, 462, (outs), (ins i32imm:$SPR, gprc:$RT), 2664 "mtpmr $SPR, $RT", IIC_SprMTPMR>; 2665 2666 2667// A pseudo-instruction used to implement the read of the 64-bit cycle counter 2668// on a 32-bit target. 2669let hasSideEffects = 1 in 2670def ReadTB : PPCCustomInserterPseudo<(outs gprc:$lo, gprc:$hi), (ins), 2671 "#ReadTB", []>; 2672 2673let Uses = [CTR] in { 2674def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins), 2675 "mfctr $rT", IIC_SprMFSPR>, 2676 PPC970_DGroup_First, PPC970_Unit_FXU; 2677} 2678let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in { 2679def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), 2680 "mtctr $rS", IIC_SprMTSPR>, 2681 PPC970_DGroup_First, PPC970_Unit_FXU; 2682} 2683let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in { 2684let Pattern = [(int_set_loop_iterations i32:$rS)] in 2685def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), 2686 "mtctr $rS", IIC_SprMTSPR>, 2687 PPC970_DGroup_First, PPC970_Unit_FXU; 2688} 2689 2690let Defs = [LR] in { 2691def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS), 2692 "mtlr $rS", IIC_SprMTSPR>, 2693 PPC970_DGroup_First, PPC970_Unit_FXU; 2694} 2695let Uses = [LR] in { 2696def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins), 2697 "mflr $rT", IIC_SprMFSPR>, 2698 PPC970_DGroup_First, PPC970_Unit_FXU; 2699} 2700 2701let isCodeGenOnly = 1 in { 2702 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed 2703 // like a GPR on the PPC970. As such, copies in and out have the same 2704 // performance characteristics as an OR instruction. 2705 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS), 2706 "mtspr 256, $rS", IIC_IntGeneral>, 2707 PPC970_DGroup_Single, PPC970_Unit_FXU; 2708 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins), 2709 "mfspr $rT, 256", IIC_IntGeneral>, 2710 PPC970_DGroup_First, PPC970_Unit_FXU; 2711 2712 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256, 2713 (outs VRSAVERC:$reg), (ins gprc:$rS), 2714 "mtspr 256, $rS", IIC_IntGeneral>, 2715 PPC970_DGroup_Single, PPC970_Unit_FXU; 2716 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), 2717 (ins VRSAVERC:$reg), 2718 "mfspr $rT, 256", IIC_IntGeneral>, 2719 PPC970_DGroup_First, PPC970_Unit_FXU; 2720} 2721 2722// Aliases for mtvrsave/mfvrsave to mfspr/mtspr. 2723def : InstAlias<"mtvrsave $rS", (MTVRSAVE gprc:$rS)>; 2724def : InstAlias<"mfvrsave $rS", (MFVRSAVE gprc:$rS)>; 2725 2726// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register, 2727// so we'll need to scavenge a register for it. 2728let mayStore = 1 in 2729def SPILL_VRSAVE : PPCEmitTimePseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F), 2730 "#SPILL_VRSAVE", []>; 2731 2732// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously 2733// spilled), so we'll need to scavenge a register for it. 2734let mayLoad = 1 in 2735def RESTORE_VRSAVE : PPCEmitTimePseudo<(outs VRSAVERC:$vrsave), (ins memri:$F), 2736 "#RESTORE_VRSAVE", []>; 2737 2738let hasSideEffects = 0 in { 2739// mtocrf's input needs to be prepared by shifting by an amount dependent 2740// on the cr register selected. Thus, post-ra anti-dep breaking must not 2741// later change that register assignment. 2742let hasExtraDefRegAllocReq = 1 in { 2743def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST), 2744 "mtocrf $FXM, $ST", IIC_BrMCRX>, 2745 PPC970_DGroup_First, PPC970_Unit_CRU; 2746 2747// Similarly to mtocrf, the mask for mtcrf must be prepared in a way that 2748// is dependent on the cr fields being set. 2749def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS), 2750 "mtcrf $FXM, $rS", IIC_BrMCRX>, 2751 PPC970_MicroCode, PPC970_Unit_CRU; 2752} // hasExtraDefRegAllocReq = 1 2753 2754// mfocrf's input needs to be prepared by shifting by an amount dependent 2755// on the cr register selected. Thus, post-ra anti-dep breaking must not 2756// later change that register assignment. 2757let hasExtraSrcRegAllocReq = 1 in { 2758def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM), 2759 "mfocrf $rT, $FXM", IIC_SprMFCRF>, 2760 PPC970_DGroup_First, PPC970_Unit_CRU; 2761 2762// Similarly to mfocrf, the mask for mfcrf must be prepared in a way that 2763// is dependent on the cr fields being copied. 2764def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins), 2765 "mfcr $rT", IIC_SprMFCR>, 2766 PPC970_MicroCode, PPC970_Unit_CRU; 2767} // hasExtraSrcRegAllocReq = 1 2768 2769def MCRXRX : X_BF3<31, 576, (outs crrc:$BF), (ins), 2770 "mcrxrx $BF", IIC_BrMCRX>, Requires<[IsISA3_0]>; 2771} // hasSideEffects = 0 2772 2773let Predicates = [HasFPU] in { 2774// Custom inserter instruction to perform FADD in round-to-zero mode. 2775let Uses = [RM] in { 2776 def FADDrtz: PPCCustomInserterPseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "", 2777 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>; 2778} 2779 2780// The above pseudo gets expanded to make use of the following instructions 2781// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level. 2782let Uses = [RM], Defs = [RM] in { 2783 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM), 2784 "mtfsb0 $FM", IIC_IntMTFSB0, []>, 2785 PPC970_DGroup_Single, PPC970_Unit_FPU; 2786 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM), 2787 "mtfsb1 $FM", IIC_IntMTFSB0, []>, 2788 PPC970_DGroup_Single, PPC970_Unit_FPU; 2789 let isCodeGenOnly = 1 in 2790 def MTFSFb : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT), 2791 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>, 2792 PPC970_DGroup_Single, PPC970_Unit_FPU; 2793} 2794let Uses = [RM] in { 2795 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins), 2796 "mffs $rT", IIC_IntMFFS, 2797 [(set f64:$rT, (PPCmffs))]>, 2798 PPC970_DGroup_Single, PPC970_Unit_FPU; 2799 2800 let Defs = [CR1] in 2801 def MFFSo : XForm_42<63, 583, (outs f8rc:$rT), (ins), 2802 "mffs. $rT", IIC_IntMFFS, []>, isDOT; 2803 2804 def MFFSCE : X_FRT5_XO2_XO3_XO10<63, 0, 1, 583, (outs f8rc:$rT), (ins), 2805 "mffsce $rT", IIC_IntMFFS, []>, 2806 PPC970_DGroup_Single, PPC970_Unit_FPU; 2807 2808 def MFFSCDRN : X_FRT5_XO2_XO3_FRB5_XO10<63, 2, 4, 583, (outs f8rc:$rT), 2809 (ins f8rc:$FRB), "mffscdrn $rT, $FRB", 2810 IIC_IntMFFS, []>, 2811 PPC970_DGroup_Single, PPC970_Unit_FPU; 2812 2813 def MFFSCDRNI : X_FRT5_XO2_XO3_DRM3_XO10<63, 2, 5, 583, (outs f8rc:$rT), 2814 (ins u3imm:$DRM), 2815 "mffscdrni $rT, $DRM", 2816 IIC_IntMFFS, []>, 2817 PPC970_DGroup_Single, PPC970_Unit_FPU; 2818 2819 def MFFSCRN : X_FRT5_XO2_XO3_FRB5_XO10<63, 2, 6, 583, (outs f8rc:$rT), 2820 (ins f8rc:$FRB), "mffscrn $rT, $FRB", 2821 IIC_IntMFFS, []>, 2822 PPC970_DGroup_Single, PPC970_Unit_FPU; 2823 2824 def MFFSCRNI : X_FRT5_XO2_XO3_RM2_X10<63, 2, 7, 583, (outs f8rc:$rT), 2825 (ins u2imm:$RM), "mffscrni $rT, $RM", 2826 IIC_IntMFFS, []>, 2827 PPC970_DGroup_Single, PPC970_Unit_FPU; 2828 2829 def MFFSL : X_FRT5_XO2_XO3_XO10<63, 3, 0, 583, (outs f8rc:$rT), (ins), 2830 "mffsl $rT", IIC_IntMFFS, []>, 2831 PPC970_DGroup_Single, PPC970_Unit_FPU; 2832} 2833} 2834 2835let Predicates = [IsISA3_0] in { 2836def MODSW : XForm_8<31, 779, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2837 "modsw $rT, $rA, $rB", IIC_IntDivW, 2838 [(set i32:$rT, (srem i32:$rA, i32:$rB))]>; 2839def MODUW : XForm_8<31, 267, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2840 "moduw $rT, $rA, $rB", IIC_IntDivW, 2841 [(set i32:$rT, (urem i32:$rA, i32:$rB))]>; 2842} 2843 2844let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations. 2845// XO-Form instructions. Arithmetic instructions that can set overflow bit 2846let isCommutable = 1 in 2847defm ADD4 : XOForm_1rx<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2848 "add", "$rT, $rA, $rB", IIC_IntSimple, 2849 [(set i32:$rT, (add i32:$rA, i32:$rB))]>; 2850let isCodeGenOnly = 1 in 2851def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB), 2852 "add $rT, $rA, $rB", IIC_IntSimple, 2853 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>; 2854let isCommutable = 1 in 2855defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2856 "addc", "$rT, $rA, $rB", IIC_IntGeneral, 2857 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>, 2858 PPC970_DGroup_Cracked; 2859 2860defm DIVW : XOForm_1rcr<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2861 "divw", "$rT, $rA, $rB", IIC_IntDivW, 2862 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>; 2863defm DIVWU : XOForm_1rcr<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2864 "divwu", "$rT, $rA, $rB", IIC_IntDivW, 2865 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>; 2866defm DIVWE : XOForm_1rcr<31, 427, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2867 "divwe", "$rT, $rA, $rB", IIC_IntDivW, 2868 [(set i32:$rT, (int_ppc_divwe gprc:$rA, gprc:$rB))]>, 2869 Requires<[HasExtDiv]>; 2870defm DIVWEU : XOForm_1rcr<31, 395, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2871 "divweu", "$rT, $rA, $rB", IIC_IntDivW, 2872 [(set i32:$rT, (int_ppc_divweu gprc:$rA, gprc:$rB))]>, 2873 Requires<[HasExtDiv]>; 2874let isCommutable = 1 in { 2875defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2876 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW, 2877 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>; 2878defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2879 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU, 2880 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>; 2881defm MULLW : XOForm_1rx<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2882 "mullw", "$rT, $rA, $rB", IIC_IntMulHW, 2883 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>; 2884} // isCommutable 2885defm SUBF : XOForm_1rx<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2886 "subf", "$rT, $rA, $rB", IIC_IntGeneral, 2887 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>; 2888defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2889 "subfc", "$rT, $rA, $rB", IIC_IntGeneral, 2890 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>, 2891 PPC970_DGroup_Cracked; 2892defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA), 2893 "neg", "$rT, $rA", IIC_IntSimple, 2894 [(set i32:$rT, (ineg i32:$rA))]>; 2895let Uses = [CARRY] in { 2896let isCommutable = 1 in 2897defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2898 "adde", "$rT, $rA, $rB", IIC_IntGeneral, 2899 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>; 2900defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA), 2901 "addme", "$rT, $rA", IIC_IntGeneral, 2902 [(set i32:$rT, (adde i32:$rA, -1))]>; 2903defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA), 2904 "addze", "$rT, $rA", IIC_IntGeneral, 2905 [(set i32:$rT, (adde i32:$rA, 0))]>; 2906defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), 2907 "subfe", "$rT, $rA, $rB", IIC_IntGeneral, 2908 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>; 2909defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA), 2910 "subfme", "$rT, $rA", IIC_IntGeneral, 2911 [(set i32:$rT, (sube -1, i32:$rA))]>; 2912defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA), 2913 "subfze", "$rT, $rA", IIC_IntGeneral, 2914 [(set i32:$rT, (sube 0, i32:$rA))]>; 2915} 2916} 2917 2918// A-Form instructions. Most of the instructions executed in the FPU are of 2919// this type. 2920// 2921let PPC970_Unit = 3, hasSideEffects = 0, Predicates = [HasFPU] in { // FPU Operations. 2922let Uses = [RM] in { 2923let isCommutable = 1 in { 2924 defm FMADD : AForm_1r<63, 29, 2925 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), 2926 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, 2927 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>; 2928 defm FMADDS : AForm_1r<59, 29, 2929 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), 2930 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2931 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>; 2932 defm FMSUB : AForm_1r<63, 28, 2933 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), 2934 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, 2935 [(set f64:$FRT, 2936 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>; 2937 defm FMSUBS : AForm_1r<59, 28, 2938 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), 2939 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2940 [(set f32:$FRT, 2941 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>; 2942 defm FNMADD : AForm_1r<63, 31, 2943 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), 2944 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, 2945 [(set f64:$FRT, 2946 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>; 2947 defm FNMADDS : AForm_1r<59, 31, 2948 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), 2949 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2950 [(set f32:$FRT, 2951 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>; 2952 defm FNMSUB : AForm_1r<63, 30, 2953 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), 2954 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused, 2955 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC, 2956 (fneg f64:$FRB))))]>; 2957 defm FNMSUBS : AForm_1r<59, 30, 2958 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), 2959 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2960 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC, 2961 (fneg f32:$FRB))))]>; 2962} // isCommutable 2963} 2964// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid 2965// having 4 of these, force the comparison to always be an 8-byte double (code 2966// should use an FMRSD if the input comparison value really wants to be a float) 2967// and 4/8 byte forms for the result and operand type.. 2968let Interpretation64Bit = 1, isCodeGenOnly = 1 in 2969defm FSELD : AForm_1r<63, 23, 2970 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), 2971 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2972 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>; 2973defm FSELS : AForm_1r<63, 23, 2974 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB), 2975 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral, 2976 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>; 2977let Uses = [RM] in { 2978 let isCommutable = 1 in { 2979 defm FADD : AForm_2r<63, 21, 2980 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), 2981 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub, 2982 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>; 2983 defm FADDS : AForm_2r<59, 21, 2984 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), 2985 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral, 2986 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>; 2987 } // isCommutable 2988 defm FDIV : AForm_2r<63, 18, 2989 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), 2990 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD, 2991 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>; 2992 defm FDIVS : AForm_2r<59, 18, 2993 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), 2994 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS, 2995 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>; 2996 let isCommutable = 1 in { 2997 defm FMUL : AForm_3r<63, 25, 2998 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC), 2999 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused, 3000 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>; 3001 defm FMULS : AForm_3r<59, 25, 3002 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC), 3003 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral, 3004 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>; 3005 } // isCommutable 3006 defm FSUB : AForm_2r<63, 20, 3007 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), 3008 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub, 3009 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>; 3010 defm FSUBS : AForm_2r<59, 20, 3011 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), 3012 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral, 3013 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>; 3014 } 3015} 3016 3017let hasSideEffects = 0 in { 3018let PPC970_Unit = 1 in { // FXU Operations. 3019 let isSelect = 1 in 3020 def ISEL : AForm_4<31, 15, 3021 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond), 3022 "isel $rT, $rA, $rB, $cond", IIC_IntISEL, 3023 []>; 3024} 3025 3026let PPC970_Unit = 1 in { // FXU Operations. 3027// M-Form instructions. rotate and mask instructions. 3028// 3029let isCommutable = 1 in { 3030// RLWIMI can be commuted if the rotate amount is zero. 3031defm RLWIMI : MForm_2r<20, (outs gprc:$rA), 3032 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB, 3033 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", 3034 IIC_IntRotate, []>, PPC970_DGroup_Cracked, 3035 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">; 3036} 3037let BaseName = "rlwinm" in { 3038def RLWINM : MForm_2<21, 3039 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), 3040 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, 3041 []>, RecFormRel; 3042let Defs = [CR0] in 3043def RLWINMo : MForm_2<21, 3044 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), 3045 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, 3046 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked; 3047} 3048defm RLWNM : MForm_2r<23, (outs gprc:$rA), 3049 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME), 3050 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral, 3051 []>; 3052} 3053} // hasSideEffects = 0 3054 3055//===----------------------------------------------------------------------===// 3056// PowerPC Instruction Patterns 3057// 3058 3059// Arbitrary immediate support. Implement in terms of LIS/ORI. 3060def : Pat<(i32 imm:$imm), 3061 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; 3062 3063// Implement the 'not' operation with the NOR instruction. 3064def i32not : OutPatFrag<(ops node:$in), 3065 (NOR $in, $in)>; 3066def : Pat<(not i32:$in), 3067 (i32not $in)>; 3068 3069// ADD an arbitrary immediate. 3070def : Pat<(add i32:$in, imm:$imm), 3071 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>; 3072// OR an arbitrary immediate. 3073def : Pat<(or i32:$in, imm:$imm), 3074 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; 3075// XOR an arbitrary immediate. 3076def : Pat<(xor i32:$in, imm:$imm), 3077 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; 3078// SUBFIC 3079def : Pat<(sub imm32SExt16:$imm, i32:$in), 3080 (SUBFIC $in, imm:$imm)>; 3081 3082// SHL/SRL 3083def : Pat<(shl i32:$in, (i32 imm:$imm)), 3084 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>; 3085def : Pat<(srl i32:$in, (i32 imm:$imm)), 3086 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>; 3087 3088// ROTL 3089def : Pat<(rotl i32:$in, i32:$sh), 3090 (RLWNM $in, $sh, 0, 31)>; 3091def : Pat<(rotl i32:$in, (i32 imm:$imm)), 3092 (RLWINM $in, imm:$imm, 0, 31)>; 3093 3094// RLWNM 3095def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm), 3096 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; 3097 3098// Calls 3099def : Pat<(PPCcall (i32 tglobaladdr:$dst)), 3100 (BL tglobaladdr:$dst)>; 3101 3102def : Pat<(PPCcall (i32 texternalsym:$dst)), 3103 (BL texternalsym:$dst)>; 3104 3105// Calls for AIX only 3106def : Pat<(PPCcall (i32 mcsym:$dst)), 3107 (BL mcsym:$dst)>; 3108def : Pat<(PPCcall_nop (i32 mcsym:$dst)), 3109 (BL_NOP mcsym:$dst)>; 3110 3111def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm), 3112 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>; 3113 3114def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm), 3115 (TCRETURNdi texternalsym:$dst, imm:$imm)>; 3116 3117def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm), 3118 (TCRETURNri CTRRC:$dst, imm:$imm)>; 3119 3120 3121 3122// Hi and Lo for Darwin Global Addresses. 3123def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; 3124def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; 3125def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; 3126def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; 3127def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; 3128def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; 3129def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>; 3130def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>; 3131def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in), 3132 (ADDIS $in, tglobaltlsaddr:$g)>; 3133def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in), 3134 (ADDI $in, tglobaltlsaddr:$g)>; 3135def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)), 3136 (ADDIS $in, tglobaladdr:$g)>; 3137def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)), 3138 (ADDIS $in, tconstpool:$g)>; 3139def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)), 3140 (ADDIS $in, tjumptable:$g)>; 3141def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)), 3142 (ADDIS $in, tblockaddress:$g)>; 3143 3144// Support for thread-local storage. 3145def PPC32GOT: PPCEmitTimePseudo<(outs gprc:$rD), (ins), "#PPC32GOT", 3146 [(set i32:$rD, (PPCppc32GOT))]>; 3147 3148// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode. 3149// This uses two output registers, the first as the real output, the second as a 3150// temporary register, used internally in code generation. 3151def PPC32PICGOT: PPCEmitTimePseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT", 3152 []>, NoEncode<"$rT">; 3153 3154def LDgotTprelL32: PPCEmitTimePseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg), 3155 "#LDgotTprelL32", 3156 [(set i32:$rD, 3157 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>; 3158def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g), 3159 (ADD4TLS $in, tglobaltlsaddr:$g)>; 3160 3161def ADDItlsgdL32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), 3162 "#ADDItlsgdL32", 3163 [(set i32:$rD, 3164 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>; 3165// LR is a true define, while the rest of the Defs are clobbers. R3 is 3166// explicitly defined when this op is created, so not mentioned here. 3167let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, 3168 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in 3169def GETtlsADDR32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym), 3170 "GETtlsADDR32", 3171 [(set i32:$rD, 3172 (PPCgetTlsAddr i32:$reg, tglobaltlsaddr:$sym))]>; 3173// Combined op for ADDItlsgdL32 and GETtlsADDR32, late expanded. R3 and LR 3174// are true defines while the rest of the Defs are clobbers. 3175let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, 3176 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in 3177def ADDItlsgdLADDR32 : PPCEmitTimePseudo<(outs gprc:$rD), 3178 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym), 3179 "#ADDItlsgdLADDR32", 3180 [(set i32:$rD, 3181 (PPCaddiTlsgdLAddr i32:$reg, 3182 tglobaltlsaddr:$disp, 3183 tglobaltlsaddr:$sym))]>; 3184def ADDItlsldL32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), 3185 "#ADDItlsldL32", 3186 [(set i32:$rD, 3187 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>; 3188// LR is a true define, while the rest of the Defs are clobbers. R3 is 3189// explicitly defined when this op is created, so not mentioned here. 3190let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, 3191 Defs = [R0,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in 3192def GETtlsldADDR32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc:$reg, tlsgd32:$sym), 3193 "GETtlsldADDR32", 3194 [(set i32:$rD, 3195 (PPCgetTlsldAddr i32:$reg, 3196 tglobaltlsaddr:$sym))]>; 3197// Combined op for ADDItlsldL32 and GETtlsADDR32, late expanded. R3 and LR 3198// are true defines while the rest of the Defs are clobbers. 3199let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, 3200 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,LR,CTR,CR0,CR1,CR5,CR6,CR7] in 3201def ADDItlsldLADDR32 : PPCEmitTimePseudo<(outs gprc:$rD), 3202 (ins gprc_nor0:$reg, s16imm:$disp, tlsgd32:$sym), 3203 "#ADDItlsldLADDR32", 3204 [(set i32:$rD, 3205 (PPCaddiTlsldLAddr i32:$reg, 3206 tglobaltlsaddr:$disp, 3207 tglobaltlsaddr:$sym))]>; 3208def ADDIdtprelL32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), 3209 "#ADDIdtprelL32", 3210 [(set i32:$rD, 3211 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>; 3212def ADDISdtprelHA32 : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp), 3213 "#ADDISdtprelHA32", 3214 [(set i32:$rD, 3215 (PPCaddisDtprelHA i32:$reg, 3216 tglobaltlsaddr:$disp))]>; 3217 3218// Support for Position-independent code 3219def LWZtoc : PPCEmitTimePseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg), 3220 "#LWZtoc", 3221 [(set i32:$rD, 3222 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>; 3223def LWZtocL : PPCEmitTimePseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc_nor0:$reg), 3224 "#LWZtocL", 3225 [(set i32:$rD, 3226 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>; 3227def ADDIStocHA : PPCEmitTimePseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, tocentry32:$disp), 3228 "#ADDIStocHA", 3229 [(set i32:$rD, 3230 (PPCtoc_entry i32:$reg, tglobaladdr:$disp))]>; 3231 3232// Get Global (GOT) Base Register offset, from the word immediately preceding 3233// the function label. 3234def UpdateGBR : PPCEmitTimePseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>; 3235 3236 3237// Standard shifts. These are represented separately from the real shifts above 3238// so that we can distinguish between shifts that allow 5-bit and 6-bit shift 3239// amounts. 3240def : Pat<(sra i32:$rS, i32:$rB), 3241 (SRAW $rS, $rB)>; 3242def : Pat<(srl i32:$rS, i32:$rB), 3243 (SRW $rS, $rB)>; 3244def : Pat<(shl i32:$rS, i32:$rB), 3245 (SLW $rS, $rB)>; 3246 3247def : Pat<(i32 (zextloadi1 iaddr:$src)), 3248 (LBZ iaddr:$src)>; 3249def : Pat<(i32 (zextloadi1 xaddr:$src)), 3250 (LBZX xaddr:$src)>; 3251def : Pat<(i32 (extloadi1 iaddr:$src)), 3252 (LBZ iaddr:$src)>; 3253def : Pat<(i32 (extloadi1 xaddr:$src)), 3254 (LBZX xaddr:$src)>; 3255def : Pat<(i32 (extloadi8 iaddr:$src)), 3256 (LBZ iaddr:$src)>; 3257def : Pat<(i32 (extloadi8 xaddr:$src)), 3258 (LBZX xaddr:$src)>; 3259def : Pat<(i32 (extloadi16 iaddr:$src)), 3260 (LHZ iaddr:$src)>; 3261def : Pat<(i32 (extloadi16 xaddr:$src)), 3262 (LHZX xaddr:$src)>; 3263let Predicates = [HasFPU] in { 3264def : Pat<(f64 (extloadf32 iaddr:$src)), 3265 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>; 3266def : Pat<(f64 (extloadf32 xaddr:$src)), 3267 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>; 3268 3269def : Pat<(f64 (fpextend f32:$src)), 3270 (COPY_TO_REGCLASS $src, F8RC)>; 3271} 3272 3273// Only seq_cst fences require the heavyweight sync (SYNC 0). 3274// All others can use the lightweight sync (SYNC 1). 3275// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html 3276// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits 3277// versions of Power. 3278def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>; 3279def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>; 3280def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>; 3281def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>; 3282 3283let Predicates = [HasFPU] in { 3284// Additional FNMSUB patterns: -a*c + b == -(a*c - b) 3285def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B), 3286 (FNMSUB $A, $C, $B)>; 3287def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B), 3288 (FNMSUB $A, $C, $B)>; 3289def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B), 3290 (FNMSUBS $A, $C, $B)>; 3291def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B), 3292 (FNMSUBS $A, $C, $B)>; 3293 3294// FCOPYSIGN's operand types need not agree. 3295def : Pat<(fcopysign f64:$frB, f32:$frA), 3296 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>; 3297def : Pat<(fcopysign f32:$frB, f64:$frA), 3298 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>; 3299} 3300 3301include "PPCInstrAltivec.td" 3302include "PPCInstrSPE.td" 3303include "PPCInstr64Bit.td" 3304include "PPCInstrVSX.td" 3305include "PPCInstrQPX.td" 3306include "PPCInstrHTM.td" 3307 3308def crnot : OutPatFrag<(ops node:$in), 3309 (CRNOR $in, $in)>; 3310def : Pat<(not i1:$in), 3311 (crnot $in)>; 3312 3313// Patterns for arithmetic i1 operations. 3314def : Pat<(add i1:$a, i1:$b), 3315 (CRXOR $a, $b)>; 3316def : Pat<(sub i1:$a, i1:$b), 3317 (CRXOR $a, $b)>; 3318def : Pat<(mul i1:$a, i1:$b), 3319 (CRAND $a, $b)>; 3320 3321// We're sometimes asked to materialize i1 -1, which is just 1 in this case 3322// (-1 is used to mean all bits set). 3323def : Pat<(i1 -1), (CRSET)>; 3324 3325// i1 extensions, implemented in terms of isel. 3326def : Pat<(i32 (zext i1:$in)), 3327 (SELECT_I4 $in, (LI 1), (LI 0))>; 3328def : Pat<(i32 (sext i1:$in)), 3329 (SELECT_I4 $in, (LI -1), (LI 0))>; 3330 3331def : Pat<(i64 (zext i1:$in)), 3332 (SELECT_I8 $in, (LI8 1), (LI8 0))>; 3333def : Pat<(i64 (sext i1:$in)), 3334 (SELECT_I8 $in, (LI8 -1), (LI8 0))>; 3335 3336// FIXME: We should choose either a zext or a sext based on other constants 3337// already around. 3338def : Pat<(i32 (anyext i1:$in)), 3339 (SELECT_I4 $in, (LI 1), (LI 0))>; 3340def : Pat<(i64 (anyext i1:$in)), 3341 (SELECT_I8 $in, (LI8 1), (LI8 0))>; 3342 3343// match setcc on i1 variables. 3344// CRANDC is: 3345// 1 1 : F 3346// 1 0 : T 3347// 0 1 : F 3348// 0 0 : F 3349// 3350// LT is: 3351// -1 -1 : F 3352// -1 0 : T 3353// 0 -1 : F 3354// 0 0 : F 3355// 3356// ULT is: 3357// 1 1 : F 3358// 1 0 : F 3359// 0 1 : T 3360// 0 0 : F 3361def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)), 3362 (CRANDC $s1, $s2)>; 3363def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)), 3364 (CRANDC $s2, $s1)>; 3365// CRORC is: 3366// 1 1 : T 3367// 1 0 : T 3368// 0 1 : F 3369// 0 0 : T 3370// 3371// LE is: 3372// -1 -1 : T 3373// -1 0 : T 3374// 0 -1 : F 3375// 0 0 : T 3376// 3377// ULE is: 3378// 1 1 : T 3379// 1 0 : F 3380// 0 1 : T 3381// 0 0 : T 3382def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)), 3383 (CRORC $s1, $s2)>; 3384def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)), 3385 (CRORC $s2, $s1)>; 3386 3387def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)), 3388 (CREQV $s1, $s2)>; 3389 3390// GE is: 3391// -1 -1 : T 3392// -1 0 : F 3393// 0 -1 : T 3394// 0 0 : T 3395// 3396// UGE is: 3397// 1 1 : T 3398// 1 0 : T 3399// 0 1 : F 3400// 0 0 : T 3401def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)), 3402 (CRORC $s2, $s1)>; 3403def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)), 3404 (CRORC $s1, $s2)>; 3405 3406// GT is: 3407// -1 -1 : F 3408// -1 0 : F 3409// 0 -1 : T 3410// 0 0 : F 3411// 3412// UGT is: 3413// 1 1 : F 3414// 1 0 : T 3415// 0 1 : F 3416// 0 0 : F 3417def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)), 3418 (CRANDC $s2, $s1)>; 3419def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)), 3420 (CRANDC $s1, $s2)>; 3421 3422def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)), 3423 (CRXOR $s1, $s2)>; 3424 3425// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE, 3426// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for 3427// floating-point types. 3428 3429multiclass CRNotPat<dag pattern, dag result> { 3430 def : Pat<pattern, (crnot result)>; 3431 def : Pat<(not pattern), result>; 3432 3433 // We can also fold the crnot into an extension: 3434 def : Pat<(i32 (zext pattern)), 3435 (SELECT_I4 result, (LI 0), (LI 1))>; 3436 def : Pat<(i32 (sext pattern)), 3437 (SELECT_I4 result, (LI 0), (LI -1))>; 3438 3439 // We can also fold the crnot into an extension: 3440 def : Pat<(i64 (zext pattern)), 3441 (SELECT_I8 result, (LI8 0), (LI8 1))>; 3442 def : Pat<(i64 (sext pattern)), 3443 (SELECT_I8 result, (LI8 0), (LI8 -1))>; 3444 3445 // FIXME: We should choose either a zext or a sext based on other constants 3446 // already around. 3447 def : Pat<(i32 (anyext pattern)), 3448 (SELECT_I4 result, (LI 0), (LI 1))>; 3449 3450 def : Pat<(i64 (anyext pattern)), 3451 (SELECT_I8 result, (LI8 0), (LI8 1))>; 3452} 3453 3454// FIXME: Because of what seems like a bug in TableGen's type-inference code, 3455// we need to write imm:$imm in the output patterns below, not just $imm, or 3456// else the resulting matcher will not correctly add the immediate operand 3457// (making it a register operand instead). 3458 3459// extended SETCC. 3460multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag, 3461 OutPatFrag rfrag, OutPatFrag rfrag8> { 3462 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))), 3463 (rfrag $s1)>; 3464 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))), 3465 (rfrag8 $s1)>; 3466 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))), 3467 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>; 3468 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))), 3469 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>; 3470 3471 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))), 3472 (rfrag $s1)>; 3473 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))), 3474 (rfrag8 $s1)>; 3475 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))), 3476 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>; 3477 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))), 3478 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>; 3479} 3480 3481// Note that we do all inversions below with i(32|64)not, instead of using 3482// (xori x, 1) because on the A2 nor has single-cycle latency while xori 3483// has 2-cycle latency. 3484 3485defm : ExtSetCCPat<SETEQ, 3486 PatFrag<(ops node:$in, node:$cc), 3487 (setcc $in, 0, $cc)>, 3488 OutPatFrag<(ops node:$in), 3489 (RLWINM (CNTLZW $in), 27, 31, 31)>, 3490 OutPatFrag<(ops node:$in), 3491 (RLDICL (CNTLZD $in), 58, 63)> >; 3492 3493defm : ExtSetCCPat<SETNE, 3494 PatFrag<(ops node:$in, node:$cc), 3495 (setcc $in, 0, $cc)>, 3496 OutPatFrag<(ops node:$in), 3497 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>, 3498 OutPatFrag<(ops node:$in), 3499 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >; 3500 3501defm : ExtSetCCPat<SETLT, 3502 PatFrag<(ops node:$in, node:$cc), 3503 (setcc $in, 0, $cc)>, 3504 OutPatFrag<(ops node:$in), 3505 (RLWINM $in, 1, 31, 31)>, 3506 OutPatFrag<(ops node:$in), 3507 (RLDICL $in, 1, 63)> >; 3508 3509defm : ExtSetCCPat<SETGE, 3510 PatFrag<(ops node:$in, node:$cc), 3511 (setcc $in, 0, $cc)>, 3512 OutPatFrag<(ops node:$in), 3513 (RLWINM (i32not $in), 1, 31, 31)>, 3514 OutPatFrag<(ops node:$in), 3515 (RLDICL (i64not $in), 1, 63)> >; 3516 3517defm : ExtSetCCPat<SETGT, 3518 PatFrag<(ops node:$in, node:$cc), 3519 (setcc $in, 0, $cc)>, 3520 OutPatFrag<(ops node:$in), 3521 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>, 3522 OutPatFrag<(ops node:$in), 3523 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >; 3524 3525defm : ExtSetCCPat<SETLE, 3526 PatFrag<(ops node:$in, node:$cc), 3527 (setcc $in, 0, $cc)>, 3528 OutPatFrag<(ops node:$in), 3529 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>, 3530 OutPatFrag<(ops node:$in), 3531 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >; 3532 3533defm : ExtSetCCPat<SETLT, 3534 PatFrag<(ops node:$in, node:$cc), 3535 (setcc $in, -1, $cc)>, 3536 OutPatFrag<(ops node:$in), 3537 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>, 3538 OutPatFrag<(ops node:$in), 3539 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >; 3540 3541defm : ExtSetCCPat<SETGE, 3542 PatFrag<(ops node:$in, node:$cc), 3543 (setcc $in, -1, $cc)>, 3544 OutPatFrag<(ops node:$in), 3545 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>, 3546 OutPatFrag<(ops node:$in), 3547 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >; 3548 3549defm : ExtSetCCPat<SETGT, 3550 PatFrag<(ops node:$in, node:$cc), 3551 (setcc $in, -1, $cc)>, 3552 OutPatFrag<(ops node:$in), 3553 (RLWINM (i32not $in), 1, 31, 31)>, 3554 OutPatFrag<(ops node:$in), 3555 (RLDICL (i64not $in), 1, 63)> >; 3556 3557defm : ExtSetCCPat<SETLE, 3558 PatFrag<(ops node:$in, node:$cc), 3559 (setcc $in, -1, $cc)>, 3560 OutPatFrag<(ops node:$in), 3561 (RLWINM $in, 1, 31, 31)>, 3562 OutPatFrag<(ops node:$in), 3563 (RLDICL $in, 1, 63)> >; 3564 3565// An extended SETCC with shift amount. 3566multiclass ExtSetCCShiftPat<CondCode cc, PatFrag pfrag, 3567 OutPatFrag rfrag, OutPatFrag rfrag8> { 3568 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))), 3569 (rfrag $s1, $sa)>; 3570 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))), 3571 (rfrag8 $s1, $sa)>; 3572 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, i32:$sa, cc)))), 3573 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>; 3574 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, i32:$sa, cc)))), 3575 (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>; 3576 3577 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))), 3578 (rfrag $s1, $sa)>; 3579 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))), 3580 (rfrag8 $s1, $sa)>; 3581 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, i32:$sa, cc)))), 3582 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1, $sa), sub_32)>; 3583 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, i32:$sa, cc)))), 3584 (EXTRACT_SUBREG (rfrag8 $s1, $sa), sub_32)>; 3585} 3586 3587defm : ExtSetCCShiftPat<SETNE, 3588 PatFrag<(ops node:$in, node:$sa, node:$cc), 3589 (setcc (and $in, (shl 1, $sa)), 0, $cc)>, 3590 OutPatFrag<(ops node:$in, node:$sa), 3591 (RLWNM $in, (SUBFIC $sa, 32), 31, 31)>, 3592 OutPatFrag<(ops node:$in, node:$sa), 3593 (RLDCL $in, (SUBFIC $sa, 64), 63)> >; 3594 3595defm : ExtSetCCShiftPat<SETEQ, 3596 PatFrag<(ops node:$in, node:$sa, node:$cc), 3597 (setcc (and $in, (shl 1, $sa)), 0, $cc)>, 3598 OutPatFrag<(ops node:$in, node:$sa), 3599 (RLWNM (i32not $in), 3600 (SUBFIC $sa, 32), 31, 31)>, 3601 OutPatFrag<(ops node:$in, node:$sa), 3602 (RLDCL (i64not $in), 3603 (SUBFIC $sa, 64), 63)> >; 3604 3605// SETCC for i32. 3606def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)), 3607 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>; 3608def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)), 3609 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>; 3610def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)), 3611 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>; 3612def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)), 3613 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>; 3614def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)), 3615 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>; 3616def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)), 3617 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>; 3618 3619// For non-equality comparisons, the default code would materialize the 3620// constant, then compare against it, like this: 3621// lis r2, 4660 3622// ori r2, r2, 22136 3623// cmpw cr0, r3, r2 3624// beq cr0,L6 3625// Since we are just comparing for equality, we can emit this instead: 3626// xoris r0,r3,0x1234 3627// cmplwi cr0,r0,0x5678 3628// beq cr0,L6 3629 3630def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)), 3631 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)), 3632 (LO16 imm:$imm)), sub_eq)>; 3633 3634def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)), 3635 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>; 3636def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)), 3637 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>; 3638def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)), 3639 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>; 3640def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)), 3641 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>; 3642def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)), 3643 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>; 3644 3645// SETCC for i64. 3646def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)), 3647 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>; 3648def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)), 3649 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>; 3650def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)), 3651 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>; 3652def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)), 3653 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>; 3654def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)), 3655 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>; 3656def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)), 3657 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>; 3658 3659// For non-equality comparisons, the default code would materialize the 3660// constant, then compare against it, like this: 3661// lis r2, 4660 3662// ori r2, r2, 22136 3663// cmpd cr0, r3, r2 3664// beq cr0,L6 3665// Since we are just comparing for equality, we can emit this instead: 3666// xoris r0,r3,0x1234 3667// cmpldi cr0,r0,0x5678 3668// beq cr0,L6 3669 3670def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)), 3671 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)), 3672 (LO16 imm:$imm)), sub_eq)>; 3673 3674def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)), 3675 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>; 3676def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)), 3677 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>; 3678def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)), 3679 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>; 3680def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)), 3681 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>; 3682def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)), 3683 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>; 3684 3685// Instantiations of CRNotPat for i32. 3686defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)), 3687 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>; 3688defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)), 3689 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>; 3690defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)), 3691 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>; 3692defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)), 3693 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>; 3694defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)), 3695 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>; 3696defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)), 3697 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>; 3698 3699defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)), 3700 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)), 3701 (LO16 imm:$imm)), sub_eq)>; 3702 3703defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)), 3704 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>; 3705defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)), 3706 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>; 3707defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)), 3708 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>; 3709defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)), 3710 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>; 3711defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)), 3712 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>; 3713 3714// Instantiations of CRNotPat for i64. 3715defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)), 3716 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>; 3717defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)), 3718 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>; 3719defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)), 3720 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>; 3721defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)), 3722 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>; 3723defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)), 3724 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>; 3725defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)), 3726 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>; 3727 3728defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)), 3729 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)), 3730 (LO16 imm:$imm)), sub_eq)>; 3731 3732defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)), 3733 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>; 3734defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)), 3735 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>; 3736defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)), 3737 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>; 3738defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)), 3739 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>; 3740defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)), 3741 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>; 3742 3743let Predicates = [HasFPU] in { 3744// Instantiations of CRNotPat for f32. 3745defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)), 3746 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; 3747defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)), 3748 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; 3749defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)), 3750 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; 3751defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)), 3752 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; 3753defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)), 3754 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; 3755defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)), 3756 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; 3757defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)), 3758 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>; 3759 3760// Instantiations of CRNotPat for f64. 3761defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)), 3762 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; 3763defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)), 3764 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; 3765defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)), 3766 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; 3767defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)), 3768 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; 3769defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)), 3770 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; 3771defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)), 3772 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; 3773defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)), 3774 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>; 3775 3776// Instantiations of CRNotPat for f128. 3777defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETUGE)), 3778 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_lt)>; 3779defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETGE)), 3780 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_lt)>; 3781defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETULE)), 3782 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_gt)>; 3783defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETLE)), 3784 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_gt)>; 3785defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETUNE)), 3786 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_eq)>; 3787defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETNE)), 3788 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_eq)>; 3789defm : CRNotPat<(i1 (setcc f128:$s1, f128:$s2, SETO)), 3790 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_un)>; 3791} 3792 3793// SETCC for f32. 3794let Predicates = [HasFPU] in { 3795def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)), 3796 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; 3797def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)), 3798 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>; 3799def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)), 3800 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; 3801def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)), 3802 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>; 3803def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)), 3804 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; 3805def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)), 3806 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>; 3807def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)), 3808 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>; 3809 3810// SETCC for f64. 3811def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)), 3812 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; 3813def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)), 3814 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>; 3815def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)), 3816 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; 3817def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)), 3818 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>; 3819def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)), 3820 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; 3821def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)), 3822 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>; 3823def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)), 3824 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>; 3825 3826// SETCC for f128. 3827def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETOLT)), 3828 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_lt)>; 3829def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETLT)), 3830 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_lt)>; 3831def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETOGT)), 3832 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_gt)>; 3833def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETGT)), 3834 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_gt)>; 3835def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETOEQ)), 3836 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_eq)>; 3837def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETEQ)), 3838 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_eq)>; 3839def : Pat<(i1 (setcc f128:$s1, f128:$s2, SETUO)), 3840 (EXTRACT_SUBREG (XSCMPUQP $s1, $s2), sub_un)>; 3841 3842} 3843 3844// This must be in this file because it relies on patterns defined in this file 3845// after the inclusion of the instruction sets. 3846let Predicates = [HasSPE] in { 3847// SETCC for f32. 3848def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)), 3849 (EXTRACT_SUBREG (EFSCMPLT $s1, $s2), sub_gt)>; 3850def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)), 3851 (EXTRACT_SUBREG (EFSCMPLT $s1, $s2), sub_gt)>; 3852def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)), 3853 (EXTRACT_SUBREG (EFSCMPGT $s1, $s2), sub_gt)>; 3854def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)), 3855 (EXTRACT_SUBREG (EFSCMPGT $s1, $s2), sub_gt)>; 3856def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)), 3857 (EXTRACT_SUBREG (EFSCMPEQ $s1, $s2), sub_gt)>; 3858def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)), 3859 (EXTRACT_SUBREG (EFSCMPEQ $s1, $s2), sub_gt)>; 3860 3861defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)), 3862 (EXTRACT_SUBREG (EFSCMPLT $s1, $s2), sub_gt)>; 3863defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)), 3864 (EXTRACT_SUBREG (EFSCMPLT $s1, $s2), sub_gt)>; 3865defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)), 3866 (EXTRACT_SUBREG (EFSCMPGT $s1, $s2), sub_gt)>; 3867defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)), 3868 (EXTRACT_SUBREG (EFSCMPGT $s1, $s2), sub_gt)>; 3869defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)), 3870 (EXTRACT_SUBREG (EFSCMPEQ $s1, $s2), sub_gt)>; 3871defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)), 3872 (EXTRACT_SUBREG (EFSCMPEQ $s1, $s2), sub_gt)>; 3873 3874// SETCC for f64. 3875def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)), 3876 (EXTRACT_SUBREG (EFDCMPLT $s1, $s2), sub_gt)>; 3877def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)), 3878 (EXTRACT_SUBREG (EFDCMPLT $s1, $s2), sub_gt)>; 3879def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)), 3880 (EXTRACT_SUBREG (EFDCMPGT $s1, $s2), sub_gt)>; 3881def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)), 3882 (EXTRACT_SUBREG (EFDCMPGT $s1, $s2), sub_gt)>; 3883def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)), 3884 (EXTRACT_SUBREG (EFDCMPEQ $s1, $s2), sub_gt)>; 3885def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)), 3886 (EXTRACT_SUBREG (EFDCMPEQ $s1, $s2), sub_gt)>; 3887 3888defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)), 3889 (EXTRACT_SUBREG (EFDCMPLT $s1, $s2), sub_gt)>; 3890defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)), 3891 (EXTRACT_SUBREG (EFDCMPLT $s1, $s2), sub_gt)>; 3892defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)), 3893 (EXTRACT_SUBREG (EFDCMPGT $s1, $s2), sub_gt)>; 3894defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)), 3895 (EXTRACT_SUBREG (EFDCMPGT $s1, $s2), sub_gt)>; 3896defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)), 3897 (EXTRACT_SUBREG (EFDCMPEQ $s1, $s2), sub_gt)>; 3898defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)), 3899 (EXTRACT_SUBREG (EFDCMPEQ $s1, $s2), sub_gt)>; 3900} 3901// match select on i1 variables: 3902def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)), 3903 (CROR (CRAND $cond , $tval), 3904 (CRAND (crnot $cond), $fval))>; 3905 3906// match selectcc on i1 variables: 3907// select (lhs == rhs), tval, fval is: 3908// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval) 3909def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)), 3910 (CROR (CRAND (CRANDC $lhs, $rhs), $tval), 3911 (CRAND (CRORC $rhs, $lhs), $fval))>; 3912def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULT)), 3913 (CROR (CRAND (CRANDC $rhs, $lhs), $tval), 3914 (CRAND (CRORC $lhs, $rhs), $fval))>; 3915def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)), 3916 (CROR (CRAND (CRORC $lhs, $rhs), $tval), 3917 (CRAND (CRANDC $rhs, $lhs), $fval))>; 3918def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETULE)), 3919 (CROR (CRAND (CRORC $rhs, $lhs), $tval), 3920 (CRAND (CRANDC $lhs, $rhs), $fval))>; 3921def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)), 3922 (CROR (CRAND (CREQV $lhs, $rhs), $tval), 3923 (CRAND (CRXOR $lhs, $rhs), $fval))>; 3924def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)), 3925 (CROR (CRAND (CRORC $rhs, $lhs), $tval), 3926 (CRAND (CRANDC $lhs, $rhs), $fval))>; 3927def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGE)), 3928 (CROR (CRAND (CRORC $lhs, $rhs), $tval), 3929 (CRAND (CRANDC $rhs, $lhs), $fval))>; 3930def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)), 3931 (CROR (CRAND (CRANDC $rhs, $lhs), $tval), 3932 (CRAND (CRORC $lhs, $rhs), $fval))>; 3933def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETUGT)), 3934 (CROR (CRAND (CRANDC $lhs, $rhs), $tval), 3935 (CRAND (CRORC $rhs, $lhs), $fval))>; 3936def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)), 3937 (CROR (CRAND (CREQV $lhs, $rhs), $fval), 3938 (CRAND (CRXOR $lhs, $rhs), $tval))>; 3939 3940// match selectcc on i1 variables with non-i1 output. 3941def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)), 3942 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>; 3943def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULT)), 3944 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>; 3945def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)), 3946 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>; 3947def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETULE)), 3948 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>; 3949def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)), 3950 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>; 3951def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)), 3952 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>; 3953def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGE)), 3954 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>; 3955def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)), 3956 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>; 3957def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETUGT)), 3958 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>; 3959def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)), 3960 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>; 3961 3962def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)), 3963 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>; 3964def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULT)), 3965 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>; 3966def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)), 3967 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>; 3968def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETULE)), 3969 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>; 3970def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)), 3971 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>; 3972def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)), 3973 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>; 3974def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGE)), 3975 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>; 3976def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)), 3977 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>; 3978def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETUGT)), 3979 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>; 3980def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)), 3981 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>; 3982 3983let Predicates = [HasFPU] in { 3984def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)), 3985 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>; 3986def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)), 3987 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>; 3988def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)), 3989 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>; 3990def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)), 3991 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>; 3992def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)), 3993 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>; 3994def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)), 3995 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>; 3996def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)), 3997 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>; 3998def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)), 3999 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>; 4000def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)), 4001 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>; 4002def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)), 4003 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>; 4004 4005def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)), 4006 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>; 4007def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)), 4008 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>; 4009def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)), 4010 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>; 4011def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)), 4012 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>; 4013def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)), 4014 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>; 4015def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)), 4016 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>; 4017def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)), 4018 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>; 4019def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)), 4020 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>; 4021def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)), 4022 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>; 4023def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)), 4024 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>; 4025} 4026 4027def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETLT)), 4028 (SELECT_F16 (CRANDC $lhs, $rhs), $tval, $fval)>; 4029def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETULT)), 4030 (SELECT_F16 (CRANDC $rhs, $lhs), $tval, $fval)>; 4031def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETLE)), 4032 (SELECT_F16 (CRORC $lhs, $rhs), $tval, $fval)>; 4033def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETULE)), 4034 (SELECT_F16 (CRORC $rhs, $lhs), $tval, $fval)>; 4035def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETEQ)), 4036 (SELECT_F16 (CREQV $lhs, $rhs), $tval, $fval)>; 4037def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETGE)), 4038 (SELECT_F16 (CRORC $rhs, $lhs), $tval, $fval)>; 4039def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETUGE)), 4040 (SELECT_F16 (CRORC $lhs, $rhs), $tval, $fval)>; 4041def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETGT)), 4042 (SELECT_F16 (CRANDC $rhs, $lhs), $tval, $fval)>; 4043def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETUGT)), 4044 (SELECT_F16 (CRANDC $lhs, $rhs), $tval, $fval)>; 4045def : Pat<(f128 (selectcc i1:$lhs, i1:$rhs, f128:$tval, f128:$fval, SETNE)), 4046 (SELECT_F16 (CRXOR $lhs, $rhs), $tval, $fval)>; 4047 4048def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)), 4049 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>; 4050def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULT)), 4051 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>; 4052def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)), 4053 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>; 4054def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETULE)), 4055 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>; 4056def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)), 4057 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>; 4058def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)), 4059 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>; 4060def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGE)), 4061 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>; 4062def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)), 4063 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>; 4064def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETUGT)), 4065 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>; 4066def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)), 4067 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>; 4068 4069def ANDIo_1_EQ_BIT : PPCCustomInserterPseudo<(outs crbitrc:$dst), (ins gprc:$in), 4070 "#ANDIo_1_EQ_BIT", 4071 [(set i1:$dst, (trunc (not i32:$in)))]>; 4072def ANDIo_1_GT_BIT : PPCCustomInserterPseudo<(outs crbitrc:$dst), (ins gprc:$in), 4073 "#ANDIo_1_GT_BIT", 4074 [(set i1:$dst, (trunc i32:$in))]>; 4075 4076def ANDIo_1_EQ_BIT8 : PPCCustomInserterPseudo<(outs crbitrc:$dst), (ins g8rc:$in), 4077 "#ANDIo_1_EQ_BIT8", 4078 [(set i1:$dst, (trunc (not i64:$in)))]>; 4079def ANDIo_1_GT_BIT8 : PPCCustomInserterPseudo<(outs crbitrc:$dst), (ins g8rc:$in), 4080 "#ANDIo_1_GT_BIT8", 4081 [(set i1:$dst, (trunc i64:$in))]>; 4082 4083def : Pat<(i1 (not (trunc i32:$in))), 4084 (ANDIo_1_EQ_BIT $in)>; 4085def : Pat<(i1 (not (trunc i64:$in))), 4086 (ANDIo_1_EQ_BIT8 $in)>; 4087 4088//===----------------------------------------------------------------------===// 4089// PowerPC Instructions used for assembler/disassembler only 4090// 4091 4092// FIXME: For B=0 or B > 8, the registers following RT are used. 4093// WARNING: Do not add patterns for this instruction without fixing this. 4094def LSWI : XForm_base_r3xo_memOp<31, 597, (outs gprc:$RT), 4095 (ins gprc:$A, u5imm:$B), 4096 "lswi $RT, $A, $B", IIC_LdStLoad, []>; 4097 4098// FIXME: For B=0 or B > 8, the registers following RT are used. 4099// WARNING: Do not add patterns for this instruction without fixing this. 4100def STSWI : XForm_base_r3xo_memOp<31, 725, (outs), 4101 (ins gprc:$RT, gprc:$A, u5imm:$B), 4102 "stswi $RT, $A, $B", IIC_LdStLoad, []>; 4103 4104def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins), 4105 "isync", IIC_SprISYNC, []>; 4106 4107def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src), 4108 "icbi $src", IIC_LdStICBI, []>; 4109 4110// We used to have EIEIO as value but E[0-9A-Z] is a reserved name 4111def EnforceIEIO : XForm_24_eieio<31, 854, (outs), (ins), 4112 "eieio", IIC_LdStLoad, []>; 4113 4114def WAIT : XForm_24_sync<31, 30, (outs), (ins i32imm:$L), 4115 "wait $L", IIC_LdStLoad, []>; 4116 4117def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO), 4118 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>; 4119 4120def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR), 4121 "mtsr $SR, $RS", IIC_SprMTSR>; 4122 4123def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR), 4124 "mfsr $RS, $SR", IIC_SprMFSR>; 4125 4126def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB), 4127 "mtsrin $RS, $RB", IIC_SprMTSR>; 4128 4129def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB), 4130 "mfsrin $RS, $RB", IIC_SprMFSR>; 4131 4132def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L), 4133 "mtmsr $RS, $L", IIC_SprMTMSR>; 4134 4135def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS), 4136 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> { 4137 let L = 0; 4138} 4139 4140def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>, 4141 Requires<[IsBookE]> { 4142 bits<1> E; 4143 4144 let Inst{16} = E; 4145 let Inst{21-30} = 163; 4146} 4147 4148def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B), 4149 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>; 4150def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B), 4151 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>; 4152 4153def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>; 4154def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>; 4155def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>; 4156def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>; 4157 4158def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins), 4159 "mfmsr $RT", IIC_SprMFMSR, []>; 4160 4161def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L), 4162 "mtmsrd $RS, $L", IIC_SprMTMSRD>; 4163 4164def MCRFS : XLForm_3<63, 64, (outs crrc:$BF), (ins crrc:$BFA), 4165 "mcrfs $BF, $BFA", IIC_BrMCR>; 4166 4167def MTFSFI : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W), 4168 "mtfsfi $BF, $U, $W", IIC_IntMFFS>; 4169 4170def MTFSFIo : XLForm_4<63, 134, (outs crrc:$BF), (ins i32imm:$U, i32imm:$W), 4171 "mtfsfi. $BF, $U, $W", IIC_IntMFFS>, isDOT; 4172 4173def : InstAlias<"mtfsfi $BF, $U", (MTFSFI crrc:$BF, i32imm:$U, 0)>; 4174def : InstAlias<"mtfsfi. $BF, $U", (MTFSFIo crrc:$BF, i32imm:$U, 0)>; 4175 4176let Predicates = [HasFPU] in { 4177def MTFSF : XFLForm_1<63, 711, (outs), 4178 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W), 4179 "mtfsf $FLM, $FRB, $L, $W", IIC_IntMFFS, []>; 4180def MTFSFo : XFLForm_1<63, 711, (outs), 4181 (ins i32imm:$FLM, f8rc:$FRB, i32imm:$L, i32imm:$W), 4182 "mtfsf. $FLM, $FRB, $L, $W", IIC_IntMFFS, []>, isDOT; 4183 4184def : InstAlias<"mtfsf $FLM, $FRB", (MTFSF i32imm:$FLM, f8rc:$FRB, 0, 0)>; 4185def : InstAlias<"mtfsf. $FLM, $FRB", (MTFSFo i32imm:$FLM, f8rc:$FRB, 0, 0)>; 4186} 4187 4188def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB), 4189 "slbie $RB", IIC_SprSLBIE, []>; 4190 4191def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB), 4192 "slbmte $RS, $RB", IIC_SprSLBMTE, []>; 4193 4194def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB), 4195 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>; 4196 4197def SLBMFEV : XLForm_1_gen<31, 851, (outs gprc:$RT), (ins gprc:$RB), 4198 "slbmfev $RT, $RB", IIC_SprSLBMFEV, []>; 4199 4200def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>; 4201 4202let Defs = [CR0] in 4203def SLBFEEo : XForm_26<31, 979, (outs gprc:$RT), (ins gprc:$RB), 4204 "slbfee. $RT, $RB", IIC_SprSLBFEE, []>, isDOT; 4205 4206def TLBIA : XForm_0<31, 370, (outs), (ins), 4207 "tlbia", IIC_SprTLBIA, []>; 4208 4209def TLBSYNC : XForm_0<31, 566, (outs), (ins), 4210 "tlbsync", IIC_SprTLBSYNC, []>; 4211 4212def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB), 4213 "tlbiel $RB", IIC_SprTLBIEL, []>; 4214 4215def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB), 4216 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>; 4217def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB), 4218 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>; 4219 4220def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB), 4221 "tlbie $RB,$RS", IIC_SprTLBIE, []>; 4222 4223def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B", 4224 IIC_LdStLoad>, Requires<[IsBookE]>; 4225 4226def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B", 4227 IIC_LdStLoad>, Requires<[IsBookE]>; 4228 4229def TLBRE : XForm_24_eieio<31, 946, (outs), (ins), 4230 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>; 4231 4232def TLBWE : XForm_24_eieio<31, 978, (outs), (ins), 4233 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>; 4234 4235def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS), 4236 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>; 4237 4238def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS), 4239 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>; 4240 4241def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B), 4242 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>, 4243 Requires<[IsPPC4xx]>; 4244def TLBSX2D : XForm_base_r3xo<31, 914, (outs), 4245 (ins gprc:$RST, gprc:$A, gprc:$B), 4246 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>, 4247 Requires<[IsPPC4xx]>, isDOT; 4248 4249def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>; 4250 4251def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>, 4252 Requires<[IsBookE]>; 4253def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>, 4254 Requires<[IsBookE]>; 4255 4256def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>, 4257 Requires<[IsE500]>; 4258def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>, 4259 Requires<[IsE500]>; 4260 4261def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR), 4262 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>; 4263def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR), 4264 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>; 4265 4266def HRFID : XLForm_1_np<19, 274, (outs), (ins), "hrfid", IIC_BrB, []>; 4267def NAP : XLForm_1_np<19, 434, (outs), (ins), "nap", IIC_BrB, []>; 4268 4269def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>; 4270 4271def LBZCIX : XForm_base_r3xo_memOp<31, 853, (outs gprc:$RST), 4272 (ins gprc:$A, gprc:$B), 4273 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>; 4274def LHZCIX : XForm_base_r3xo_memOp<31, 821, (outs gprc:$RST), 4275 (ins gprc:$A, gprc:$B), 4276 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>; 4277def LWZCIX : XForm_base_r3xo_memOp<31, 789, (outs gprc:$RST), 4278 (ins gprc:$A, gprc:$B), 4279 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>; 4280def LDCIX : XForm_base_r3xo_memOp<31, 885, (outs gprc:$RST), 4281 (ins gprc:$A, gprc:$B), 4282 "ldcix $RST, $A, $B", IIC_LdStLoad, []>; 4283 4284def STBCIX : XForm_base_r3xo_memOp<31, 981, (outs), 4285 (ins gprc:$RST, gprc:$A, gprc:$B), 4286 "stbcix $RST, $A, $B", IIC_LdStLoad, []>; 4287def STHCIX : XForm_base_r3xo_memOp<31, 949, (outs), 4288 (ins gprc:$RST, gprc:$A, gprc:$B), 4289 "sthcix $RST, $A, $B", IIC_LdStLoad, []>; 4290def STWCIX : XForm_base_r3xo_memOp<31, 917, (outs), 4291 (ins gprc:$RST, gprc:$A, gprc:$B), 4292 "stwcix $RST, $A, $B", IIC_LdStLoad, []>; 4293def STDCIX : XForm_base_r3xo_memOp<31, 1013, (outs), 4294 (ins gprc:$RST, gprc:$A, gprc:$B), 4295 "stdcix $RST, $A, $B", IIC_LdStLoad, []>; 4296 4297// External PID Load Store Instructions 4298 4299def LBEPX : XForm_1<31, 95, (outs gprc:$rD), (ins memrr:$src), 4300 "lbepx $rD, $src", IIC_LdStLoad, []>, 4301 Requires<[IsE500]>; 4302 4303def LFDEPX : XForm_25<31, 607, (outs f8rc:$frD), (ins memrr:$src), 4304 "lfdepx $frD, $src", IIC_LdStLFD, []>, 4305 Requires<[IsE500]>; 4306 4307def LHEPX : XForm_1<31, 287, (outs gprc:$rD), (ins memrr:$src), 4308 "lhepx $rD, $src", IIC_LdStLoad, []>, 4309 Requires<[IsE500]>; 4310 4311def LWEPX : XForm_1<31, 31, (outs gprc:$rD), (ins memrr:$src), 4312 "lwepx $rD, $src", IIC_LdStLoad, []>, 4313 Requires<[IsE500]>; 4314 4315def STBEPX : XForm_8<31, 223, (outs), (ins gprc:$rS, memrr:$dst), 4316 "stbepx $rS, $dst", IIC_LdStStore, []>, 4317 Requires<[IsE500]>; 4318 4319def STFDEPX : XForm_28_memOp<31, 735, (outs), (ins f8rc:$frS, memrr:$dst), 4320 "stfdepx $frS, $dst", IIC_LdStSTFD, []>, 4321 Requires<[IsE500]>; 4322 4323def STHEPX : XForm_8<31, 415, (outs), (ins gprc:$rS, memrr:$dst), 4324 "sthepx $rS, $dst", IIC_LdStStore, []>, 4325 Requires<[IsE500]>; 4326 4327def STWEPX : XForm_8<31, 159, (outs), (ins gprc:$rS, memrr:$dst), 4328 "stwepx $rS, $dst", IIC_LdStStore, []>, 4329 Requires<[IsE500]>; 4330 4331def DCBFEP : DCB_Form<127, 0, (outs), (ins memrr:$dst), "dcbfep $dst", 4332 IIC_LdStDCBF, []>, Requires<[IsE500]>; 4333 4334def DCBSTEP : DCB_Form<63, 0, (outs), (ins memrr:$dst), "dcbstep $dst", 4335 IIC_LdStDCBF, []>, Requires<[IsE500]>; 4336 4337def DCBTEP : DCB_Form_hint<319, (outs), (ins memrr:$dst, u5imm:$TH), 4338 "dcbtep $TH, $dst", IIC_LdStDCBF, []>, 4339 Requires<[IsE500]>; 4340 4341def DCBTSTEP : DCB_Form_hint<255, (outs), (ins memrr:$dst, u5imm:$TH), 4342 "dcbtstep $TH, $dst", IIC_LdStDCBF, []>, 4343 Requires<[IsE500]>; 4344 4345def DCBZEP : DCB_Form<1023, 0, (outs), (ins memrr:$dst), "dcbzep $dst", 4346 IIC_LdStDCBF, []>, Requires<[IsE500]>; 4347 4348def DCBZLEP : DCB_Form<1023, 1, (outs), (ins memrr:$dst), "dcbzlep $dst", 4349 IIC_LdStDCBF, []>, Requires<[IsE500]>; 4350 4351def ICBIEP : XForm_1a<31, 991, (outs), (ins memrr:$src), "icbiep $src", 4352 IIC_LdStICBI, []>, Requires<[IsE500]>; 4353 4354//===----------------------------------------------------------------------===// 4355// PowerPC Assembler Instruction Aliases 4356// 4357 4358// Pseudo-instructions for alternate assembly syntax (never used by codegen). 4359// These are aliases that require C++ handling to convert to the target 4360// instruction, while InstAliases can be handled directly by tblgen. 4361class PPCAsmPseudo<string asm, dag iops> 4362 : Instruction { 4363 let Namespace = "PPC"; 4364 bit PPC64 = 0; // Default value, override with isPPC64 4365 4366 let OutOperandList = (outs); 4367 let InOperandList = iops; 4368 let Pattern = []; 4369 let AsmString = asm; 4370 let isAsmParserOnly = 1; 4371 let isPseudo = 1; 4372 let hasNoSchedulingInfo = 1; 4373} 4374 4375def : InstAlias<"sc", (SC 0)>; 4376 4377def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>; 4378def : InstAlias<"msync", (SYNC 0), 0>, Requires<[HasSYNC]>; 4379def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>; 4380def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>; 4381 4382def : InstAlias<"wait", (WAIT 0)>; 4383def : InstAlias<"waitrsv", (WAIT 1)>; 4384def : InstAlias<"waitimpl", (WAIT 2)>; 4385 4386def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>; 4387 4388def DCBTx : PPCAsmPseudo<"dcbt $dst", (ins memrr:$dst)>; 4389def DCBTSTx : PPCAsmPseudo<"dcbtst $dst", (ins memrr:$dst)>; 4390 4391def DCBTCT : PPCAsmPseudo<"dcbtct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; 4392def DCBTDS : PPCAsmPseudo<"dcbtds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; 4393def DCBTT : PPCAsmPseudo<"dcbtt $dst", (ins memrr:$dst)>; 4394 4395def DCBTSTCT : PPCAsmPseudo<"dcbtstct $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; 4396def DCBTSTDS : PPCAsmPseudo<"dcbtstds $dst, $TH", (ins memrr:$dst, u5imm:$TH)>; 4397def DCBTSTT : PPCAsmPseudo<"dcbtstt $dst", (ins memrr:$dst)>; 4398 4399def DCBFx : PPCAsmPseudo<"dcbf $dst", (ins memrr:$dst)>; 4400def DCBFL : PPCAsmPseudo<"dcbfl $dst", (ins memrr:$dst)>; 4401def DCBFLP : PPCAsmPseudo<"dcbflp $dst", (ins memrr:$dst)>; 4402 4403def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; 4404def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; 4405def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; 4406def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; 4407 4408def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>; 4409def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>; 4410 4411def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>; 4412def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>; 4413 4414def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>; 4415def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>; 4416 4417def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>; 4418def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>; 4419 4420def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>; 4421def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>; 4422 4423def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>; 4424def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>; 4425 4426def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>; 4427def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>; 4428 4429def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>; 4430def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>; 4431 4432def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>; 4433def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>; 4434 4435def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4436def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>; 4437 4438def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4439def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>; 4440 4441def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>; 4442def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>; 4443 4444def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>; 4445def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>; 4446 4447def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>; 4448def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>; 4449 4450def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>; 4451def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>; 4452def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>; 4453 4454def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>; 4455def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>; 4456 4457def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>; 4458def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4459def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>; 4460def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4461 4462def : InstAlias<"xnop", (XORI R0, R0, 0)>; 4463 4464def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; 4465def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; 4466 4467def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; 4468def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; 4469 4470def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>; 4471 4472foreach BATR = 0-3 in { 4473 def : InstAlias<"mtdbatu "#BATR#", $Rx", 4474 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>, 4475 Requires<[IsPPC6xx]>; 4476 def : InstAlias<"mfdbatu $Rx, "#BATR, 4477 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>, 4478 Requires<[IsPPC6xx]>; 4479 def : InstAlias<"mtdbatl "#BATR#", $Rx", 4480 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>, 4481 Requires<[IsPPC6xx]>; 4482 def : InstAlias<"mfdbatl $Rx, "#BATR, 4483 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>, 4484 Requires<[IsPPC6xx]>; 4485 def : InstAlias<"mtibatu "#BATR#", $Rx", 4486 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>, 4487 Requires<[IsPPC6xx]>; 4488 def : InstAlias<"mfibatu $Rx, "#BATR, 4489 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>, 4490 Requires<[IsPPC6xx]>; 4491 def : InstAlias<"mtibatl "#BATR#", $Rx", 4492 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>, 4493 Requires<[IsPPC6xx]>; 4494 def : InstAlias<"mfibatl $Rx, "#BATR, 4495 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>, 4496 Requires<[IsPPC6xx]>; 4497} 4498 4499foreach BR = 0-7 in { 4500 def : InstAlias<"mfbr"#BR#" $Rx", 4501 (MFDCR gprc:$Rx, !add(BR, 0x80))>, 4502 Requires<[IsPPC4xx]>; 4503 def : InstAlias<"mtbr"#BR#" $Rx", 4504 (MTDCR gprc:$Rx, !add(BR, 0x80))>, 4505 Requires<[IsPPC4xx]>; 4506} 4507 4508def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4509def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>; 4510 4511def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4512def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>; 4513 4514def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4515def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>; 4516 4517def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4518def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>; 4519 4520def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>; 4521def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>; 4522 4523def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>; 4524def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>; 4525 4526def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>; 4527 4528def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm", 4529 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; 4530def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm", 4531 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; 4532def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm", 4533 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; 4534def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm", 4535 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; 4536 4537def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; 4538def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; 4539def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; 4540def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; 4541 4542def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>; 4543def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>; 4544 4545def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>; 4546def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>; 4547 4548foreach SPRG = 0-3 in { 4549 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>; 4550 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>; 4551 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>; 4552 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>; 4553} 4554foreach SPRG = 4-7 in { 4555 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>, 4556 Requires<[IsBookE]>; 4557 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>, 4558 Requires<[IsBookE]>; 4559 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>, 4560 Requires<[IsBookE]>; 4561 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>, 4562 Requires<[IsBookE]>; 4563} 4564 4565def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>; 4566 4567def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>; 4568def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>; 4569 4570def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>; 4571 4572def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>; 4573def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>; 4574 4575def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>; 4576def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>; 4577def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>; 4578def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>; 4579 4580def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>; 4581 4582def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>, 4583 Requires<[IsPPC4xx]>; 4584def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>, 4585 Requires<[IsPPC4xx]>; 4586def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>, 4587 Requires<[IsPPC4xx]>; 4588def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>, 4589 Requires<[IsPPC4xx]>; 4590 4591def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b", 4592 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4593def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b", 4594 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4595def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b", 4596 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4597def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b", 4598 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4599def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b", 4600 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4601def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b", 4602 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4603def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b", 4604 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4605def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b", 4606 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; 4607def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n", 4608 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4609def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n", 4610 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4611def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n", 4612 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4613def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n", 4614 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4615def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n", 4616 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4617def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n", 4618 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4619def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n", 4620 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4621def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n", 4622 (ins gprc:$rA, gprc:$rS, u5imm:$n)>; 4623def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n", 4624 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; 4625def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n", 4626 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; 4627 4628def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; 4629def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; 4630def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; 4631def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; 4632def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; 4633def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; 4634 4635def : InstAlias<"cntlzw $rA, $rS", (CNTLZW gprc:$rA, gprc:$rS)>; 4636def : InstAlias<"cntlzw. $rA, $rS", (CNTLZWo gprc:$rA, gprc:$rS)>; 4637// The POWER variant 4638def : MnemonicAlias<"cntlz", "cntlzw">; 4639def : MnemonicAlias<"cntlz.", "cntlzw.">; 4640 4641def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b", 4642 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4643def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b", 4644 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4645def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b", 4646 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4647def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b", 4648 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4649def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b", 4650 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4651def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b", 4652 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; 4653def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n", 4654 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4655def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n", 4656 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4657def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n", 4658 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4659def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n", 4660 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4661def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n", 4662 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4663def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n", 4664 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4665def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n", 4666 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4667def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n", 4668 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; 4669def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n", 4670 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; 4671def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n", 4672 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; 4673def SUBPCIS : PPCAsmPseudo<"subpcis $RT, $D", (ins g8rc:$RT, s16imm:$D)>; 4674 4675def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; 4676def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; 4677def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; 4678def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; 4679def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; 4680def : InstAlias<"clrldi $rA, $rS, $n", 4681 (RLDICL_32_64 g8rc:$rA, gprc:$rS, 0, u6imm:$n)>; 4682def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; 4683def : InstAlias<"lnia $RT", (ADDPCIS g8rc:$RT, 0)>; 4684 4685def RLWINMbm : PPCAsmPseudo<"rlwinm $rA, $rS, $n, $b", 4686 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4687def RLWINMobm : PPCAsmPseudo<"rlwinm. $rA, $rS, $n, $b", 4688 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4689def RLWIMIbm : PPCAsmPseudo<"rlwimi $rA, $rS, $n, $b", 4690 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4691def RLWIMIobm : PPCAsmPseudo<"rlwimi. $rA, $rS, $n, $b", 4692 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4693def RLWNMbm : PPCAsmPseudo<"rlwnm $rA, $rS, $n, $b", 4694 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4695def RLWNMobm : PPCAsmPseudo<"rlwnm. $rA, $rS, $n, $b", 4696 (ins g8rc:$rA, g8rc:$rS, u5imm:$n, i32imm:$b)>; 4697 4698// These generic branch instruction forms are used for the assembler parser only. 4699// Defs and Uses are conservative, since we don't know the BO value. 4700let PPC970_Unit = 7, isBranch = 1 in { 4701 let Defs = [CTR], Uses = [CTR, RM] in { 4702 def gBC : BForm_3<16, 0, 0, (outs), 4703 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), 4704 "bc $bo, $bi, $dst">; 4705 def gBCA : BForm_3<16, 1, 0, (outs), 4706 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), 4707 "bca $bo, $bi, $dst">; 4708 let isAsmParserOnly = 1 in { 4709 def gBCat : BForm_3_at<16, 0, 0, (outs), 4710 (ins u5imm:$bo, atimm:$at, crbitrc:$bi, 4711 condbrtarget:$dst), 4712 "bc$at $bo, $bi, $dst">; 4713 def gBCAat : BForm_3_at<16, 1, 0, (outs), 4714 (ins u5imm:$bo, atimm:$at, crbitrc:$bi, 4715 abscondbrtarget:$dst), 4716 "bca$at $bo, $bi, $dst">; 4717 } // isAsmParserOnly = 1 4718 } 4719 let Defs = [LR, CTR], Uses = [CTR, RM] in { 4720 def gBCL : BForm_3<16, 0, 1, (outs), 4721 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), 4722 "bcl $bo, $bi, $dst">; 4723 def gBCLA : BForm_3<16, 1, 1, (outs), 4724 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), 4725 "bcla $bo, $bi, $dst">; 4726 let isAsmParserOnly = 1 in { 4727 def gBCLat : BForm_3_at<16, 0, 1, (outs), 4728 (ins u5imm:$bo, atimm:$at, crbitrc:$bi, 4729 condbrtarget:$dst), 4730 "bcl$at $bo, $bi, $dst">; 4731 def gBCLAat : BForm_3_at<16, 1, 1, (outs), 4732 (ins u5imm:$bo, atimm:$at, crbitrc:$bi, 4733 abscondbrtarget:$dst), 4734 "bcla$at $bo, $bi, $dst">; 4735 } // // isAsmParserOnly = 1 4736 } 4737 let Defs = [CTR], Uses = [CTR, LR, RM] in 4738 def gBCLR : XLForm_2<19, 16, 0, (outs), 4739 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), 4740 "bclr $bo, $bi, $bh", IIC_BrB, []>; 4741 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in 4742 def gBCLRL : XLForm_2<19, 16, 1, (outs), 4743 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), 4744 "bclrl $bo, $bi, $bh", IIC_BrB, []>; 4745 let Defs = [CTR], Uses = [CTR, LR, RM] in 4746 def gBCCTR : XLForm_2<19, 528, 0, (outs), 4747 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), 4748 "bcctr $bo, $bi, $bh", IIC_BrB, []>; 4749 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in 4750 def gBCCTRL : XLForm_2<19, 528, 1, (outs), 4751 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), 4752 "bcctrl $bo, $bi, $bh", IIC_BrB, []>; 4753} 4754 4755multiclass BranchSimpleMnemonicAT<string pm, int at> { 4756 def : InstAlias<"bc"#pm#" $bo, $bi, $dst", (gBCat u5imm:$bo, at, crbitrc:$bi, 4757 condbrtarget:$dst)>; 4758 def : InstAlias<"bca"#pm#" $bo, $bi, $dst", (gBCAat u5imm:$bo, at, crbitrc:$bi, 4759 condbrtarget:$dst)>; 4760 def : InstAlias<"bcl"#pm#" $bo, $bi, $dst", (gBCLat u5imm:$bo, at, crbitrc:$bi, 4761 condbrtarget:$dst)>; 4762 def : InstAlias<"bcla"#pm#" $bo, $bi, $dst", (gBCLAat u5imm:$bo, at, crbitrc:$bi, 4763 condbrtarget:$dst)>; 4764} 4765defm : BranchSimpleMnemonicAT<"+", 3>; 4766defm : BranchSimpleMnemonicAT<"-", 2>; 4767 4768def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>; 4769def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>; 4770def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>; 4771def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>; 4772 4773multiclass BranchSimpleMnemonic1<string name, string pm, int bo> { 4774 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>; 4775 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>; 4776 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>; 4777 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>; 4778 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>; 4779 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>; 4780} 4781multiclass BranchSimpleMnemonic2<string name, string pm, int bo> 4782 : BranchSimpleMnemonic1<name, pm, bo> { 4783 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>; 4784 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>; 4785} 4786defm : BranchSimpleMnemonic2<"t", "", 12>; 4787defm : BranchSimpleMnemonic2<"f", "", 4>; 4788defm : BranchSimpleMnemonic2<"t", "-", 14>; 4789defm : BranchSimpleMnemonic2<"f", "-", 6>; 4790defm : BranchSimpleMnemonic2<"t", "+", 15>; 4791defm : BranchSimpleMnemonic2<"f", "+", 7>; 4792defm : BranchSimpleMnemonic1<"dnzt", "", 8>; 4793defm : BranchSimpleMnemonic1<"dnzf", "", 0>; 4794defm : BranchSimpleMnemonic1<"dzt", "", 10>; 4795defm : BranchSimpleMnemonic1<"dzf", "", 2>; 4796 4797multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> { 4798 def : InstAlias<"b"#name#pm#" $cc, $dst", 4799 (BCC bibo, crrc:$cc, condbrtarget:$dst)>; 4800 def : InstAlias<"b"#name#pm#" $dst", 4801 (BCC bibo, CR0, condbrtarget:$dst)>; 4802 4803 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst", 4804 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>; 4805 def : InstAlias<"b"#name#"a"#pm#" $dst", 4806 (BCCA bibo, CR0, abscondbrtarget:$dst)>; 4807 4808 def : InstAlias<"b"#name#"lr"#pm#" $cc", 4809 (BCCLR bibo, crrc:$cc)>; 4810 def : InstAlias<"b"#name#"lr"#pm, 4811 (BCCLR bibo, CR0)>; 4812 4813 def : InstAlias<"b"#name#"ctr"#pm#" $cc", 4814 (BCCCTR bibo, crrc:$cc)>; 4815 def : InstAlias<"b"#name#"ctr"#pm, 4816 (BCCCTR bibo, CR0)>; 4817 4818 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst", 4819 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>; 4820 def : InstAlias<"b"#name#"l"#pm#" $dst", 4821 (BCCL bibo, CR0, condbrtarget:$dst)>; 4822 4823 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst", 4824 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>; 4825 def : InstAlias<"b"#name#"la"#pm#" $dst", 4826 (BCCLA bibo, CR0, abscondbrtarget:$dst)>; 4827 4828 def : InstAlias<"b"#name#"lrl"#pm#" $cc", 4829 (BCCLRL bibo, crrc:$cc)>; 4830 def : InstAlias<"b"#name#"lrl"#pm, 4831 (BCCLRL bibo, CR0)>; 4832 4833 def : InstAlias<"b"#name#"ctrl"#pm#" $cc", 4834 (BCCCTRL bibo, crrc:$cc)>; 4835 def : InstAlias<"b"#name#"ctrl"#pm, 4836 (BCCCTRL bibo, CR0)>; 4837} 4838multiclass BranchExtendedMnemonic<string name, int bibo> { 4839 defm : BranchExtendedMnemonicPM<name, "", bibo>; 4840 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>; 4841 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>; 4842} 4843defm : BranchExtendedMnemonic<"lt", 12>; 4844defm : BranchExtendedMnemonic<"gt", 44>; 4845defm : BranchExtendedMnemonic<"eq", 76>; 4846defm : BranchExtendedMnemonic<"un", 108>; 4847defm : BranchExtendedMnemonic<"so", 108>; 4848defm : BranchExtendedMnemonic<"ge", 4>; 4849defm : BranchExtendedMnemonic<"nl", 4>; 4850defm : BranchExtendedMnemonic<"le", 36>; 4851defm : BranchExtendedMnemonic<"ng", 36>; 4852defm : BranchExtendedMnemonic<"ne", 68>; 4853defm : BranchExtendedMnemonic<"nu", 100>; 4854defm : BranchExtendedMnemonic<"ns", 100>; 4855 4856def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>; 4857def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>; 4858def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>; 4859def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>; 4860def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>; 4861def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>; 4862def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>; 4863def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>; 4864 4865def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>; 4866def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>; 4867def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>; 4868def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>; 4869def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>; 4870def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>; 4871def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>; 4872def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>; 4873 4874multiclass TrapExtendedMnemonic<string name, int to> { 4875 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>; 4876 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>; 4877 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>; 4878 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>; 4879} 4880defm : TrapExtendedMnemonic<"lt", 16>; 4881defm : TrapExtendedMnemonic<"le", 20>; 4882defm : TrapExtendedMnemonic<"eq", 4>; 4883defm : TrapExtendedMnemonic<"ge", 12>; 4884defm : TrapExtendedMnemonic<"gt", 8>; 4885defm : TrapExtendedMnemonic<"nl", 12>; 4886defm : TrapExtendedMnemonic<"ne", 24>; 4887defm : TrapExtendedMnemonic<"ng", 20>; 4888defm : TrapExtendedMnemonic<"llt", 2>; 4889defm : TrapExtendedMnemonic<"lle", 6>; 4890defm : TrapExtendedMnemonic<"lge", 5>; 4891defm : TrapExtendedMnemonic<"lgt", 1>; 4892defm : TrapExtendedMnemonic<"lnl", 5>; 4893defm : TrapExtendedMnemonic<"lng", 6>; 4894defm : TrapExtendedMnemonic<"u", 31>; 4895 4896// Atomic loads 4897def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>; 4898def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>; 4899def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>; 4900def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>; 4901def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>; 4902def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>; 4903 4904// Atomic stores 4905def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>; 4906def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>; 4907def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>; 4908def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>; 4909def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>; 4910def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>; 4911 4912let Predicates = [IsISA3_0] in { 4913 4914// Copy-Paste Facility 4915// We prefix 'CP' to COPY due to name conflict in Target.td. We also prefix to 4916// PASTE for naming consistency. 4917let mayLoad = 1 in 4918def CP_COPY : X_L1_RA5_RB5<31, 774, "copy" , gprc, IIC_LdStCOPY, []>; 4919 4920let mayStore = 1 in 4921def CP_PASTE : X_L1_RA5_RB5<31, 902, "paste" , gprc, IIC_LdStPASTE, []>; 4922 4923let mayStore = 1, Defs = [CR0] in 4924def CP_PASTEo : X_L1_RA5_RB5<31, 902, "paste.", gprc, IIC_LdStPASTE, []>, isDOT; 4925 4926def CP_COPYx : PPCAsmPseudo<"copy $rA, $rB" , (ins gprc:$rA, gprc:$rB)>; 4927def CP_PASTEx : PPCAsmPseudo<"paste $rA, $rB", (ins gprc:$rA, gprc:$rB)>; 4928def CP_COPY_FIRST : PPCAsmPseudo<"copy_first $rA, $rB", 4929 (ins gprc:$rA, gprc:$rB)>; 4930def CP_PASTE_LAST : PPCAsmPseudo<"paste_last $rA, $rB", 4931 (ins gprc:$rA, gprc:$rB)>; 4932def CP_ABORT : XForm_0<31, 838, (outs), (ins), "cp_abort", IIC_SprABORT, []>; 4933 4934// Message Synchronize 4935def MSGSYNC : XForm_0<31, 886, (outs), (ins), "msgsync", IIC_SprMSGSYNC, []>; 4936 4937// Power-Saving Mode Instruction: 4938def STOP : XForm_0<19, 370, (outs), (ins), "stop", IIC_SprSTOP, []>; 4939 4940} // IsISA3_0 4941 4942// Fast 32-bit reverse bits algorithm: 4943// Step 1: 1-bit swap (swap odd 1-bit and even 1-bit): 4944// n = ((n >> 1) & 0x55555555) | ((n << 1) & 0xAAAAAAAA); 4945// Step 2: 2-bit swap (swap odd 2-bit and even 2-bit): 4946// n = ((n >> 2) & 0x33333333) | ((n << 2) & 0xCCCCCCCC); 4947// Step 3: 4-bit swap (swap odd 4-bit and even 4-bit): 4948// n = ((n >> 4) & 0x0F0F0F0F) | ((n << 4) & 0xF0F0F0F0); 4949// Step 4: byte reverse (Suppose n = [B1,B2,B3,B4]): 4950// Step 4.1: Put B4,B2 in the right position (rotate left 3 bytes): 4951// n' = (n rotl 24); After which n' = [B4, B1, B2, B3] 4952// Step 4.2: Insert B3 to the right position: 4953// n' = rlwimi n', n, 8, 8, 15; After which n' = [B4, B3, B2, B3] 4954// Step 4.3: Insert B1 to the right position: 4955// n' = rlwimi n', n, 8, 24, 31; After which n' = [B4, B3, B2, B1] 4956def MaskValues { 4957 dag Lo1 = (ORI (LIS 0x5555), 0x5555); 4958 dag Hi1 = (ORI (LIS 0xAAAA), 0xAAAA); 4959 dag Lo2 = (ORI (LIS 0x3333), 0x3333); 4960 dag Hi2 = (ORI (LIS 0xCCCC), 0xCCCC); 4961 dag Lo4 = (ORI (LIS 0x0F0F), 0x0F0F); 4962 dag Hi4 = (ORI (LIS 0xF0F0), 0xF0F0); 4963} 4964 4965def Shift1 { 4966 dag Right = (RLWINM $A, 31, 1, 31); 4967 dag Left = (RLWINM $A, 1, 0, 30); 4968} 4969 4970def Swap1 { 4971 dag Bit = (OR (AND Shift1.Right, MaskValues.Lo1), 4972 (AND Shift1.Left, MaskValues.Hi1)); 4973} 4974 4975def Shift2 { 4976 dag Right = (RLWINM Swap1.Bit, 30, 2, 31); 4977 dag Left = (RLWINM Swap1.Bit, 2, 0, 29); 4978} 4979 4980def Swap2 { 4981 dag Bits = (OR (AND Shift2.Right, MaskValues.Lo2), 4982 (AND Shift2.Left, MaskValues.Hi2)); 4983} 4984 4985def Shift4 { 4986 dag Right = (RLWINM Swap2.Bits, 28, 4, 31); 4987 dag Left = (RLWINM Swap2.Bits, 4, 0, 27); 4988} 4989 4990def Swap4 { 4991 dag Bits = (OR (AND Shift4.Right, MaskValues.Lo4), 4992 (AND Shift4.Left, MaskValues.Hi4)); 4993} 4994 4995def Rotate { 4996 dag Left3Bytes = (RLWINM Swap4.Bits, 24, 0, 31); 4997} 4998 4999def RotateInsertByte3 { 5000 dag Left = (RLWIMI Rotate.Left3Bytes, Swap4.Bits, 8, 8, 15); 5001} 5002 5003def RotateInsertByte1 { 5004 dag Left = (RLWIMI RotateInsertByte3.Left, Swap4.Bits, 8, 24, 31); 5005} 5006 5007def : Pat<(i32 (bitreverse i32:$A)), 5008 (RLDICL_32 RotateInsertByte1.Left, 0, 32)>; 5009 5010// Fast 64-bit reverse bits algorithm: 5011// Step 1: 1-bit swap (swap odd 1-bit and even 1-bit): 5012// n = ((n >> 1) & 0x5555555555555555) | ((n << 1) & 0xAAAAAAAAAAAAAAAA); 5013// Step 2: 2-bit swap (swap odd 2-bit and even 2-bit): 5014// n = ((n >> 2) & 0x3333333333333333) | ((n << 2) & 0xCCCCCCCCCCCCCCCC); 5015// Step 3: 4-bit swap (swap odd 4-bit and even 4-bit): 5016// n = ((n >> 4) & 0x0F0F0F0F0F0F0F0F) | ((n << 4) & 0xF0F0F0F0F0F0F0F0); 5017// Step 4: byte reverse (Suppose n = [B0,B1,B2,B3,B4,B5,B6,B7]): 5018// Apply the same byte reverse algorithm mentioned above for the fast 32-bit 5019// reverse to both the high 32 bit and low 32 bit of the 64 bit value. And 5020// then OR them together to get the final result. 5021def MaskValues64 { 5022 dag Lo1 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Lo1, sub_32)); 5023 dag Hi1 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Hi1, sub_32)); 5024 dag Lo2 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Lo2, sub_32)); 5025 dag Hi2 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Hi2, sub_32)); 5026 dag Lo4 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Lo4, sub_32)); 5027 dag Hi4 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Hi4, sub_32)); 5028} 5029 5030def DWMaskValues { 5031 dag Lo1 = (ORI8 (ORIS8 (RLDICR MaskValues64.Lo1, 32, 31), 0x5555), 0x5555); 5032 dag Hi1 = (ORI8 (ORIS8 (RLDICR MaskValues64.Hi1, 32, 31), 0xAAAA), 0xAAAA); 5033 dag Lo2 = (ORI8 (ORIS8 (RLDICR MaskValues64.Lo2, 32, 31), 0x3333), 0x3333); 5034 dag Hi2 = (ORI8 (ORIS8 (RLDICR MaskValues64.Hi2, 32, 31), 0xCCCC), 0xCCCC); 5035 dag Lo4 = (ORI8 (ORIS8 (RLDICR MaskValues64.Lo4, 32, 31), 0x0F0F), 0x0F0F); 5036 dag Hi4 = (ORI8 (ORIS8 (RLDICR MaskValues64.Hi4, 32, 31), 0xF0F0), 0xF0F0); 5037} 5038 5039def DWSwapInByte { 5040 dag Swap1 = (OR8 (AND8 (RLDICL $A, 63, 1), DWMaskValues.Lo1), 5041 (AND8 (RLDICR $A, 1, 62), DWMaskValues.Hi1)); 5042 dag Swap2 = (OR8 (AND8 (RLDICL Swap1, 62, 2), DWMaskValues.Lo2), 5043 (AND8 (RLDICR Swap1, 2, 61), DWMaskValues.Hi2)); 5044 dag Swap4 = (OR8 (AND8 (RLDICL Swap2, 60, 4), DWMaskValues.Lo4), 5045 (AND8 (RLDICR Swap2, 4, 59), DWMaskValues.Hi4)); 5046} 5047 5048// Intra-byte swap is done, now start inter-byte swap. 5049def DWBytes4567 { 5050 dag Word = (i32 (EXTRACT_SUBREG DWSwapInByte.Swap4, sub_32)); 5051} 5052 5053def DWBytes7456 { 5054 dag Word = (RLWINM DWBytes4567.Word, 24, 0, 31); 5055} 5056 5057def DWBytes7656 { 5058 dag Word = (RLWIMI DWBytes7456.Word, DWBytes4567.Word, 8, 8, 15); 5059} 5060 5061// B7 B6 B5 B4 in the right order 5062def DWBytes7654 { 5063 dag Word = (RLWIMI DWBytes7656.Word, DWBytes4567.Word, 8, 24, 31); 5064 dag DWord = 5065 (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), Word, sub_32)); 5066} 5067 5068def DWBytes0123 { 5069 dag Word = (i32 (EXTRACT_SUBREG (RLDICL DWSwapInByte.Swap4, 32, 32), sub_32)); 5070} 5071 5072def DWBytes3012 { 5073 dag Word = (RLWINM DWBytes0123.Word, 24, 0, 31); 5074} 5075 5076def DWBytes3212 { 5077 dag Word = (RLWIMI DWBytes3012.Word, DWBytes0123.Word, 8, 8, 15); 5078} 5079 5080// B3 B2 B1 B0 in the right order 5081def DWBytes3210 { 5082 dag Word = (RLWIMI DWBytes3212.Word, DWBytes0123.Word, 8, 24, 31); 5083 dag DWord = 5084 (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), Word, sub_32)); 5085} 5086 5087// Now both high word and low word are reversed, next 5088// swap the high word and low word. 5089def : Pat<(i64 (bitreverse i64:$A)), 5090 (OR8 (RLDICR DWBytes7654.DWord, 32, 31), DWBytes3210.DWord)>; 5091