1 //===-- PPCInstrInfo.cpp - PowerPC Instruction Information ----------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This file contains the PowerPC implementation of the TargetInstrInfo class. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "PPCInstrInfo.h" 14 #include "MCTargetDesc/PPCPredicates.h" 15 #include "PPC.h" 16 #include "PPCHazardRecognizers.h" 17 #include "PPCInstrBuilder.h" 18 #include "PPCMachineFunctionInfo.h" 19 #include "PPCTargetMachine.h" 20 #include "llvm/ADT/STLExtras.h" 21 #include "llvm/ADT/Statistic.h" 22 #include "llvm/Analysis/AliasAnalysis.h" 23 #include "llvm/CodeGen/LiveIntervals.h" 24 #include "llvm/CodeGen/MachineConstantPool.h" 25 #include "llvm/CodeGen/MachineFrameInfo.h" 26 #include "llvm/CodeGen/MachineFunctionPass.h" 27 #include "llvm/CodeGen/MachineInstrBuilder.h" 28 #include "llvm/CodeGen/MachineMemOperand.h" 29 #include "llvm/CodeGen/MachineRegisterInfo.h" 30 #include "llvm/CodeGen/PseudoSourceValue.h" 31 #include "llvm/CodeGen/RegisterClassInfo.h" 32 #include "llvm/CodeGen/RegisterPressure.h" 33 #include "llvm/CodeGen/ScheduleDAG.h" 34 #include "llvm/CodeGen/SlotIndexes.h" 35 #include "llvm/CodeGen/StackMaps.h" 36 #include "llvm/MC/MCAsmInfo.h" 37 #include "llvm/MC/MCInst.h" 38 #include "llvm/MC/TargetRegistry.h" 39 #include "llvm/Support/CommandLine.h" 40 #include "llvm/Support/Debug.h" 41 #include "llvm/Support/ErrorHandling.h" 42 #include "llvm/Support/raw_ostream.h" 43 44 using namespace llvm; 45 46 #define DEBUG_TYPE "ppc-instr-info" 47 48 #define GET_INSTRMAP_INFO 49 #define GET_INSTRINFO_CTOR_DTOR 50 #include "PPCGenInstrInfo.inc" 51 52 STATISTIC(NumStoreSPILLVSRRCAsVec, 53 "Number of spillvsrrc spilled to stack as vec"); 54 STATISTIC(NumStoreSPILLVSRRCAsGpr, 55 "Number of spillvsrrc spilled to stack as gpr"); 56 STATISTIC(NumGPRtoVSRSpill, "Number of gpr spills to spillvsrrc"); 57 STATISTIC(CmpIselsConverted, 58 "Number of ISELs that depend on comparison of constants converted"); 59 STATISTIC(MissedConvertibleImmediateInstrs, 60 "Number of compare-immediate instructions fed by constants"); 61 STATISTIC(NumRcRotatesConvertedToRcAnd, 62 "Number of record-form rotates converted to record-form andi"); 63 64 static cl:: 65 opt<bool> DisableCTRLoopAnal("disable-ppc-ctrloop-analysis", cl::Hidden, 66 cl::desc("Disable analysis for CTR loops")); 67 68 static cl::opt<bool> DisableCmpOpt("disable-ppc-cmp-opt", 69 cl::desc("Disable compare instruction optimization"), cl::Hidden); 70 71 static cl::opt<bool> VSXSelfCopyCrash("crash-on-ppc-vsx-self-copy", 72 cl::desc("Causes the backend to crash instead of generating a nop VSX copy"), 73 cl::Hidden); 74 75 static cl::opt<bool> 76 UseOldLatencyCalc("ppc-old-latency-calc", cl::Hidden, 77 cl::desc("Use the old (incorrect) instruction latency calculation")); 78 79 static cl::opt<float> 80 FMARPFactor("ppc-fma-rp-factor", cl::Hidden, cl::init(1.5), 81 cl::desc("register pressure factor for the transformations.")); 82 83 static cl::opt<bool> EnableFMARegPressureReduction( 84 "ppc-fma-rp-reduction", cl::Hidden, cl::init(true), 85 cl::desc("enable register pressure reduce in machine combiner pass.")); 86 87 // Pin the vtable to this file. 88 void PPCInstrInfo::anchor() {} 89 90 PPCInstrInfo::PPCInstrInfo(PPCSubtarget &STI) 91 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP, 92 /* CatchRetOpcode */ -1, 93 STI.isPPC64() ? PPC::BLR8 : PPC::BLR), 94 Subtarget(STI), RI(STI.getTargetMachine()) {} 95 96 /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for 97 /// this target when scheduling the DAG. 98 ScheduleHazardRecognizer * 99 PPCInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI, 100 const ScheduleDAG *DAG) const { 101 unsigned Directive = 102 static_cast<const PPCSubtarget *>(STI)->getCPUDirective(); 103 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2 || 104 Directive == PPC::DIR_E500mc || Directive == PPC::DIR_E5500) { 105 const InstrItineraryData *II = 106 static_cast<const PPCSubtarget *>(STI)->getInstrItineraryData(); 107 return new ScoreboardHazardRecognizer(II, DAG); 108 } 109 110 return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG); 111 } 112 113 /// CreateTargetPostRAHazardRecognizer - Return the postRA hazard recognizer 114 /// to use for this target when scheduling the DAG. 115 ScheduleHazardRecognizer * 116 PPCInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, 117 const ScheduleDAG *DAG) const { 118 unsigned Directive = 119 DAG->MF.getSubtarget<PPCSubtarget>().getCPUDirective(); 120 121 // FIXME: Leaving this as-is until we have POWER9 scheduling info 122 if (Directive == PPC::DIR_PWR7 || Directive == PPC::DIR_PWR8) 123 return new PPCDispatchGroupSBHazardRecognizer(II, DAG); 124 125 // Most subtargets use a PPC970 recognizer. 126 if (Directive != PPC::DIR_440 && Directive != PPC::DIR_A2 && 127 Directive != PPC::DIR_E500mc && Directive != PPC::DIR_E5500) { 128 assert(DAG->TII && "No InstrInfo?"); 129 130 return new PPCHazardRecognizer970(*DAG); 131 } 132 133 return new ScoreboardHazardRecognizer(II, DAG); 134 } 135 136 unsigned PPCInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 137 const MachineInstr &MI, 138 unsigned *PredCost) const { 139 if (!ItinData || UseOldLatencyCalc) 140 return PPCGenInstrInfo::getInstrLatency(ItinData, MI, PredCost); 141 142 // The default implementation of getInstrLatency calls getStageLatency, but 143 // getStageLatency does not do the right thing for us. While we have 144 // itinerary, most cores are fully pipelined, and so the itineraries only 145 // express the first part of the pipeline, not every stage. Instead, we need 146 // to use the listed output operand cycle number (using operand 0 here, which 147 // is an output). 148 149 unsigned Latency = 1; 150 unsigned DefClass = MI.getDesc().getSchedClass(); 151 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { 152 const MachineOperand &MO = MI.getOperand(i); 153 if (!MO.isReg() || !MO.isDef() || MO.isImplicit()) 154 continue; 155 156 int Cycle = ItinData->getOperandCycle(DefClass, i); 157 if (Cycle < 0) 158 continue; 159 160 Latency = std::max(Latency, (unsigned) Cycle); 161 } 162 163 return Latency; 164 } 165 166 int PPCInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 167 const MachineInstr &DefMI, unsigned DefIdx, 168 const MachineInstr &UseMI, 169 unsigned UseIdx) const { 170 int Latency = PPCGenInstrInfo::getOperandLatency(ItinData, DefMI, DefIdx, 171 UseMI, UseIdx); 172 173 if (!DefMI.getParent()) 174 return Latency; 175 176 const MachineOperand &DefMO = DefMI.getOperand(DefIdx); 177 Register Reg = DefMO.getReg(); 178 179 bool IsRegCR; 180 if (Register::isVirtualRegister(Reg)) { 181 const MachineRegisterInfo *MRI = 182 &DefMI.getParent()->getParent()->getRegInfo(); 183 IsRegCR = MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRRCRegClass) || 184 MRI->getRegClass(Reg)->hasSuperClassEq(&PPC::CRBITRCRegClass); 185 } else { 186 IsRegCR = PPC::CRRCRegClass.contains(Reg) || 187 PPC::CRBITRCRegClass.contains(Reg); 188 } 189 190 if (UseMI.isBranch() && IsRegCR) { 191 if (Latency < 0) 192 Latency = getInstrLatency(ItinData, DefMI); 193 194 // On some cores, there is an additional delay between writing to a condition 195 // register, and using it from a branch. 196 unsigned Directive = Subtarget.getCPUDirective(); 197 switch (Directive) { 198 default: break; 199 case PPC::DIR_7400: 200 case PPC::DIR_750: 201 case PPC::DIR_970: 202 case PPC::DIR_E5500: 203 case PPC::DIR_PWR4: 204 case PPC::DIR_PWR5: 205 case PPC::DIR_PWR5X: 206 case PPC::DIR_PWR6: 207 case PPC::DIR_PWR6X: 208 case PPC::DIR_PWR7: 209 case PPC::DIR_PWR8: 210 // FIXME: Is this needed for POWER9? 211 Latency += 2; 212 break; 213 } 214 } 215 216 return Latency; 217 } 218 219 /// This is an architecture-specific helper function of reassociateOps. 220 /// Set special operand attributes for new instructions after reassociation. 221 void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &OldMI1, 222 MachineInstr &OldMI2, 223 MachineInstr &NewMI1, 224 MachineInstr &NewMI2) const { 225 // Propagate FP flags from the original instructions. 226 // But clear poison-generating flags because those may not be valid now. 227 uint16_t IntersectedFlags = OldMI1.getFlags() & OldMI2.getFlags(); 228 NewMI1.setFlags(IntersectedFlags); 229 NewMI1.clearFlag(MachineInstr::MIFlag::NoSWrap); 230 NewMI1.clearFlag(MachineInstr::MIFlag::NoUWrap); 231 NewMI1.clearFlag(MachineInstr::MIFlag::IsExact); 232 233 NewMI2.setFlags(IntersectedFlags); 234 NewMI2.clearFlag(MachineInstr::MIFlag::NoSWrap); 235 NewMI2.clearFlag(MachineInstr::MIFlag::NoUWrap); 236 NewMI2.clearFlag(MachineInstr::MIFlag::IsExact); 237 } 238 239 void PPCInstrInfo::setSpecialOperandAttr(MachineInstr &MI, 240 uint16_t Flags) const { 241 MI.setFlags(Flags); 242 MI.clearFlag(MachineInstr::MIFlag::NoSWrap); 243 MI.clearFlag(MachineInstr::MIFlag::NoUWrap); 244 MI.clearFlag(MachineInstr::MIFlag::IsExact); 245 } 246 247 // This function does not list all associative and commutative operations, but 248 // only those worth feeding through the machine combiner in an attempt to 249 // reduce the critical path. Mostly, this means floating-point operations, 250 // because they have high latencies(>=5) (compared to other operations, such as 251 // and/or, which are also associative and commutative, but have low latencies). 252 bool PPCInstrInfo::isAssociativeAndCommutative(const MachineInstr &Inst) const { 253 switch (Inst.getOpcode()) { 254 // Floating point: 255 // FP Add: 256 case PPC::FADD: 257 case PPC::FADDS: 258 // FP Multiply: 259 case PPC::FMUL: 260 case PPC::FMULS: 261 // Altivec Add: 262 case PPC::VADDFP: 263 // VSX Add: 264 case PPC::XSADDDP: 265 case PPC::XVADDDP: 266 case PPC::XVADDSP: 267 case PPC::XSADDSP: 268 // VSX Multiply: 269 case PPC::XSMULDP: 270 case PPC::XVMULDP: 271 case PPC::XVMULSP: 272 case PPC::XSMULSP: 273 return Inst.getFlag(MachineInstr::MIFlag::FmReassoc) && 274 Inst.getFlag(MachineInstr::MIFlag::FmNsz); 275 // Fixed point: 276 // Multiply: 277 case PPC::MULHD: 278 case PPC::MULLD: 279 case PPC::MULHW: 280 case PPC::MULLW: 281 return true; 282 default: 283 return false; 284 } 285 } 286 287 #define InfoArrayIdxFMAInst 0 288 #define InfoArrayIdxFAddInst 1 289 #define InfoArrayIdxFMULInst 2 290 #define InfoArrayIdxAddOpIdx 3 291 #define InfoArrayIdxMULOpIdx 4 292 #define InfoArrayIdxFSubInst 5 293 // Array keeps info for FMA instructions: 294 // Index 0(InfoArrayIdxFMAInst): FMA instruction; 295 // Index 1(InfoArrayIdxFAddInst): ADD instruction associated with FMA; 296 // Index 2(InfoArrayIdxFMULInst): MUL instruction associated with FMA; 297 // Index 3(InfoArrayIdxAddOpIdx): ADD operand index in FMA operands; 298 // Index 4(InfoArrayIdxMULOpIdx): first MUL operand index in FMA operands; 299 // second MUL operand index is plus 1; 300 // Index 5(InfoArrayIdxFSubInst): SUB instruction associated with FMA. 301 static const uint16_t FMAOpIdxInfo[][6] = { 302 // FIXME: Add more FMA instructions like XSNMADDADP and so on. 303 {PPC::XSMADDADP, PPC::XSADDDP, PPC::XSMULDP, 1, 2, PPC::XSSUBDP}, 304 {PPC::XSMADDASP, PPC::XSADDSP, PPC::XSMULSP, 1, 2, PPC::XSSUBSP}, 305 {PPC::XVMADDADP, PPC::XVADDDP, PPC::XVMULDP, 1, 2, PPC::XVSUBDP}, 306 {PPC::XVMADDASP, PPC::XVADDSP, PPC::XVMULSP, 1, 2, PPC::XVSUBSP}, 307 {PPC::FMADD, PPC::FADD, PPC::FMUL, 3, 1, PPC::FSUB}, 308 {PPC::FMADDS, PPC::FADDS, PPC::FMULS, 3, 1, PPC::FSUBS}}; 309 310 // Check if an opcode is a FMA instruction. If it is, return the index in array 311 // FMAOpIdxInfo. Otherwise, return -1. 312 int16_t PPCInstrInfo::getFMAOpIdxInfo(unsigned Opcode) const { 313 for (unsigned I = 0; I < array_lengthof(FMAOpIdxInfo); I++) 314 if (FMAOpIdxInfo[I][InfoArrayIdxFMAInst] == Opcode) 315 return I; 316 return -1; 317 } 318 319 // On PowerPC target, we have two kinds of patterns related to FMA: 320 // 1: Improve ILP. 321 // Try to reassociate FMA chains like below: 322 // 323 // Pattern 1: 324 // A = FADD X, Y (Leaf) 325 // B = FMA A, M21, M22 (Prev) 326 // C = FMA B, M31, M32 (Root) 327 // --> 328 // A = FMA X, M21, M22 329 // B = FMA Y, M31, M32 330 // C = FADD A, B 331 // 332 // Pattern 2: 333 // A = FMA X, M11, M12 (Leaf) 334 // B = FMA A, M21, M22 (Prev) 335 // C = FMA B, M31, M32 (Root) 336 // --> 337 // A = FMUL M11, M12 338 // B = FMA X, M21, M22 339 // D = FMA A, M31, M32 340 // C = FADD B, D 341 // 342 // breaking the dependency between A and B, allowing FMA to be executed in 343 // parallel (or back-to-back in a pipeline) instead of depending on each other. 344 // 345 // 2: Reduce register pressure. 346 // Try to reassociate FMA with FSUB and a constant like below: 347 // C is a floating point const. 348 // 349 // Pattern 1: 350 // A = FSUB X, Y (Leaf) 351 // D = FMA B, C, A (Root) 352 // --> 353 // A = FMA B, Y, -C 354 // D = FMA A, X, C 355 // 356 // Pattern 2: 357 // A = FSUB X, Y (Leaf) 358 // D = FMA B, A, C (Root) 359 // --> 360 // A = FMA B, Y, -C 361 // D = FMA A, X, C 362 // 363 // Before the transformation, A must be assigned with different hardware 364 // register with D. After the transformation, A and D must be assigned with 365 // same hardware register due to TIE attribute of FMA instructions. 366 // 367 bool PPCInstrInfo::getFMAPatterns( 368 MachineInstr &Root, SmallVectorImpl<MachineCombinerPattern> &Patterns, 369 bool DoRegPressureReduce) const { 370 MachineBasicBlock *MBB = Root.getParent(); 371 const MachineRegisterInfo *MRI = &MBB->getParent()->getRegInfo(); 372 const TargetRegisterInfo *TRI = &getRegisterInfo(); 373 374 auto IsAllOpsVirtualReg = [](const MachineInstr &Instr) { 375 for (const auto &MO : Instr.explicit_operands()) 376 if (!(MO.isReg() && Register::isVirtualRegister(MO.getReg()))) 377 return false; 378 return true; 379 }; 380 381 auto IsReassociableAddOrSub = [&](const MachineInstr &Instr, 382 unsigned OpType) { 383 if (Instr.getOpcode() != 384 FMAOpIdxInfo[getFMAOpIdxInfo(Root.getOpcode())][OpType]) 385 return false; 386 387 // Instruction can be reassociated. 388 // fast math flags may prohibit reassociation. 389 if (!(Instr.getFlag(MachineInstr::MIFlag::FmReassoc) && 390 Instr.getFlag(MachineInstr::MIFlag::FmNsz))) 391 return false; 392 393 // Instruction operands are virtual registers for reassociation. 394 if (!IsAllOpsVirtualReg(Instr)) 395 return false; 396 397 // For register pressure reassociation, the FSub must have only one use as 398 // we want to delete the sub to save its def. 399 if (OpType == InfoArrayIdxFSubInst && 400 !MRI->hasOneNonDBGUse(Instr.getOperand(0).getReg())) 401 return false; 402 403 return true; 404 }; 405 406 auto IsReassociableFMA = [&](const MachineInstr &Instr, int16_t &AddOpIdx, 407 int16_t &MulOpIdx, bool IsLeaf) { 408 int16_t Idx = getFMAOpIdxInfo(Instr.getOpcode()); 409 if (Idx < 0) 410 return false; 411 412 // Instruction can be reassociated. 413 // fast math flags may prohibit reassociation. 414 if (!(Instr.getFlag(MachineInstr::MIFlag::FmReassoc) && 415 Instr.getFlag(MachineInstr::MIFlag::FmNsz))) 416 return false; 417 418 // Instruction operands are virtual registers for reassociation. 419 if (!IsAllOpsVirtualReg(Instr)) 420 return false; 421 422 MulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx]; 423 if (IsLeaf) 424 return true; 425 426 AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx]; 427 428 const MachineOperand &OpAdd = Instr.getOperand(AddOpIdx); 429 MachineInstr *MIAdd = MRI->getUniqueVRegDef(OpAdd.getReg()); 430 // If 'add' operand's def is not in current block, don't do ILP related opt. 431 if (!MIAdd || MIAdd->getParent() != MBB) 432 return false; 433 434 // If this is not Leaf FMA Instr, its 'add' operand should only have one use 435 // as this fma will be changed later. 436 return IsLeaf ? true : MRI->hasOneNonDBGUse(OpAdd.getReg()); 437 }; 438 439 int16_t AddOpIdx = -1; 440 int16_t MulOpIdx = -1; 441 442 bool IsUsedOnceL = false; 443 bool IsUsedOnceR = false; 444 MachineInstr *MULInstrL = nullptr; 445 MachineInstr *MULInstrR = nullptr; 446 447 auto IsRPReductionCandidate = [&]() { 448 // Currently, we only support float and double. 449 // FIXME: add support for other types. 450 unsigned Opcode = Root.getOpcode(); 451 if (Opcode != PPC::XSMADDASP && Opcode != PPC::XSMADDADP) 452 return false; 453 454 // Root must be a valid FMA like instruction. 455 // Treat it as leaf as we don't care its add operand. 456 if (IsReassociableFMA(Root, AddOpIdx, MulOpIdx, true)) { 457 assert((MulOpIdx >= 0) && "mul operand index not right!"); 458 Register MULRegL = TRI->lookThruSingleUseCopyChain( 459 Root.getOperand(MulOpIdx).getReg(), MRI); 460 Register MULRegR = TRI->lookThruSingleUseCopyChain( 461 Root.getOperand(MulOpIdx + 1).getReg(), MRI); 462 if (!MULRegL && !MULRegR) 463 return false; 464 465 if (MULRegL && !MULRegR) { 466 MULRegR = 467 TRI->lookThruCopyLike(Root.getOperand(MulOpIdx + 1).getReg(), MRI); 468 IsUsedOnceL = true; 469 } else if (!MULRegL && MULRegR) { 470 MULRegL = 471 TRI->lookThruCopyLike(Root.getOperand(MulOpIdx).getReg(), MRI); 472 IsUsedOnceR = true; 473 } else { 474 IsUsedOnceL = true; 475 IsUsedOnceR = true; 476 } 477 478 if (!Register::isVirtualRegister(MULRegL) || 479 !Register::isVirtualRegister(MULRegR)) 480 return false; 481 482 MULInstrL = MRI->getVRegDef(MULRegL); 483 MULInstrR = MRI->getVRegDef(MULRegR); 484 return true; 485 } 486 return false; 487 }; 488 489 // Register pressure fma reassociation patterns. 490 if (DoRegPressureReduce && IsRPReductionCandidate()) { 491 assert((MULInstrL && MULInstrR) && "wrong register preduction candidate!"); 492 // Register pressure pattern 1 493 if (isLoadFromConstantPool(MULInstrL) && IsUsedOnceR && 494 IsReassociableAddOrSub(*MULInstrR, InfoArrayIdxFSubInst)) { 495 LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_BCA\n"); 496 Patterns.push_back(MachineCombinerPattern::REASSOC_XY_BCA); 497 return true; 498 } 499 500 // Register pressure pattern 2 501 if ((isLoadFromConstantPool(MULInstrR) && IsUsedOnceL && 502 IsReassociableAddOrSub(*MULInstrL, InfoArrayIdxFSubInst))) { 503 LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_BAC\n"); 504 Patterns.push_back(MachineCombinerPattern::REASSOC_XY_BAC); 505 return true; 506 } 507 } 508 509 // ILP fma reassociation patterns. 510 // Root must be a valid FMA like instruction. 511 AddOpIdx = -1; 512 if (!IsReassociableFMA(Root, AddOpIdx, MulOpIdx, false)) 513 return false; 514 515 assert((AddOpIdx >= 0) && "add operand index not right!"); 516 517 Register RegB = Root.getOperand(AddOpIdx).getReg(); 518 MachineInstr *Prev = MRI->getUniqueVRegDef(RegB); 519 520 // Prev must be a valid FMA like instruction. 521 AddOpIdx = -1; 522 if (!IsReassociableFMA(*Prev, AddOpIdx, MulOpIdx, false)) 523 return false; 524 525 assert((AddOpIdx >= 0) && "add operand index not right!"); 526 527 Register RegA = Prev->getOperand(AddOpIdx).getReg(); 528 MachineInstr *Leaf = MRI->getUniqueVRegDef(RegA); 529 AddOpIdx = -1; 530 if (IsReassociableFMA(*Leaf, AddOpIdx, MulOpIdx, true)) { 531 Patterns.push_back(MachineCombinerPattern::REASSOC_XMM_AMM_BMM); 532 LLVM_DEBUG(dbgs() << "add pattern REASSOC_XMM_AMM_BMM\n"); 533 return true; 534 } 535 if (IsReassociableAddOrSub(*Leaf, InfoArrayIdxFAddInst)) { 536 Patterns.push_back(MachineCombinerPattern::REASSOC_XY_AMM_BMM); 537 LLVM_DEBUG(dbgs() << "add pattern REASSOC_XY_AMM_BMM\n"); 538 return true; 539 } 540 return false; 541 } 542 543 void PPCInstrInfo::finalizeInsInstrs( 544 MachineInstr &Root, MachineCombinerPattern &P, 545 SmallVectorImpl<MachineInstr *> &InsInstrs) const { 546 assert(!InsInstrs.empty() && "Instructions set to be inserted is empty!"); 547 548 MachineFunction *MF = Root.getMF(); 549 MachineRegisterInfo *MRI = &MF->getRegInfo(); 550 const TargetRegisterInfo *TRI = &getRegisterInfo(); 551 MachineConstantPool *MCP = MF->getConstantPool(); 552 553 int16_t Idx = getFMAOpIdxInfo(Root.getOpcode()); 554 if (Idx < 0) 555 return; 556 557 uint16_t FirstMulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx]; 558 559 // For now we only need to fix up placeholder for register pressure reduce 560 // patterns. 561 Register ConstReg = 0; 562 switch (P) { 563 case MachineCombinerPattern::REASSOC_XY_BCA: 564 ConstReg = 565 TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx).getReg(), MRI); 566 break; 567 case MachineCombinerPattern::REASSOC_XY_BAC: 568 ConstReg = 569 TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx + 1).getReg(), MRI); 570 break; 571 default: 572 // Not register pressure reduce patterns. 573 return; 574 } 575 576 MachineInstr *ConstDefInstr = MRI->getVRegDef(ConstReg); 577 // Get const value from const pool. 578 const Constant *C = getConstantFromConstantPool(ConstDefInstr); 579 assert(isa<llvm::ConstantFP>(C) && "not a valid constant!"); 580 581 // Get negative fp const. 582 APFloat F1((dyn_cast<ConstantFP>(C))->getValueAPF()); 583 F1.changeSign(); 584 Constant *NegC = ConstantFP::get(dyn_cast<ConstantFP>(C)->getContext(), F1); 585 Align Alignment = MF->getDataLayout().getPrefTypeAlign(C->getType()); 586 587 // Put negative fp const into constant pool. 588 unsigned ConstPoolIdx = MCP->getConstantPoolIndex(NegC, Alignment); 589 590 MachineOperand *Placeholder = nullptr; 591 // Record the placeholder PPC::ZERO8 we add in reassociateFMA. 592 for (auto *Inst : InsInstrs) { 593 for (MachineOperand &Operand : Inst->explicit_operands()) { 594 assert(Operand.isReg() && "Invalid instruction in InsInstrs!"); 595 if (Operand.getReg() == PPC::ZERO8) { 596 Placeholder = &Operand; 597 break; 598 } 599 } 600 } 601 602 assert(Placeholder && "Placeholder does not exist!"); 603 604 // Generate instructions to load the const fp from constant pool. 605 // We only support PPC64 and medium code model. 606 Register LoadNewConst = 607 generateLoadForNewConst(ConstPoolIdx, &Root, C->getType(), InsInstrs); 608 609 // Fill the placeholder with the new load from constant pool. 610 Placeholder->setReg(LoadNewConst); 611 } 612 613 bool PPCInstrInfo::shouldReduceRegisterPressure( 614 MachineBasicBlock *MBB, RegisterClassInfo *RegClassInfo) const { 615 616 if (!EnableFMARegPressureReduction) 617 return false; 618 619 // Currently, we only enable register pressure reducing in machine combiner 620 // for: 1: PPC64; 2: Code Model is Medium; 3: Power9 which also has vector 621 // support. 622 // 623 // So we need following instructions to access a TOC entry: 624 // 625 // %6:g8rc_and_g8rc_nox0 = ADDIStocHA8 $x2, %const.0 626 // %7:vssrc = DFLOADf32 target-flags(ppc-toc-lo) %const.0, 627 // killed %6:g8rc_and_g8rc_nox0, implicit $x2 :: (load 4 from constant-pool) 628 // 629 // FIXME: add more supported targets, like Small and Large code model, PPC32, 630 // AIX. 631 if (!(Subtarget.isPPC64() && Subtarget.hasP9Vector() && 632 Subtarget.getTargetMachine().getCodeModel() == CodeModel::Medium)) 633 return false; 634 635 const TargetRegisterInfo *TRI = &getRegisterInfo(); 636 MachineFunction *MF = MBB->getParent(); 637 MachineRegisterInfo *MRI = &MF->getRegInfo(); 638 639 auto GetMBBPressure = [&](MachineBasicBlock *MBB) -> std::vector<unsigned> { 640 RegionPressure Pressure; 641 RegPressureTracker RPTracker(Pressure); 642 643 // Initialize the register pressure tracker. 644 RPTracker.init(MBB->getParent(), RegClassInfo, nullptr, MBB, MBB->end(), 645 /*TrackLaneMasks*/ false, /*TrackUntiedDefs=*/true); 646 647 for (MachineBasicBlock::iterator MII = MBB->instr_end(), 648 MIE = MBB->instr_begin(); 649 MII != MIE; --MII) { 650 MachineInstr &MI = *std::prev(MII); 651 if (MI.isDebugValue() || MI.isDebugLabel()) 652 continue; 653 RegisterOperands RegOpers; 654 RegOpers.collect(MI, *TRI, *MRI, false, false); 655 RPTracker.recedeSkipDebugValues(); 656 assert(&*RPTracker.getPos() == &MI && "RPTracker sync error!"); 657 RPTracker.recede(RegOpers); 658 } 659 660 // Close the RPTracker to finalize live ins. 661 RPTracker.closeRegion(); 662 663 return RPTracker.getPressure().MaxSetPressure; 664 }; 665 666 // For now we only care about float and double type fma. 667 unsigned VSSRCLimit = TRI->getRegPressureSetLimit( 668 *MBB->getParent(), PPC::RegisterPressureSets::VSSRC); 669 670 // Only reduce register pressure when pressure is high. 671 return GetMBBPressure(MBB)[PPC::RegisterPressureSets::VSSRC] > 672 (float)VSSRCLimit * FMARPFactor; 673 } 674 675 bool PPCInstrInfo::isLoadFromConstantPool(MachineInstr *I) const { 676 // I has only one memory operand which is load from constant pool. 677 if (!I->hasOneMemOperand()) 678 return false; 679 680 MachineMemOperand *Op = I->memoperands()[0]; 681 return Op->isLoad() && Op->getPseudoValue() && 682 Op->getPseudoValue()->kind() == PseudoSourceValue::ConstantPool; 683 } 684 685 Register PPCInstrInfo::generateLoadForNewConst( 686 unsigned Idx, MachineInstr *MI, Type *Ty, 687 SmallVectorImpl<MachineInstr *> &InsInstrs) const { 688 // Now we only support PPC64, Medium code model and P9 with vector. 689 // We have immutable pattern to access const pool. See function 690 // shouldReduceRegisterPressure. 691 assert((Subtarget.isPPC64() && Subtarget.hasP9Vector() && 692 Subtarget.getTargetMachine().getCodeModel() == CodeModel::Medium) && 693 "Target not supported!\n"); 694 695 MachineFunction *MF = MI->getMF(); 696 MachineRegisterInfo *MRI = &MF->getRegInfo(); 697 698 // Generate ADDIStocHA8 699 Register VReg1 = MRI->createVirtualRegister(&PPC::G8RC_and_G8RC_NOX0RegClass); 700 MachineInstrBuilder TOCOffset = 701 BuildMI(*MF, MI->getDebugLoc(), get(PPC::ADDIStocHA8), VReg1) 702 .addReg(PPC::X2) 703 .addConstantPoolIndex(Idx); 704 705 assert((Ty->isFloatTy() || Ty->isDoubleTy()) && 706 "Only float and double are supported!"); 707 708 unsigned LoadOpcode; 709 // Should be float type or double type. 710 if (Ty->isFloatTy()) 711 LoadOpcode = PPC::DFLOADf32; 712 else 713 LoadOpcode = PPC::DFLOADf64; 714 715 const TargetRegisterClass *RC = MRI->getRegClass(MI->getOperand(0).getReg()); 716 Register VReg2 = MRI->createVirtualRegister(RC); 717 MachineMemOperand *MMO = MF->getMachineMemOperand( 718 MachinePointerInfo::getConstantPool(*MF), MachineMemOperand::MOLoad, 719 Ty->getScalarSizeInBits() / 8, MF->getDataLayout().getPrefTypeAlign(Ty)); 720 721 // Generate Load from constant pool. 722 MachineInstrBuilder Load = 723 BuildMI(*MF, MI->getDebugLoc(), get(LoadOpcode), VReg2) 724 .addConstantPoolIndex(Idx) 725 .addReg(VReg1, getKillRegState(true)) 726 .addMemOperand(MMO); 727 728 Load->getOperand(1).setTargetFlags(PPCII::MO_TOC_LO); 729 730 // Insert the toc load instructions into InsInstrs. 731 InsInstrs.insert(InsInstrs.begin(), Load); 732 InsInstrs.insert(InsInstrs.begin(), TOCOffset); 733 return VReg2; 734 } 735 736 // This function returns the const value in constant pool if the \p I is a load 737 // from constant pool. 738 const Constant * 739 PPCInstrInfo::getConstantFromConstantPool(MachineInstr *I) const { 740 MachineFunction *MF = I->getMF(); 741 MachineRegisterInfo *MRI = &MF->getRegInfo(); 742 MachineConstantPool *MCP = MF->getConstantPool(); 743 assert(I->mayLoad() && "Should be a load instruction.\n"); 744 for (auto MO : I->uses()) { 745 if (!MO.isReg()) 746 continue; 747 Register Reg = MO.getReg(); 748 if (Reg == 0 || !Register::isVirtualRegister(Reg)) 749 continue; 750 // Find the toc address. 751 MachineInstr *DefMI = MRI->getVRegDef(Reg); 752 for (auto MO2 : DefMI->uses()) 753 if (MO2.isCPI()) 754 return (MCP->getConstants())[MO2.getIndex()].Val.ConstVal; 755 } 756 return nullptr; 757 } 758 759 bool PPCInstrInfo::getMachineCombinerPatterns( 760 MachineInstr &Root, SmallVectorImpl<MachineCombinerPattern> &Patterns, 761 bool DoRegPressureReduce) const { 762 // Using the machine combiner in this way is potentially expensive, so 763 // restrict to when aggressive optimizations are desired. 764 if (Subtarget.getTargetMachine().getOptLevel() != CodeGenOpt::Aggressive) 765 return false; 766 767 if (getFMAPatterns(Root, Patterns, DoRegPressureReduce)) 768 return true; 769 770 return TargetInstrInfo::getMachineCombinerPatterns(Root, Patterns, 771 DoRegPressureReduce); 772 } 773 774 void PPCInstrInfo::genAlternativeCodeSequence( 775 MachineInstr &Root, MachineCombinerPattern Pattern, 776 SmallVectorImpl<MachineInstr *> &InsInstrs, 777 SmallVectorImpl<MachineInstr *> &DelInstrs, 778 DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const { 779 switch (Pattern) { 780 case MachineCombinerPattern::REASSOC_XY_AMM_BMM: 781 case MachineCombinerPattern::REASSOC_XMM_AMM_BMM: 782 case MachineCombinerPattern::REASSOC_XY_BCA: 783 case MachineCombinerPattern::REASSOC_XY_BAC: 784 reassociateFMA(Root, Pattern, InsInstrs, DelInstrs, InstrIdxForVirtReg); 785 break; 786 default: 787 // Reassociate default patterns. 788 TargetInstrInfo::genAlternativeCodeSequence(Root, Pattern, InsInstrs, 789 DelInstrs, InstrIdxForVirtReg); 790 break; 791 } 792 } 793 794 void PPCInstrInfo::reassociateFMA( 795 MachineInstr &Root, MachineCombinerPattern Pattern, 796 SmallVectorImpl<MachineInstr *> &InsInstrs, 797 SmallVectorImpl<MachineInstr *> &DelInstrs, 798 DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const { 799 MachineFunction *MF = Root.getMF(); 800 MachineRegisterInfo &MRI = MF->getRegInfo(); 801 const TargetRegisterInfo *TRI = &getRegisterInfo(); 802 MachineOperand &OpC = Root.getOperand(0); 803 Register RegC = OpC.getReg(); 804 const TargetRegisterClass *RC = MRI.getRegClass(RegC); 805 MRI.constrainRegClass(RegC, RC); 806 807 unsigned FmaOp = Root.getOpcode(); 808 int16_t Idx = getFMAOpIdxInfo(FmaOp); 809 assert(Idx >= 0 && "Root must be a FMA instruction"); 810 811 bool IsILPReassociate = 812 (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) || 813 (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM); 814 815 uint16_t AddOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxAddOpIdx]; 816 uint16_t FirstMulOpIdx = FMAOpIdxInfo[Idx][InfoArrayIdxMULOpIdx]; 817 818 MachineInstr *Prev = nullptr; 819 MachineInstr *Leaf = nullptr; 820 switch (Pattern) { 821 default: 822 llvm_unreachable("not recognized pattern!"); 823 case MachineCombinerPattern::REASSOC_XY_AMM_BMM: 824 case MachineCombinerPattern::REASSOC_XMM_AMM_BMM: 825 Prev = MRI.getUniqueVRegDef(Root.getOperand(AddOpIdx).getReg()); 826 Leaf = MRI.getUniqueVRegDef(Prev->getOperand(AddOpIdx).getReg()); 827 break; 828 case MachineCombinerPattern::REASSOC_XY_BAC: { 829 Register MULReg = 830 TRI->lookThruCopyLike(Root.getOperand(FirstMulOpIdx).getReg(), &MRI); 831 Leaf = MRI.getVRegDef(MULReg); 832 break; 833 } 834 case MachineCombinerPattern::REASSOC_XY_BCA: { 835 Register MULReg = TRI->lookThruCopyLike( 836 Root.getOperand(FirstMulOpIdx + 1).getReg(), &MRI); 837 Leaf = MRI.getVRegDef(MULReg); 838 break; 839 } 840 } 841 842 uint16_t IntersectedFlags = 0; 843 if (IsILPReassociate) 844 IntersectedFlags = Root.getFlags() & Prev->getFlags() & Leaf->getFlags(); 845 else 846 IntersectedFlags = Root.getFlags() & Leaf->getFlags(); 847 848 auto GetOperandInfo = [&](const MachineOperand &Operand, Register &Reg, 849 bool &KillFlag) { 850 Reg = Operand.getReg(); 851 MRI.constrainRegClass(Reg, RC); 852 KillFlag = Operand.isKill(); 853 }; 854 855 auto GetFMAInstrInfo = [&](const MachineInstr &Instr, Register &MulOp1, 856 Register &MulOp2, Register &AddOp, 857 bool &MulOp1KillFlag, bool &MulOp2KillFlag, 858 bool &AddOpKillFlag) { 859 GetOperandInfo(Instr.getOperand(FirstMulOpIdx), MulOp1, MulOp1KillFlag); 860 GetOperandInfo(Instr.getOperand(FirstMulOpIdx + 1), MulOp2, MulOp2KillFlag); 861 GetOperandInfo(Instr.getOperand(AddOpIdx), AddOp, AddOpKillFlag); 862 }; 863 864 Register RegM11, RegM12, RegX, RegY, RegM21, RegM22, RegM31, RegM32, RegA11, 865 RegA21, RegB; 866 bool KillX = false, KillY = false, KillM11 = false, KillM12 = false, 867 KillM21 = false, KillM22 = false, KillM31 = false, KillM32 = false, 868 KillA11 = false, KillA21 = false, KillB = false; 869 870 GetFMAInstrInfo(Root, RegM31, RegM32, RegB, KillM31, KillM32, KillB); 871 872 if (IsILPReassociate) 873 GetFMAInstrInfo(*Prev, RegM21, RegM22, RegA21, KillM21, KillM22, KillA21); 874 875 if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) { 876 GetFMAInstrInfo(*Leaf, RegM11, RegM12, RegA11, KillM11, KillM12, KillA11); 877 GetOperandInfo(Leaf->getOperand(AddOpIdx), RegX, KillX); 878 } else if (Pattern == MachineCombinerPattern::REASSOC_XY_AMM_BMM) { 879 GetOperandInfo(Leaf->getOperand(1), RegX, KillX); 880 GetOperandInfo(Leaf->getOperand(2), RegY, KillY); 881 } else { 882 // Get FSUB instruction info. 883 GetOperandInfo(Leaf->getOperand(1), RegX, KillX); 884 GetOperandInfo(Leaf->getOperand(2), RegY, KillY); 885 } 886 887 // Create new virtual registers for the new results instead of 888 // recycling legacy ones because the MachineCombiner's computation of the 889 // critical path requires a new register definition rather than an existing 890 // one. 891 // For register pressure reassociation, we only need create one virtual 892 // register for the new fma. 893 Register NewVRA = MRI.createVirtualRegister(RC); 894 InstrIdxForVirtReg.insert(std::make_pair(NewVRA, 0)); 895 896 Register NewVRB = 0; 897 if (IsILPReassociate) { 898 NewVRB = MRI.createVirtualRegister(RC); 899 InstrIdxForVirtReg.insert(std::make_pair(NewVRB, 1)); 900 } 901 902 Register NewVRD = 0; 903 if (Pattern == MachineCombinerPattern::REASSOC_XMM_AMM_BMM) { 904 NewVRD = MRI.createVirtualRegister(RC); 905 InstrIdxForVirtReg.insert(std::make_pair(NewVRD, 2)); 906 } 907 908 auto AdjustOperandOrder = [&](MachineInstr *MI, Register RegAdd, bool KillAdd, 909 Register RegMul1, bool KillRegMul1, 910 Register RegMul2, bool KillRegMul2) { 911 MI->getOperand(AddOpIdx).setReg(RegAdd); 912 MI->getOperand(AddOpIdx).setIsKill(KillAdd); 913 MI->getOperand(FirstMulOpIdx).setReg(RegMul1); 914 MI->getOperand(FirstMulOpIdx).setIsKill(KillRegMul1); 915 MI->getOperand(FirstMulOpIdx + 1).setReg(RegMul2); 916 MI->getOperand(FirstMulOpIdx + 1).setIsKill(KillRegMul2); 917 }; 918 919 MachineInstrBuilder NewARegPressure, NewCRegPressure; 920 switch (Pattern) { 921 default: 922 llvm_unreachable("not recognized pattern!"); 923 case MachineCombinerPattern::REASSOC_XY_AMM_BMM: { 924 // Create new instructions for insertion. 925 MachineInstrBuilder MINewB = 926 BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB) 927 .addReg(RegX, getKillRegState(KillX)) 928 .addReg(RegM21, getKillRegState(KillM21)) 929 .addReg(RegM22, getKillRegState(KillM22)); 930 MachineInstrBuilder MINewA = 931 BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRA) 932 .addReg(RegY, getKillRegState(KillY)) 933 .addReg(RegM31, getKillRegState(KillM31)) 934 .addReg(RegM32, getKillRegState(KillM32)); 935 // If AddOpIdx is not 1, adjust the order. 936 if (AddOpIdx != 1) { 937 AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22); 938 AdjustOperandOrder(MINewA, RegY, KillY, RegM31, KillM31, RegM32, KillM32); 939 } 940 941 MachineInstrBuilder MINewC = 942 BuildMI(*MF, Root.getDebugLoc(), 943 get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC) 944 .addReg(NewVRB, getKillRegState(true)) 945 .addReg(NewVRA, getKillRegState(true)); 946 947 // Update flags for newly created instructions. 948 setSpecialOperandAttr(*MINewA, IntersectedFlags); 949 setSpecialOperandAttr(*MINewB, IntersectedFlags); 950 setSpecialOperandAttr(*MINewC, IntersectedFlags); 951 952 // Record new instructions for insertion. 953 InsInstrs.push_back(MINewA); 954 InsInstrs.push_back(MINewB); 955 InsInstrs.push_back(MINewC); 956 break; 957 } 958 case MachineCombinerPattern::REASSOC_XMM_AMM_BMM: { 959 assert(NewVRD && "new FMA register not created!"); 960 // Create new instructions for insertion. 961 MachineInstrBuilder MINewA = 962 BuildMI(*MF, Leaf->getDebugLoc(), 963 get(FMAOpIdxInfo[Idx][InfoArrayIdxFMULInst]), NewVRA) 964 .addReg(RegM11, getKillRegState(KillM11)) 965 .addReg(RegM12, getKillRegState(KillM12)); 966 MachineInstrBuilder MINewB = 967 BuildMI(*MF, Prev->getDebugLoc(), get(FmaOp), NewVRB) 968 .addReg(RegX, getKillRegState(KillX)) 969 .addReg(RegM21, getKillRegState(KillM21)) 970 .addReg(RegM22, getKillRegState(KillM22)); 971 MachineInstrBuilder MINewD = 972 BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRD) 973 .addReg(NewVRA, getKillRegState(true)) 974 .addReg(RegM31, getKillRegState(KillM31)) 975 .addReg(RegM32, getKillRegState(KillM32)); 976 // If AddOpIdx is not 1, adjust the order. 977 if (AddOpIdx != 1) { 978 AdjustOperandOrder(MINewB, RegX, KillX, RegM21, KillM21, RegM22, KillM22); 979 AdjustOperandOrder(MINewD, NewVRA, true, RegM31, KillM31, RegM32, 980 KillM32); 981 } 982 983 MachineInstrBuilder MINewC = 984 BuildMI(*MF, Root.getDebugLoc(), 985 get(FMAOpIdxInfo[Idx][InfoArrayIdxFAddInst]), RegC) 986 .addReg(NewVRB, getKillRegState(true)) 987 .addReg(NewVRD, getKillRegState(true)); 988 989 // Update flags for newly created instructions. 990 setSpecialOperandAttr(*MINewA, IntersectedFlags); 991 setSpecialOperandAttr(*MINewB, IntersectedFlags); 992 setSpecialOperandAttr(*MINewD, IntersectedFlags); 993 setSpecialOperandAttr(*MINewC, IntersectedFlags); 994 995 // Record new instructions for insertion. 996 InsInstrs.push_back(MINewA); 997 InsInstrs.push_back(MINewB); 998 InsInstrs.push_back(MINewD); 999 InsInstrs.push_back(MINewC); 1000 break; 1001 } 1002 case MachineCombinerPattern::REASSOC_XY_BAC: 1003 case MachineCombinerPattern::REASSOC_XY_BCA: { 1004 Register VarReg; 1005 bool KillVarReg = false; 1006 if (Pattern == MachineCombinerPattern::REASSOC_XY_BCA) { 1007 VarReg = RegM31; 1008 KillVarReg = KillM31; 1009 } else { 1010 VarReg = RegM32; 1011 KillVarReg = KillM32; 1012 } 1013 // We don't want to get negative const from memory pool too early, as the 1014 // created entry will not be deleted even if it has no users. Since all 1015 // operand of Leaf and Root are virtual register, we use zero register 1016 // here as a placeholder. When the InsInstrs is selected in 1017 // MachineCombiner, we call finalizeInsInstrs to replace the zero register 1018 // with a virtual register which is a load from constant pool. 1019 NewARegPressure = BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), NewVRA) 1020 .addReg(RegB, getKillRegState(RegB)) 1021 .addReg(RegY, getKillRegState(KillY)) 1022 .addReg(PPC::ZERO8); 1023 NewCRegPressure = BuildMI(*MF, Root.getDebugLoc(), get(FmaOp), RegC) 1024 .addReg(NewVRA, getKillRegState(true)) 1025 .addReg(RegX, getKillRegState(KillX)) 1026 .addReg(VarReg, getKillRegState(KillVarReg)); 1027 // For now, we only support xsmaddadp/xsmaddasp, their add operand are 1028 // both at index 1, no need to adjust. 1029 // FIXME: when add more fma instructions support, like fma/fmas, adjust 1030 // the operand index here. 1031 break; 1032 } 1033 } 1034 1035 if (!IsILPReassociate) { 1036 setSpecialOperandAttr(*NewARegPressure, IntersectedFlags); 1037 setSpecialOperandAttr(*NewCRegPressure, IntersectedFlags); 1038 1039 InsInstrs.push_back(NewARegPressure); 1040 InsInstrs.push_back(NewCRegPressure); 1041 } 1042 1043 assert(!InsInstrs.empty() && 1044 "Insertion instructions set should not be empty!"); 1045 1046 // Record old instructions for deletion. 1047 DelInstrs.push_back(Leaf); 1048 if (IsILPReassociate) 1049 DelInstrs.push_back(Prev); 1050 DelInstrs.push_back(&Root); 1051 } 1052 1053 // Detect 32 -> 64-bit extensions where we may reuse the low sub-register. 1054 bool PPCInstrInfo::isCoalescableExtInstr(const MachineInstr &MI, 1055 Register &SrcReg, Register &DstReg, 1056 unsigned &SubIdx) const { 1057 switch (MI.getOpcode()) { 1058 default: return false; 1059 case PPC::EXTSW: 1060 case PPC::EXTSW_32: 1061 case PPC::EXTSW_32_64: 1062 SrcReg = MI.getOperand(1).getReg(); 1063 DstReg = MI.getOperand(0).getReg(); 1064 SubIdx = PPC::sub_32; 1065 return true; 1066 } 1067 } 1068 1069 unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, 1070 int &FrameIndex) const { 1071 unsigned Opcode = MI.getOpcode(); 1072 const unsigned *OpcodesForSpill = getLoadOpcodesForSpillArray(); 1073 const unsigned *End = OpcodesForSpill + SOK_LastOpcodeSpill; 1074 1075 if (End != std::find(OpcodesForSpill, End, Opcode)) { 1076 // Check for the operands added by addFrameReference (the immediate is the 1077 // offset which defaults to 0). 1078 if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() && 1079 MI.getOperand(2).isFI()) { 1080 FrameIndex = MI.getOperand(2).getIndex(); 1081 return MI.getOperand(0).getReg(); 1082 } 1083 } 1084 return 0; 1085 } 1086 1087 // For opcodes with the ReMaterializable flag set, this function is called to 1088 // verify the instruction is really rematable. 1089 bool PPCInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI, 1090 AliasAnalysis *AA) const { 1091 switch (MI.getOpcode()) { 1092 default: 1093 // This function should only be called for opcodes with the ReMaterializable 1094 // flag set. 1095 llvm_unreachable("Unknown rematerializable operation!"); 1096 break; 1097 case PPC::LI: 1098 case PPC::LI8: 1099 case PPC::PLI: 1100 case PPC::PLI8: 1101 case PPC::LIS: 1102 case PPC::LIS8: 1103 case PPC::ADDIStocHA: 1104 case PPC::ADDIStocHA8: 1105 case PPC::ADDItocL: 1106 case PPC::LOAD_STACK_GUARD: 1107 case PPC::XXLXORz: 1108 case PPC::XXLXORspz: 1109 case PPC::XXLXORdpz: 1110 case PPC::XXLEQVOnes: 1111 case PPC::XXSPLTI32DX: 1112 case PPC::XXSPLTIW: 1113 case PPC::XXSPLTIDP: 1114 case PPC::V_SET0B: 1115 case PPC::V_SET0H: 1116 case PPC::V_SET0: 1117 case PPC::V_SETALLONESB: 1118 case PPC::V_SETALLONESH: 1119 case PPC::V_SETALLONES: 1120 case PPC::CRSET: 1121 case PPC::CRUNSET: 1122 case PPC::XXSETACCZ: 1123 return true; 1124 } 1125 return false; 1126 } 1127 1128 unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr &MI, 1129 int &FrameIndex) const { 1130 unsigned Opcode = MI.getOpcode(); 1131 const unsigned *OpcodesForSpill = getStoreOpcodesForSpillArray(); 1132 const unsigned *End = OpcodesForSpill + SOK_LastOpcodeSpill; 1133 1134 if (End != std::find(OpcodesForSpill, End, Opcode)) { 1135 if (MI.getOperand(1).isImm() && !MI.getOperand(1).getImm() && 1136 MI.getOperand(2).isFI()) { 1137 FrameIndex = MI.getOperand(2).getIndex(); 1138 return MI.getOperand(0).getReg(); 1139 } 1140 } 1141 return 0; 1142 } 1143 1144 MachineInstr *PPCInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI, 1145 unsigned OpIdx1, 1146 unsigned OpIdx2) const { 1147 MachineFunction &MF = *MI.getParent()->getParent(); 1148 1149 // Normal instructions can be commuted the obvious way. 1150 if (MI.getOpcode() != PPC::RLWIMI && MI.getOpcode() != PPC::RLWIMI_rec) 1151 return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2); 1152 // Note that RLWIMI can be commuted as a 32-bit instruction, but not as a 1153 // 64-bit instruction (so we don't handle PPC::RLWIMI8 here), because 1154 // changing the relative order of the mask operands might change what happens 1155 // to the high-bits of the mask (and, thus, the result). 1156 1157 // Cannot commute if it has a non-zero rotate count. 1158 if (MI.getOperand(3).getImm() != 0) 1159 return nullptr; 1160 1161 // If we have a zero rotate count, we have: 1162 // M = mask(MB,ME) 1163 // Op0 = (Op1 & ~M) | (Op2 & M) 1164 // Change this to: 1165 // M = mask((ME+1)&31, (MB-1)&31) 1166 // Op0 = (Op2 & ~M) | (Op1 & M) 1167 1168 // Swap op1/op2 1169 assert(((OpIdx1 == 1 && OpIdx2 == 2) || (OpIdx1 == 2 && OpIdx2 == 1)) && 1170 "Only the operands 1 and 2 can be swapped in RLSIMI/RLWIMI_rec."); 1171 Register Reg0 = MI.getOperand(0).getReg(); 1172 Register Reg1 = MI.getOperand(1).getReg(); 1173 Register Reg2 = MI.getOperand(2).getReg(); 1174 unsigned SubReg1 = MI.getOperand(1).getSubReg(); 1175 unsigned SubReg2 = MI.getOperand(2).getSubReg(); 1176 bool Reg1IsKill = MI.getOperand(1).isKill(); 1177 bool Reg2IsKill = MI.getOperand(2).isKill(); 1178 bool ChangeReg0 = false; 1179 // If machine instrs are no longer in two-address forms, update 1180 // destination register as well. 1181 if (Reg0 == Reg1) { 1182 // Must be two address instruction! 1183 assert(MI.getDesc().getOperandConstraint(0, MCOI::TIED_TO) && 1184 "Expecting a two-address instruction!"); 1185 assert(MI.getOperand(0).getSubReg() == SubReg1 && "Tied subreg mismatch"); 1186 Reg2IsKill = false; 1187 ChangeReg0 = true; 1188 } 1189 1190 // Masks. 1191 unsigned MB = MI.getOperand(4).getImm(); 1192 unsigned ME = MI.getOperand(5).getImm(); 1193 1194 // We can't commute a trivial mask (there is no way to represent an all-zero 1195 // mask). 1196 if (MB == 0 && ME == 31) 1197 return nullptr; 1198 1199 if (NewMI) { 1200 // Create a new instruction. 1201 Register Reg0 = ChangeReg0 ? Reg2 : MI.getOperand(0).getReg(); 1202 bool Reg0IsDead = MI.getOperand(0).isDead(); 1203 return BuildMI(MF, MI.getDebugLoc(), MI.getDesc()) 1204 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead)) 1205 .addReg(Reg2, getKillRegState(Reg2IsKill)) 1206 .addReg(Reg1, getKillRegState(Reg1IsKill)) 1207 .addImm((ME + 1) & 31) 1208 .addImm((MB - 1) & 31); 1209 } 1210 1211 if (ChangeReg0) { 1212 MI.getOperand(0).setReg(Reg2); 1213 MI.getOperand(0).setSubReg(SubReg2); 1214 } 1215 MI.getOperand(2).setReg(Reg1); 1216 MI.getOperand(1).setReg(Reg2); 1217 MI.getOperand(2).setSubReg(SubReg1); 1218 MI.getOperand(1).setSubReg(SubReg2); 1219 MI.getOperand(2).setIsKill(Reg1IsKill); 1220 MI.getOperand(1).setIsKill(Reg2IsKill); 1221 1222 // Swap the mask around. 1223 MI.getOperand(4).setImm((ME + 1) & 31); 1224 MI.getOperand(5).setImm((MB - 1) & 31); 1225 return &MI; 1226 } 1227 1228 bool PPCInstrInfo::findCommutedOpIndices(const MachineInstr &MI, 1229 unsigned &SrcOpIdx1, 1230 unsigned &SrcOpIdx2) const { 1231 // For VSX A-Type FMA instructions, it is the first two operands that can be 1232 // commuted, however, because the non-encoded tied input operand is listed 1233 // first, the operands to swap are actually the second and third. 1234 1235 int AltOpc = PPC::getAltVSXFMAOpcode(MI.getOpcode()); 1236 if (AltOpc == -1) 1237 return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2); 1238 1239 // The commutable operand indices are 2 and 3. Return them in SrcOpIdx1 1240 // and SrcOpIdx2. 1241 return fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2, 2, 3); 1242 } 1243 1244 void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB, 1245 MachineBasicBlock::iterator MI) const { 1246 // This function is used for scheduling, and the nop wanted here is the type 1247 // that terminates dispatch groups on the POWER cores. 1248 unsigned Directive = Subtarget.getCPUDirective(); 1249 unsigned Opcode; 1250 switch (Directive) { 1251 default: Opcode = PPC::NOP; break; 1252 case PPC::DIR_PWR6: Opcode = PPC::NOP_GT_PWR6; break; 1253 case PPC::DIR_PWR7: Opcode = PPC::NOP_GT_PWR7; break; 1254 case PPC::DIR_PWR8: Opcode = PPC::NOP_GT_PWR7; break; /* FIXME: Update when P8 InstrScheduling model is ready */ 1255 // FIXME: Update when POWER9 scheduling model is ready. 1256 case PPC::DIR_PWR9: Opcode = PPC::NOP_GT_PWR7; break; 1257 } 1258 1259 DebugLoc DL; 1260 BuildMI(MBB, MI, DL, get(Opcode)); 1261 } 1262 1263 /// Return the noop instruction to use for a noop. 1264 MCInst PPCInstrInfo::getNop() const { 1265 MCInst Nop; 1266 Nop.setOpcode(PPC::NOP); 1267 return Nop; 1268 } 1269 1270 // Branch analysis. 1271 // Note: If the condition register is set to CTR or CTR8 then this is a 1272 // BDNZ (imm == 1) or BDZ (imm == 0) branch. 1273 bool PPCInstrInfo::analyzeBranch(MachineBasicBlock &MBB, 1274 MachineBasicBlock *&TBB, 1275 MachineBasicBlock *&FBB, 1276 SmallVectorImpl<MachineOperand> &Cond, 1277 bool AllowModify) const { 1278 bool isPPC64 = Subtarget.isPPC64(); 1279 1280 // If the block has no terminators, it just falls into the block after it. 1281 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); 1282 if (I == MBB.end()) 1283 return false; 1284 1285 if (!isUnpredicatedTerminator(*I)) 1286 return false; 1287 1288 if (AllowModify) { 1289 // If the BB ends with an unconditional branch to the fallthrough BB, 1290 // we eliminate the branch instruction. 1291 if (I->getOpcode() == PPC::B && 1292 MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) { 1293 I->eraseFromParent(); 1294 1295 // We update iterator after deleting the last branch. 1296 I = MBB.getLastNonDebugInstr(); 1297 if (I == MBB.end() || !isUnpredicatedTerminator(*I)) 1298 return false; 1299 } 1300 } 1301 1302 // Get the last instruction in the block. 1303 MachineInstr &LastInst = *I; 1304 1305 // If there is only one terminator instruction, process it. 1306 if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) { 1307 if (LastInst.getOpcode() == PPC::B) { 1308 if (!LastInst.getOperand(0).isMBB()) 1309 return true; 1310 TBB = LastInst.getOperand(0).getMBB(); 1311 return false; 1312 } else if (LastInst.getOpcode() == PPC::BCC) { 1313 if (!LastInst.getOperand(2).isMBB()) 1314 return true; 1315 // Block ends with fall-through condbranch. 1316 TBB = LastInst.getOperand(2).getMBB(); 1317 Cond.push_back(LastInst.getOperand(0)); 1318 Cond.push_back(LastInst.getOperand(1)); 1319 return false; 1320 } else if (LastInst.getOpcode() == PPC::BC) { 1321 if (!LastInst.getOperand(1).isMBB()) 1322 return true; 1323 // Block ends with fall-through condbranch. 1324 TBB = LastInst.getOperand(1).getMBB(); 1325 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); 1326 Cond.push_back(LastInst.getOperand(0)); 1327 return false; 1328 } else if (LastInst.getOpcode() == PPC::BCn) { 1329 if (!LastInst.getOperand(1).isMBB()) 1330 return true; 1331 // Block ends with fall-through condbranch. 1332 TBB = LastInst.getOperand(1).getMBB(); 1333 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET)); 1334 Cond.push_back(LastInst.getOperand(0)); 1335 return false; 1336 } else if (LastInst.getOpcode() == PPC::BDNZ8 || 1337 LastInst.getOpcode() == PPC::BDNZ) { 1338 if (!LastInst.getOperand(0).isMBB()) 1339 return true; 1340 if (DisableCTRLoopAnal) 1341 return true; 1342 TBB = LastInst.getOperand(0).getMBB(); 1343 Cond.push_back(MachineOperand::CreateImm(1)); 1344 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR, 1345 true)); 1346 return false; 1347 } else if (LastInst.getOpcode() == PPC::BDZ8 || 1348 LastInst.getOpcode() == PPC::BDZ) { 1349 if (!LastInst.getOperand(0).isMBB()) 1350 return true; 1351 if (DisableCTRLoopAnal) 1352 return true; 1353 TBB = LastInst.getOperand(0).getMBB(); 1354 Cond.push_back(MachineOperand::CreateImm(0)); 1355 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR, 1356 true)); 1357 return false; 1358 } 1359 1360 // Otherwise, don't know what this is. 1361 return true; 1362 } 1363 1364 // Get the instruction before it if it's a terminator. 1365 MachineInstr &SecondLastInst = *I; 1366 1367 // If there are three terminators, we don't know what sort of block this is. 1368 if (I != MBB.begin() && isUnpredicatedTerminator(*--I)) 1369 return true; 1370 1371 // If the block ends with PPC::B and PPC:BCC, handle it. 1372 if (SecondLastInst.getOpcode() == PPC::BCC && 1373 LastInst.getOpcode() == PPC::B) { 1374 if (!SecondLastInst.getOperand(2).isMBB() || 1375 !LastInst.getOperand(0).isMBB()) 1376 return true; 1377 TBB = SecondLastInst.getOperand(2).getMBB(); 1378 Cond.push_back(SecondLastInst.getOperand(0)); 1379 Cond.push_back(SecondLastInst.getOperand(1)); 1380 FBB = LastInst.getOperand(0).getMBB(); 1381 return false; 1382 } else if (SecondLastInst.getOpcode() == PPC::BC && 1383 LastInst.getOpcode() == PPC::B) { 1384 if (!SecondLastInst.getOperand(1).isMBB() || 1385 !LastInst.getOperand(0).isMBB()) 1386 return true; 1387 TBB = SecondLastInst.getOperand(1).getMBB(); 1388 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET)); 1389 Cond.push_back(SecondLastInst.getOperand(0)); 1390 FBB = LastInst.getOperand(0).getMBB(); 1391 return false; 1392 } else if (SecondLastInst.getOpcode() == PPC::BCn && 1393 LastInst.getOpcode() == PPC::B) { 1394 if (!SecondLastInst.getOperand(1).isMBB() || 1395 !LastInst.getOperand(0).isMBB()) 1396 return true; 1397 TBB = SecondLastInst.getOperand(1).getMBB(); 1398 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_UNSET)); 1399 Cond.push_back(SecondLastInst.getOperand(0)); 1400 FBB = LastInst.getOperand(0).getMBB(); 1401 return false; 1402 } else if ((SecondLastInst.getOpcode() == PPC::BDNZ8 || 1403 SecondLastInst.getOpcode() == PPC::BDNZ) && 1404 LastInst.getOpcode() == PPC::B) { 1405 if (!SecondLastInst.getOperand(0).isMBB() || 1406 !LastInst.getOperand(0).isMBB()) 1407 return true; 1408 if (DisableCTRLoopAnal) 1409 return true; 1410 TBB = SecondLastInst.getOperand(0).getMBB(); 1411 Cond.push_back(MachineOperand::CreateImm(1)); 1412 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR, 1413 true)); 1414 FBB = LastInst.getOperand(0).getMBB(); 1415 return false; 1416 } else if ((SecondLastInst.getOpcode() == PPC::BDZ8 || 1417 SecondLastInst.getOpcode() == PPC::BDZ) && 1418 LastInst.getOpcode() == PPC::B) { 1419 if (!SecondLastInst.getOperand(0).isMBB() || 1420 !LastInst.getOperand(0).isMBB()) 1421 return true; 1422 if (DisableCTRLoopAnal) 1423 return true; 1424 TBB = SecondLastInst.getOperand(0).getMBB(); 1425 Cond.push_back(MachineOperand::CreateImm(0)); 1426 Cond.push_back(MachineOperand::CreateReg(isPPC64 ? PPC::CTR8 : PPC::CTR, 1427 true)); 1428 FBB = LastInst.getOperand(0).getMBB(); 1429 return false; 1430 } 1431 1432 // If the block ends with two PPC:Bs, handle it. The second one is not 1433 // executed, so remove it. 1434 if (SecondLastInst.getOpcode() == PPC::B && LastInst.getOpcode() == PPC::B) { 1435 if (!SecondLastInst.getOperand(0).isMBB()) 1436 return true; 1437 TBB = SecondLastInst.getOperand(0).getMBB(); 1438 I = LastInst; 1439 if (AllowModify) 1440 I->eraseFromParent(); 1441 return false; 1442 } 1443 1444 // Otherwise, can't handle this. 1445 return true; 1446 } 1447 1448 unsigned PPCInstrInfo::removeBranch(MachineBasicBlock &MBB, 1449 int *BytesRemoved) const { 1450 assert(!BytesRemoved && "code size not handled"); 1451 1452 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); 1453 if (I == MBB.end()) 1454 return 0; 1455 1456 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC && 1457 I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn && 1458 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ && 1459 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ) 1460 return 0; 1461 1462 // Remove the branch. 1463 I->eraseFromParent(); 1464 1465 I = MBB.end(); 1466 1467 if (I == MBB.begin()) return 1; 1468 --I; 1469 if (I->getOpcode() != PPC::BCC && 1470 I->getOpcode() != PPC::BC && I->getOpcode() != PPC::BCn && 1471 I->getOpcode() != PPC::BDNZ8 && I->getOpcode() != PPC::BDNZ && 1472 I->getOpcode() != PPC::BDZ8 && I->getOpcode() != PPC::BDZ) 1473 return 1; 1474 1475 // Remove the branch. 1476 I->eraseFromParent(); 1477 return 2; 1478 } 1479 1480 unsigned PPCInstrInfo::insertBranch(MachineBasicBlock &MBB, 1481 MachineBasicBlock *TBB, 1482 MachineBasicBlock *FBB, 1483 ArrayRef<MachineOperand> Cond, 1484 const DebugLoc &DL, 1485 int *BytesAdded) const { 1486 // Shouldn't be a fall through. 1487 assert(TBB && "insertBranch must not be told to insert a fallthrough"); 1488 assert((Cond.size() == 2 || Cond.size() == 0) && 1489 "PPC branch conditions have two components!"); 1490 assert(!BytesAdded && "code size not handled"); 1491 1492 bool isPPC64 = Subtarget.isPPC64(); 1493 1494 // One-way branch. 1495 if (!FBB) { 1496 if (Cond.empty()) // Unconditional branch 1497 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB); 1498 else if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8) 1499 BuildMI(&MBB, DL, get(Cond[0].getImm() ? 1500 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) : 1501 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB); 1502 else if (Cond[0].getImm() == PPC::PRED_BIT_SET) 1503 BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB); 1504 else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET) 1505 BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB); 1506 else // Conditional branch 1507 BuildMI(&MBB, DL, get(PPC::BCC)) 1508 .addImm(Cond[0].getImm()) 1509 .add(Cond[1]) 1510 .addMBB(TBB); 1511 return 1; 1512 } 1513 1514 // Two-way Conditional Branch. 1515 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8) 1516 BuildMI(&MBB, DL, get(Cond[0].getImm() ? 1517 (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) : 1518 (isPPC64 ? PPC::BDZ8 : PPC::BDZ))).addMBB(TBB); 1519 else if (Cond[0].getImm() == PPC::PRED_BIT_SET) 1520 BuildMI(&MBB, DL, get(PPC::BC)).add(Cond[1]).addMBB(TBB); 1521 else if (Cond[0].getImm() == PPC::PRED_BIT_UNSET) 1522 BuildMI(&MBB, DL, get(PPC::BCn)).add(Cond[1]).addMBB(TBB); 1523 else 1524 BuildMI(&MBB, DL, get(PPC::BCC)) 1525 .addImm(Cond[0].getImm()) 1526 .add(Cond[1]) 1527 .addMBB(TBB); 1528 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB); 1529 return 2; 1530 } 1531 1532 // Select analysis. 1533 bool PPCInstrInfo::canInsertSelect(const MachineBasicBlock &MBB, 1534 ArrayRef<MachineOperand> Cond, 1535 Register DstReg, Register TrueReg, 1536 Register FalseReg, int &CondCycles, 1537 int &TrueCycles, int &FalseCycles) const { 1538 if (Cond.size() != 2) 1539 return false; 1540 1541 // If this is really a bdnz-like condition, then it cannot be turned into a 1542 // select. 1543 if (Cond[1].getReg() == PPC::CTR || Cond[1].getReg() == PPC::CTR8) 1544 return false; 1545 1546 // If the conditional branch uses a physical register, then it cannot be 1547 // turned into a select. 1548 if (Register::isPhysicalRegister(Cond[1].getReg())) 1549 return false; 1550 1551 // Check register classes. 1552 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 1553 const TargetRegisterClass *RC = 1554 RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg)); 1555 if (!RC) 1556 return false; 1557 1558 // isel is for regular integer GPRs only. 1559 if (!PPC::GPRCRegClass.hasSubClassEq(RC) && 1560 !PPC::GPRC_NOR0RegClass.hasSubClassEq(RC) && 1561 !PPC::G8RCRegClass.hasSubClassEq(RC) && 1562 !PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) 1563 return false; 1564 1565 // FIXME: These numbers are for the A2, how well they work for other cores is 1566 // an open question. On the A2, the isel instruction has a 2-cycle latency 1567 // but single-cycle throughput. These numbers are used in combination with 1568 // the MispredictPenalty setting from the active SchedMachineModel. 1569 CondCycles = 1; 1570 TrueCycles = 1; 1571 FalseCycles = 1; 1572 1573 return true; 1574 } 1575 1576 void PPCInstrInfo::insertSelect(MachineBasicBlock &MBB, 1577 MachineBasicBlock::iterator MI, 1578 const DebugLoc &dl, Register DestReg, 1579 ArrayRef<MachineOperand> Cond, Register TrueReg, 1580 Register FalseReg) const { 1581 assert(Cond.size() == 2 && 1582 "PPC branch conditions have two components!"); 1583 1584 // Get the register classes. 1585 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 1586 const TargetRegisterClass *RC = 1587 RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg)); 1588 assert(RC && "TrueReg and FalseReg must have overlapping register classes"); 1589 1590 bool Is64Bit = PPC::G8RCRegClass.hasSubClassEq(RC) || 1591 PPC::G8RC_NOX0RegClass.hasSubClassEq(RC); 1592 assert((Is64Bit || 1593 PPC::GPRCRegClass.hasSubClassEq(RC) || 1594 PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) && 1595 "isel is for regular integer GPRs only"); 1596 1597 unsigned OpCode = Is64Bit ? PPC::ISEL8 : PPC::ISEL; 1598 auto SelectPred = static_cast<PPC::Predicate>(Cond[0].getImm()); 1599 1600 unsigned SubIdx = 0; 1601 bool SwapOps = false; 1602 switch (SelectPred) { 1603 case PPC::PRED_EQ: 1604 case PPC::PRED_EQ_MINUS: 1605 case PPC::PRED_EQ_PLUS: 1606 SubIdx = PPC::sub_eq; SwapOps = false; break; 1607 case PPC::PRED_NE: 1608 case PPC::PRED_NE_MINUS: 1609 case PPC::PRED_NE_PLUS: 1610 SubIdx = PPC::sub_eq; SwapOps = true; break; 1611 case PPC::PRED_LT: 1612 case PPC::PRED_LT_MINUS: 1613 case PPC::PRED_LT_PLUS: 1614 SubIdx = PPC::sub_lt; SwapOps = false; break; 1615 case PPC::PRED_GE: 1616 case PPC::PRED_GE_MINUS: 1617 case PPC::PRED_GE_PLUS: 1618 SubIdx = PPC::sub_lt; SwapOps = true; break; 1619 case PPC::PRED_GT: 1620 case PPC::PRED_GT_MINUS: 1621 case PPC::PRED_GT_PLUS: 1622 SubIdx = PPC::sub_gt; SwapOps = false; break; 1623 case PPC::PRED_LE: 1624 case PPC::PRED_LE_MINUS: 1625 case PPC::PRED_LE_PLUS: 1626 SubIdx = PPC::sub_gt; SwapOps = true; break; 1627 case PPC::PRED_UN: 1628 case PPC::PRED_UN_MINUS: 1629 case PPC::PRED_UN_PLUS: 1630 SubIdx = PPC::sub_un; SwapOps = false; break; 1631 case PPC::PRED_NU: 1632 case PPC::PRED_NU_MINUS: 1633 case PPC::PRED_NU_PLUS: 1634 SubIdx = PPC::sub_un; SwapOps = true; break; 1635 case PPC::PRED_BIT_SET: SubIdx = 0; SwapOps = false; break; 1636 case PPC::PRED_BIT_UNSET: SubIdx = 0; SwapOps = true; break; 1637 } 1638 1639 Register FirstReg = SwapOps ? FalseReg : TrueReg, 1640 SecondReg = SwapOps ? TrueReg : FalseReg; 1641 1642 // The first input register of isel cannot be r0. If it is a member 1643 // of a register class that can be r0, then copy it first (the 1644 // register allocator should eliminate the copy). 1645 if (MRI.getRegClass(FirstReg)->contains(PPC::R0) || 1646 MRI.getRegClass(FirstReg)->contains(PPC::X0)) { 1647 const TargetRegisterClass *FirstRC = 1648 MRI.getRegClass(FirstReg)->contains(PPC::X0) ? 1649 &PPC::G8RC_NOX0RegClass : &PPC::GPRC_NOR0RegClass; 1650 Register OldFirstReg = FirstReg; 1651 FirstReg = MRI.createVirtualRegister(FirstRC); 1652 BuildMI(MBB, MI, dl, get(TargetOpcode::COPY), FirstReg) 1653 .addReg(OldFirstReg); 1654 } 1655 1656 BuildMI(MBB, MI, dl, get(OpCode), DestReg) 1657 .addReg(FirstReg).addReg(SecondReg) 1658 .addReg(Cond[1].getReg(), 0, SubIdx); 1659 } 1660 1661 static unsigned getCRBitValue(unsigned CRBit) { 1662 unsigned Ret = 4; 1663 if (CRBit == PPC::CR0LT || CRBit == PPC::CR1LT || 1664 CRBit == PPC::CR2LT || CRBit == PPC::CR3LT || 1665 CRBit == PPC::CR4LT || CRBit == PPC::CR5LT || 1666 CRBit == PPC::CR6LT || CRBit == PPC::CR7LT) 1667 Ret = 3; 1668 if (CRBit == PPC::CR0GT || CRBit == PPC::CR1GT || 1669 CRBit == PPC::CR2GT || CRBit == PPC::CR3GT || 1670 CRBit == PPC::CR4GT || CRBit == PPC::CR5GT || 1671 CRBit == PPC::CR6GT || CRBit == PPC::CR7GT) 1672 Ret = 2; 1673 if (CRBit == PPC::CR0EQ || CRBit == PPC::CR1EQ || 1674 CRBit == PPC::CR2EQ || CRBit == PPC::CR3EQ || 1675 CRBit == PPC::CR4EQ || CRBit == PPC::CR5EQ || 1676 CRBit == PPC::CR6EQ || CRBit == PPC::CR7EQ) 1677 Ret = 1; 1678 if (CRBit == PPC::CR0UN || CRBit == PPC::CR1UN || 1679 CRBit == PPC::CR2UN || CRBit == PPC::CR3UN || 1680 CRBit == PPC::CR4UN || CRBit == PPC::CR5UN || 1681 CRBit == PPC::CR6UN || CRBit == PPC::CR7UN) 1682 Ret = 0; 1683 1684 assert(Ret != 4 && "Invalid CR bit register"); 1685 return Ret; 1686 } 1687 1688 void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB, 1689 MachineBasicBlock::iterator I, 1690 const DebugLoc &DL, MCRegister DestReg, 1691 MCRegister SrcReg, bool KillSrc) const { 1692 // We can end up with self copies and similar things as a result of VSX copy 1693 // legalization. Promote them here. 1694 const TargetRegisterInfo *TRI = &getRegisterInfo(); 1695 if (PPC::F8RCRegClass.contains(DestReg) && 1696 PPC::VSRCRegClass.contains(SrcReg)) { 1697 MCRegister SuperReg = 1698 TRI->getMatchingSuperReg(DestReg, PPC::sub_64, &PPC::VSRCRegClass); 1699 1700 if (VSXSelfCopyCrash && SrcReg == SuperReg) 1701 llvm_unreachable("nop VSX copy"); 1702 1703 DestReg = SuperReg; 1704 } else if (PPC::F8RCRegClass.contains(SrcReg) && 1705 PPC::VSRCRegClass.contains(DestReg)) { 1706 MCRegister SuperReg = 1707 TRI->getMatchingSuperReg(SrcReg, PPC::sub_64, &PPC::VSRCRegClass); 1708 1709 if (VSXSelfCopyCrash && DestReg == SuperReg) 1710 llvm_unreachable("nop VSX copy"); 1711 1712 SrcReg = SuperReg; 1713 } 1714 1715 // Different class register copy 1716 if (PPC::CRBITRCRegClass.contains(SrcReg) && 1717 PPC::GPRCRegClass.contains(DestReg)) { 1718 MCRegister CRReg = getCRFromCRBit(SrcReg); 1719 BuildMI(MBB, I, DL, get(PPC::MFOCRF), DestReg).addReg(CRReg); 1720 getKillRegState(KillSrc); 1721 // Rotate the CR bit in the CR fields to be the least significant bit and 1722 // then mask with 0x1 (MB = ME = 31). 1723 BuildMI(MBB, I, DL, get(PPC::RLWINM), DestReg) 1724 .addReg(DestReg, RegState::Kill) 1725 .addImm(TRI->getEncodingValue(CRReg) * 4 + (4 - getCRBitValue(SrcReg))) 1726 .addImm(31) 1727 .addImm(31); 1728 return; 1729 } else if (PPC::CRRCRegClass.contains(SrcReg) && 1730 (PPC::G8RCRegClass.contains(DestReg) || 1731 PPC::GPRCRegClass.contains(DestReg))) { 1732 bool Is64Bit = PPC::G8RCRegClass.contains(DestReg); 1733 unsigned MvCode = Is64Bit ? PPC::MFOCRF8 : PPC::MFOCRF; 1734 unsigned ShCode = Is64Bit ? PPC::RLWINM8 : PPC::RLWINM; 1735 unsigned CRNum = TRI->getEncodingValue(SrcReg); 1736 BuildMI(MBB, I, DL, get(MvCode), DestReg).addReg(SrcReg); 1737 getKillRegState(KillSrc); 1738 if (CRNum == 7) 1739 return; 1740 // Shift the CR bits to make the CR field in the lowest 4 bits of GRC. 1741 BuildMI(MBB, I, DL, get(ShCode), DestReg) 1742 .addReg(DestReg, RegState::Kill) 1743 .addImm(CRNum * 4 + 4) 1744 .addImm(28) 1745 .addImm(31); 1746 return; 1747 } else if (PPC::G8RCRegClass.contains(SrcReg) && 1748 PPC::VSFRCRegClass.contains(DestReg)) { 1749 assert(Subtarget.hasDirectMove() && 1750 "Subtarget doesn't support directmove, don't know how to copy."); 1751 BuildMI(MBB, I, DL, get(PPC::MTVSRD), DestReg).addReg(SrcReg); 1752 NumGPRtoVSRSpill++; 1753 getKillRegState(KillSrc); 1754 return; 1755 } else if (PPC::VSFRCRegClass.contains(SrcReg) && 1756 PPC::G8RCRegClass.contains(DestReg)) { 1757 assert(Subtarget.hasDirectMove() && 1758 "Subtarget doesn't support directmove, don't know how to copy."); 1759 BuildMI(MBB, I, DL, get(PPC::MFVSRD), DestReg).addReg(SrcReg); 1760 getKillRegState(KillSrc); 1761 return; 1762 } else if (PPC::SPERCRegClass.contains(SrcReg) && 1763 PPC::GPRCRegClass.contains(DestReg)) { 1764 BuildMI(MBB, I, DL, get(PPC::EFSCFD), DestReg).addReg(SrcReg); 1765 getKillRegState(KillSrc); 1766 return; 1767 } else if (PPC::GPRCRegClass.contains(SrcReg) && 1768 PPC::SPERCRegClass.contains(DestReg)) { 1769 BuildMI(MBB, I, DL, get(PPC::EFDCFS), DestReg).addReg(SrcReg); 1770 getKillRegState(KillSrc); 1771 return; 1772 } 1773 1774 unsigned Opc; 1775 if (PPC::GPRCRegClass.contains(DestReg, SrcReg)) 1776 Opc = PPC::OR; 1777 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg)) 1778 Opc = PPC::OR8; 1779 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg)) 1780 Opc = PPC::FMR; 1781 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg)) 1782 Opc = PPC::MCRF; 1783 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg)) 1784 Opc = PPC::VOR; 1785 else if (PPC::VSRCRegClass.contains(DestReg, SrcReg)) 1786 // There are two different ways this can be done: 1787 // 1. xxlor : This has lower latency (on the P7), 2 cycles, but can only 1788 // issue in VSU pipeline 0. 1789 // 2. xmovdp/xmovsp: This has higher latency (on the P7), 6 cycles, but 1790 // can go to either pipeline. 1791 // We'll always use xxlor here, because in practically all cases where 1792 // copies are generated, they are close enough to some use that the 1793 // lower-latency form is preferable. 1794 Opc = PPC::XXLOR; 1795 else if (PPC::VSFRCRegClass.contains(DestReg, SrcReg) || 1796 PPC::VSSRCRegClass.contains(DestReg, SrcReg)) 1797 Opc = (Subtarget.hasP9Vector()) ? PPC::XSCPSGNDP : PPC::XXLORf; 1798 else if (Subtarget.pairedVectorMemops() && 1799 PPC::VSRpRCRegClass.contains(DestReg, SrcReg)) { 1800 if (SrcReg > PPC::VSRp15) 1801 SrcReg = PPC::V0 + (SrcReg - PPC::VSRp16) * 2; 1802 else 1803 SrcReg = PPC::VSL0 + (SrcReg - PPC::VSRp0) * 2; 1804 if (DestReg > PPC::VSRp15) 1805 DestReg = PPC::V0 + (DestReg - PPC::VSRp16) * 2; 1806 else 1807 DestReg = PPC::VSL0 + (DestReg - PPC::VSRp0) * 2; 1808 BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg). 1809 addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc)); 1810 BuildMI(MBB, I, DL, get(PPC::XXLOR), DestReg + 1). 1811 addReg(SrcReg + 1).addReg(SrcReg + 1, getKillRegState(KillSrc)); 1812 return; 1813 } 1814 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg)) 1815 Opc = PPC::CROR; 1816 else if (PPC::SPERCRegClass.contains(DestReg, SrcReg)) 1817 Opc = PPC::EVOR; 1818 else if ((PPC::ACCRCRegClass.contains(DestReg) || 1819 PPC::UACCRCRegClass.contains(DestReg)) && 1820 (PPC::ACCRCRegClass.contains(SrcReg) || 1821 PPC::UACCRCRegClass.contains(SrcReg))) { 1822 // If primed, de-prime the source register, copy the individual registers 1823 // and prime the destination if needed. The vector subregisters are 1824 // vs[(u)acc * 4] - vs[(u)acc * 4 + 3]. If the copy is not a kill and the 1825 // source is primed, we need to re-prime it after the copy as well. 1826 PPCRegisterInfo::emitAccCopyInfo(MBB, DestReg, SrcReg); 1827 bool DestPrimed = PPC::ACCRCRegClass.contains(DestReg); 1828 bool SrcPrimed = PPC::ACCRCRegClass.contains(SrcReg); 1829 MCRegister VSLSrcReg = 1830 PPC::VSL0 + (SrcReg - (SrcPrimed ? PPC::ACC0 : PPC::UACC0)) * 4; 1831 MCRegister VSLDestReg = 1832 PPC::VSL0 + (DestReg - (DestPrimed ? PPC::ACC0 : PPC::UACC0)) * 4; 1833 if (SrcPrimed) 1834 BuildMI(MBB, I, DL, get(PPC::XXMFACC), SrcReg).addReg(SrcReg); 1835 for (unsigned Idx = 0; Idx < 4; Idx++) 1836 BuildMI(MBB, I, DL, get(PPC::XXLOR), VSLDestReg + Idx) 1837 .addReg(VSLSrcReg + Idx) 1838 .addReg(VSLSrcReg + Idx, getKillRegState(KillSrc)); 1839 if (DestPrimed) 1840 BuildMI(MBB, I, DL, get(PPC::XXMTACC), DestReg).addReg(DestReg); 1841 if (SrcPrimed && !KillSrc) 1842 BuildMI(MBB, I, DL, get(PPC::XXMTACC), SrcReg).addReg(SrcReg); 1843 return; 1844 } else if (PPC::G8pRCRegClass.contains(DestReg) && 1845 PPC::G8pRCRegClass.contains(SrcReg)) { 1846 // TODO: Handle G8RC to G8pRC (and vice versa) copy. 1847 unsigned DestRegIdx = DestReg - PPC::G8p0; 1848 MCRegister DestRegSub0 = PPC::X0 + 2 * DestRegIdx; 1849 MCRegister DestRegSub1 = PPC::X0 + 2 * DestRegIdx + 1; 1850 unsigned SrcRegIdx = SrcReg - PPC::G8p0; 1851 MCRegister SrcRegSub0 = PPC::X0 + 2 * SrcRegIdx; 1852 MCRegister SrcRegSub1 = PPC::X0 + 2 * SrcRegIdx + 1; 1853 BuildMI(MBB, I, DL, get(PPC::OR8), DestRegSub0) 1854 .addReg(SrcRegSub0) 1855 .addReg(SrcRegSub0, getKillRegState(KillSrc)); 1856 BuildMI(MBB, I, DL, get(PPC::OR8), DestRegSub1) 1857 .addReg(SrcRegSub1) 1858 .addReg(SrcRegSub1, getKillRegState(KillSrc)); 1859 return; 1860 } else 1861 llvm_unreachable("Impossible reg-to-reg copy"); 1862 1863 const MCInstrDesc &MCID = get(Opc); 1864 if (MCID.getNumOperands() == 3) 1865 BuildMI(MBB, I, DL, MCID, DestReg) 1866 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc)); 1867 else 1868 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc)); 1869 } 1870 1871 unsigned PPCInstrInfo::getSpillIndex(const TargetRegisterClass *RC) const { 1872 int OpcodeIndex = 0; 1873 1874 if (PPC::GPRCRegClass.hasSubClassEq(RC) || 1875 PPC::GPRC_NOR0RegClass.hasSubClassEq(RC)) { 1876 OpcodeIndex = SOK_Int4Spill; 1877 } else if (PPC::G8RCRegClass.hasSubClassEq(RC) || 1878 PPC::G8RC_NOX0RegClass.hasSubClassEq(RC)) { 1879 OpcodeIndex = SOK_Int8Spill; 1880 } else if (PPC::F8RCRegClass.hasSubClassEq(RC)) { 1881 OpcodeIndex = SOK_Float8Spill; 1882 } else if (PPC::F4RCRegClass.hasSubClassEq(RC)) { 1883 OpcodeIndex = SOK_Float4Spill; 1884 } else if (PPC::SPERCRegClass.hasSubClassEq(RC)) { 1885 OpcodeIndex = SOK_SPESpill; 1886 } else if (PPC::CRRCRegClass.hasSubClassEq(RC)) { 1887 OpcodeIndex = SOK_CRSpill; 1888 } else if (PPC::CRBITRCRegClass.hasSubClassEq(RC)) { 1889 OpcodeIndex = SOK_CRBitSpill; 1890 } else if (PPC::VRRCRegClass.hasSubClassEq(RC)) { 1891 OpcodeIndex = SOK_VRVectorSpill; 1892 } else if (PPC::VSRCRegClass.hasSubClassEq(RC)) { 1893 OpcodeIndex = SOK_VSXVectorSpill; 1894 } else if (PPC::VSFRCRegClass.hasSubClassEq(RC)) { 1895 OpcodeIndex = SOK_VectorFloat8Spill; 1896 } else if (PPC::VSSRCRegClass.hasSubClassEq(RC)) { 1897 OpcodeIndex = SOK_VectorFloat4Spill; 1898 } else if (PPC::SPILLTOVSRRCRegClass.hasSubClassEq(RC)) { 1899 OpcodeIndex = SOK_SpillToVSR; 1900 } else if (PPC::ACCRCRegClass.hasSubClassEq(RC)) { 1901 assert(Subtarget.pairedVectorMemops() && 1902 "Register unexpected when paired memops are disabled."); 1903 OpcodeIndex = SOK_AccumulatorSpill; 1904 } else if (PPC::UACCRCRegClass.hasSubClassEq(RC)) { 1905 assert(Subtarget.pairedVectorMemops() && 1906 "Register unexpected when paired memops are disabled."); 1907 OpcodeIndex = SOK_UAccumulatorSpill; 1908 } else if (PPC::VSRpRCRegClass.hasSubClassEq(RC)) { 1909 assert(Subtarget.pairedVectorMemops() && 1910 "Register unexpected when paired memops are disabled."); 1911 OpcodeIndex = SOK_PairedVecSpill; 1912 } else if (PPC::G8pRCRegClass.hasSubClassEq(RC)) { 1913 OpcodeIndex = SOK_PairedG8Spill; 1914 } else { 1915 llvm_unreachable("Unknown regclass!"); 1916 } 1917 return OpcodeIndex; 1918 } 1919 1920 unsigned 1921 PPCInstrInfo::getStoreOpcodeForSpill(const TargetRegisterClass *RC) const { 1922 const unsigned *OpcodesForSpill = getStoreOpcodesForSpillArray(); 1923 return OpcodesForSpill[getSpillIndex(RC)]; 1924 } 1925 1926 unsigned 1927 PPCInstrInfo::getLoadOpcodeForSpill(const TargetRegisterClass *RC) const { 1928 const unsigned *OpcodesForSpill = getLoadOpcodesForSpillArray(); 1929 return OpcodesForSpill[getSpillIndex(RC)]; 1930 } 1931 1932 void PPCInstrInfo::StoreRegToStackSlot( 1933 MachineFunction &MF, unsigned SrcReg, bool isKill, int FrameIdx, 1934 const TargetRegisterClass *RC, 1935 SmallVectorImpl<MachineInstr *> &NewMIs) const { 1936 unsigned Opcode = getStoreOpcodeForSpill(RC); 1937 DebugLoc DL; 1938 1939 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 1940 FuncInfo->setHasSpills(); 1941 1942 NewMIs.push_back(addFrameReference( 1943 BuildMI(MF, DL, get(Opcode)).addReg(SrcReg, getKillRegState(isKill)), 1944 FrameIdx)); 1945 1946 if (PPC::CRRCRegClass.hasSubClassEq(RC) || 1947 PPC::CRBITRCRegClass.hasSubClassEq(RC)) 1948 FuncInfo->setSpillsCR(); 1949 1950 if (isXFormMemOp(Opcode)) 1951 FuncInfo->setHasNonRISpills(); 1952 } 1953 1954 void PPCInstrInfo::storeRegToStackSlotNoUpd( 1955 MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg, 1956 bool isKill, int FrameIdx, const TargetRegisterClass *RC, 1957 const TargetRegisterInfo *TRI) const { 1958 MachineFunction &MF = *MBB.getParent(); 1959 SmallVector<MachineInstr *, 4> NewMIs; 1960 1961 StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs); 1962 1963 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) 1964 MBB.insert(MI, NewMIs[i]); 1965 1966 const MachineFrameInfo &MFI = MF.getFrameInfo(); 1967 MachineMemOperand *MMO = MF.getMachineMemOperand( 1968 MachinePointerInfo::getFixedStack(MF, FrameIdx), 1969 MachineMemOperand::MOStore, MFI.getObjectSize(FrameIdx), 1970 MFI.getObjectAlign(FrameIdx)); 1971 NewMIs.back()->addMemOperand(MF, MMO); 1972 } 1973 1974 void PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, 1975 MachineBasicBlock::iterator MI, 1976 Register SrcReg, bool isKill, 1977 int FrameIdx, 1978 const TargetRegisterClass *RC, 1979 const TargetRegisterInfo *TRI) const { 1980 // We need to avoid a situation in which the value from a VRRC register is 1981 // spilled using an Altivec instruction and reloaded into a VSRC register 1982 // using a VSX instruction. The issue with this is that the VSX 1983 // load/store instructions swap the doublewords in the vector and the Altivec 1984 // ones don't. The register classes on the spill/reload may be different if 1985 // the register is defined using an Altivec instruction and is then used by a 1986 // VSX instruction. 1987 RC = updatedRC(RC); 1988 storeRegToStackSlotNoUpd(MBB, MI, SrcReg, isKill, FrameIdx, RC, TRI); 1989 } 1990 1991 void PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, const DebugLoc &DL, 1992 unsigned DestReg, int FrameIdx, 1993 const TargetRegisterClass *RC, 1994 SmallVectorImpl<MachineInstr *> &NewMIs) 1995 const { 1996 unsigned Opcode = getLoadOpcodeForSpill(RC); 1997 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(Opcode), DestReg), 1998 FrameIdx)); 1999 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2000 2001 if (PPC::CRRCRegClass.hasSubClassEq(RC) || 2002 PPC::CRBITRCRegClass.hasSubClassEq(RC)) 2003 FuncInfo->setSpillsCR(); 2004 2005 if (isXFormMemOp(Opcode)) 2006 FuncInfo->setHasNonRISpills(); 2007 } 2008 2009 void PPCInstrInfo::loadRegFromStackSlotNoUpd( 2010 MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, 2011 int FrameIdx, const TargetRegisterClass *RC, 2012 const TargetRegisterInfo *TRI) const { 2013 MachineFunction &MF = *MBB.getParent(); 2014 SmallVector<MachineInstr*, 4> NewMIs; 2015 DebugLoc DL; 2016 if (MI != MBB.end()) DL = MI->getDebugLoc(); 2017 2018 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); 2019 FuncInfo->setHasSpills(); 2020 2021 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs); 2022 2023 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) 2024 MBB.insert(MI, NewMIs[i]); 2025 2026 const MachineFrameInfo &MFI = MF.getFrameInfo(); 2027 MachineMemOperand *MMO = MF.getMachineMemOperand( 2028 MachinePointerInfo::getFixedStack(MF, FrameIdx), 2029 MachineMemOperand::MOLoad, MFI.getObjectSize(FrameIdx), 2030 MFI.getObjectAlign(FrameIdx)); 2031 NewMIs.back()->addMemOperand(MF, MMO); 2032 } 2033 2034 void PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, 2035 MachineBasicBlock::iterator MI, 2036 Register DestReg, int FrameIdx, 2037 const TargetRegisterClass *RC, 2038 const TargetRegisterInfo *TRI) const { 2039 // We need to avoid a situation in which the value from a VRRC register is 2040 // spilled using an Altivec instruction and reloaded into a VSRC register 2041 // using a VSX instruction. The issue with this is that the VSX 2042 // load/store instructions swap the doublewords in the vector and the Altivec 2043 // ones don't. The register classes on the spill/reload may be different if 2044 // the register is defined using an Altivec instruction and is then used by a 2045 // VSX instruction. 2046 RC = updatedRC(RC); 2047 2048 loadRegFromStackSlotNoUpd(MBB, MI, DestReg, FrameIdx, RC, TRI); 2049 } 2050 2051 bool PPCInstrInfo:: 2052 reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { 2053 assert(Cond.size() == 2 && "Invalid PPC branch opcode!"); 2054 if (Cond[1].getReg() == PPC::CTR8 || Cond[1].getReg() == PPC::CTR) 2055 Cond[0].setImm(Cond[0].getImm() == 0 ? 1 : 0); 2056 else 2057 // Leave the CR# the same, but invert the condition. 2058 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm())); 2059 return false; 2060 } 2061 2062 // For some instructions, it is legal to fold ZERO into the RA register field. 2063 // This function performs that fold by replacing the operand with PPC::ZERO, 2064 // it does not consider whether the load immediate zero is no longer in use. 2065 bool PPCInstrInfo::onlyFoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, 2066 Register Reg) const { 2067 // A zero immediate should always be loaded with a single li. 2068 unsigned DefOpc = DefMI.getOpcode(); 2069 if (DefOpc != PPC::LI && DefOpc != PPC::LI8) 2070 return false; 2071 if (!DefMI.getOperand(1).isImm()) 2072 return false; 2073 if (DefMI.getOperand(1).getImm() != 0) 2074 return false; 2075 2076 // Note that we cannot here invert the arguments of an isel in order to fold 2077 // a ZERO into what is presented as the second argument. All we have here 2078 // is the condition bit, and that might come from a CR-logical bit operation. 2079 2080 const MCInstrDesc &UseMCID = UseMI.getDesc(); 2081 2082 // Only fold into real machine instructions. 2083 if (UseMCID.isPseudo()) 2084 return false; 2085 2086 // We need to find which of the User's operands is to be folded, that will be 2087 // the operand that matches the given register ID. 2088 unsigned UseIdx; 2089 for (UseIdx = 0; UseIdx < UseMI.getNumOperands(); ++UseIdx) 2090 if (UseMI.getOperand(UseIdx).isReg() && 2091 UseMI.getOperand(UseIdx).getReg() == Reg) 2092 break; 2093 2094 assert(UseIdx < UseMI.getNumOperands() && "Cannot find Reg in UseMI"); 2095 assert(UseIdx < UseMCID.getNumOperands() && "No operand description for Reg"); 2096 2097 const MCOperandInfo *UseInfo = &UseMCID.OpInfo[UseIdx]; 2098 2099 // We can fold the zero if this register requires a GPRC_NOR0/G8RC_NOX0 2100 // register (which might also be specified as a pointer class kind). 2101 if (UseInfo->isLookupPtrRegClass()) { 2102 if (UseInfo->RegClass /* Kind */ != 1) 2103 return false; 2104 } else { 2105 if (UseInfo->RegClass != PPC::GPRC_NOR0RegClassID && 2106 UseInfo->RegClass != PPC::G8RC_NOX0RegClassID) 2107 return false; 2108 } 2109 2110 // Make sure this is not tied to an output register (or otherwise 2111 // constrained). This is true for ST?UX registers, for example, which 2112 // are tied to their output registers. 2113 if (UseInfo->Constraints != 0) 2114 return false; 2115 2116 MCRegister ZeroReg; 2117 if (UseInfo->isLookupPtrRegClass()) { 2118 bool isPPC64 = Subtarget.isPPC64(); 2119 ZeroReg = isPPC64 ? PPC::ZERO8 : PPC::ZERO; 2120 } else { 2121 ZeroReg = UseInfo->RegClass == PPC::G8RC_NOX0RegClassID ? 2122 PPC::ZERO8 : PPC::ZERO; 2123 } 2124 2125 UseMI.getOperand(UseIdx).setReg(ZeroReg); 2126 return true; 2127 } 2128 2129 // Folds zero into instructions which have a load immediate zero as an operand 2130 // but also recognize zero as immediate zero. If the definition of the load 2131 // has no more users it is deleted. 2132 bool PPCInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, 2133 Register Reg, MachineRegisterInfo *MRI) const { 2134 bool Changed = onlyFoldImmediate(UseMI, DefMI, Reg); 2135 if (MRI->use_nodbg_empty(Reg)) 2136 DefMI.eraseFromParent(); 2137 return Changed; 2138 } 2139 2140 static bool MBBDefinesCTR(MachineBasicBlock &MBB) { 2141 for (MachineBasicBlock::iterator I = MBB.begin(), IE = MBB.end(); 2142 I != IE; ++I) 2143 if (I->definesRegister(PPC::CTR) || I->definesRegister(PPC::CTR8)) 2144 return true; 2145 return false; 2146 } 2147 2148 // We should make sure that, if we're going to predicate both sides of a 2149 // condition (a diamond), that both sides don't define the counter register. We 2150 // can predicate counter-decrement-based branches, but while that predicates 2151 // the branching, it does not predicate the counter decrement. If we tried to 2152 // merge the triangle into one predicated block, we'd decrement the counter 2153 // twice. 2154 bool PPCInstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB, 2155 unsigned NumT, unsigned ExtraT, 2156 MachineBasicBlock &FMBB, 2157 unsigned NumF, unsigned ExtraF, 2158 BranchProbability Probability) const { 2159 return !(MBBDefinesCTR(TMBB) && MBBDefinesCTR(FMBB)); 2160 } 2161 2162 2163 bool PPCInstrInfo::isPredicated(const MachineInstr &MI) const { 2164 // The predicated branches are identified by their type, not really by the 2165 // explicit presence of a predicate. Furthermore, some of them can be 2166 // predicated more than once. Because if conversion won't try to predicate 2167 // any instruction which already claims to be predicated (by returning true 2168 // here), always return false. In doing so, we let isPredicable() be the 2169 // final word on whether not the instruction can be (further) predicated. 2170 2171 return false; 2172 } 2173 2174 bool PPCInstrInfo::isSchedulingBoundary(const MachineInstr &MI, 2175 const MachineBasicBlock *MBB, 2176 const MachineFunction &MF) const { 2177 // Set MFFS and MTFSF as scheduling boundary to avoid unexpected code motion 2178 // across them, since some FP operations may change content of FPSCR. 2179 // TODO: Model FPSCR in PPC instruction definitions and remove the workaround 2180 if (MI.getOpcode() == PPC::MFFS || MI.getOpcode() == PPC::MTFSF) 2181 return true; 2182 return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF); 2183 } 2184 2185 bool PPCInstrInfo::PredicateInstruction(MachineInstr &MI, 2186 ArrayRef<MachineOperand> Pred) const { 2187 unsigned OpC = MI.getOpcode(); 2188 if (OpC == PPC::BLR || OpC == PPC::BLR8) { 2189 if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) { 2190 bool isPPC64 = Subtarget.isPPC64(); 2191 MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZLR8 : PPC::BDNZLR) 2192 : (isPPC64 ? PPC::BDZLR8 : PPC::BDZLR))); 2193 // Need add Def and Use for CTR implicit operand. 2194 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2195 .addReg(Pred[1].getReg(), RegState::Implicit) 2196 .addReg(Pred[1].getReg(), RegState::ImplicitDefine); 2197 } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) { 2198 MI.setDesc(get(PPC::BCLR)); 2199 MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]); 2200 } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) { 2201 MI.setDesc(get(PPC::BCLRn)); 2202 MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]); 2203 } else { 2204 MI.setDesc(get(PPC::BCCLR)); 2205 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2206 .addImm(Pred[0].getImm()) 2207 .add(Pred[1]); 2208 } 2209 2210 return true; 2211 } else if (OpC == PPC::B) { 2212 if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) { 2213 bool isPPC64 = Subtarget.isPPC64(); 2214 MI.setDesc(get(Pred[0].getImm() ? (isPPC64 ? PPC::BDNZ8 : PPC::BDNZ) 2215 : (isPPC64 ? PPC::BDZ8 : PPC::BDZ))); 2216 // Need add Def and Use for CTR implicit operand. 2217 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2218 .addReg(Pred[1].getReg(), RegState::Implicit) 2219 .addReg(Pred[1].getReg(), RegState::ImplicitDefine); 2220 } else if (Pred[0].getImm() == PPC::PRED_BIT_SET) { 2221 MachineBasicBlock *MBB = MI.getOperand(0).getMBB(); 2222 MI.RemoveOperand(0); 2223 2224 MI.setDesc(get(PPC::BC)); 2225 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2226 .add(Pred[1]) 2227 .addMBB(MBB); 2228 } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) { 2229 MachineBasicBlock *MBB = MI.getOperand(0).getMBB(); 2230 MI.RemoveOperand(0); 2231 2232 MI.setDesc(get(PPC::BCn)); 2233 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2234 .add(Pred[1]) 2235 .addMBB(MBB); 2236 } else { 2237 MachineBasicBlock *MBB = MI.getOperand(0).getMBB(); 2238 MI.RemoveOperand(0); 2239 2240 MI.setDesc(get(PPC::BCC)); 2241 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2242 .addImm(Pred[0].getImm()) 2243 .add(Pred[1]) 2244 .addMBB(MBB); 2245 } 2246 2247 return true; 2248 } else if (OpC == PPC::BCTR || OpC == PPC::BCTR8 || OpC == PPC::BCTRL || 2249 OpC == PPC::BCTRL8 || OpC == PPC::BCTRL_RM || 2250 OpC == PPC::BCTRL8_RM) { 2251 if (Pred[1].getReg() == PPC::CTR8 || Pred[1].getReg() == PPC::CTR) 2252 llvm_unreachable("Cannot predicate bctr[l] on the ctr register"); 2253 2254 bool setLR = OpC == PPC::BCTRL || OpC == PPC::BCTRL8 || 2255 OpC == PPC::BCTRL_RM || OpC == PPC::BCTRL8_RM; 2256 bool isPPC64 = Subtarget.isPPC64(); 2257 2258 if (Pred[0].getImm() == PPC::PRED_BIT_SET) { 2259 MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8 : PPC::BCCTR8) 2260 : (setLR ? PPC::BCCTRL : PPC::BCCTR))); 2261 MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]); 2262 } else if (Pred[0].getImm() == PPC::PRED_BIT_UNSET) { 2263 MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCTRL8n : PPC::BCCTR8n) 2264 : (setLR ? PPC::BCCTRLn : PPC::BCCTRn))); 2265 MachineInstrBuilder(*MI.getParent()->getParent(), MI).add(Pred[1]); 2266 } else { 2267 MI.setDesc(get(isPPC64 ? (setLR ? PPC::BCCCTRL8 : PPC::BCCCTR8) 2268 : (setLR ? PPC::BCCCTRL : PPC::BCCCTR))); 2269 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2270 .addImm(Pred[0].getImm()) 2271 .add(Pred[1]); 2272 } 2273 2274 // Need add Def and Use for LR implicit operand. 2275 if (setLR) 2276 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2277 .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::Implicit) 2278 .addReg(isPPC64 ? PPC::LR8 : PPC::LR, RegState::ImplicitDefine); 2279 if (OpC == PPC::BCTRL_RM || OpC == PPC::BCTRL8_RM) 2280 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 2281 .addReg(PPC::RM, RegState::ImplicitDefine); 2282 2283 return true; 2284 } 2285 2286 return false; 2287 } 2288 2289 bool PPCInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1, 2290 ArrayRef<MachineOperand> Pred2) const { 2291 assert(Pred1.size() == 2 && "Invalid PPC first predicate"); 2292 assert(Pred2.size() == 2 && "Invalid PPC second predicate"); 2293 2294 if (Pred1[1].getReg() == PPC::CTR8 || Pred1[1].getReg() == PPC::CTR) 2295 return false; 2296 if (Pred2[1].getReg() == PPC::CTR8 || Pred2[1].getReg() == PPC::CTR) 2297 return false; 2298 2299 // P1 can only subsume P2 if they test the same condition register. 2300 if (Pred1[1].getReg() != Pred2[1].getReg()) 2301 return false; 2302 2303 PPC::Predicate P1 = (PPC::Predicate) Pred1[0].getImm(); 2304 PPC::Predicate P2 = (PPC::Predicate) Pred2[0].getImm(); 2305 2306 if (P1 == P2) 2307 return true; 2308 2309 // Does P1 subsume P2, e.g. GE subsumes GT. 2310 if (P1 == PPC::PRED_LE && 2311 (P2 == PPC::PRED_LT || P2 == PPC::PRED_EQ)) 2312 return true; 2313 if (P1 == PPC::PRED_GE && 2314 (P2 == PPC::PRED_GT || P2 == PPC::PRED_EQ)) 2315 return true; 2316 2317 return false; 2318 } 2319 2320 bool PPCInstrInfo::ClobbersPredicate(MachineInstr &MI, 2321 std::vector<MachineOperand> &Pred, 2322 bool SkipDead) const { 2323 // Note: At the present time, the contents of Pred from this function is 2324 // unused by IfConversion. This implementation follows ARM by pushing the 2325 // CR-defining operand. Because the 'DZ' and 'DNZ' count as types of 2326 // predicate, instructions defining CTR or CTR8 are also included as 2327 // predicate-defining instructions. 2328 2329 const TargetRegisterClass *RCs[] = 2330 { &PPC::CRRCRegClass, &PPC::CRBITRCRegClass, 2331 &PPC::CTRRCRegClass, &PPC::CTRRC8RegClass }; 2332 2333 bool Found = false; 2334 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { 2335 const MachineOperand &MO = MI.getOperand(i); 2336 for (unsigned c = 0; c < array_lengthof(RCs) && !Found; ++c) { 2337 const TargetRegisterClass *RC = RCs[c]; 2338 if (MO.isReg()) { 2339 if (MO.isDef() && RC->contains(MO.getReg())) { 2340 Pred.push_back(MO); 2341 Found = true; 2342 } 2343 } else if (MO.isRegMask()) { 2344 for (TargetRegisterClass::iterator I = RC->begin(), 2345 IE = RC->end(); I != IE; ++I) 2346 if (MO.clobbersPhysReg(*I)) { 2347 Pred.push_back(MO); 2348 Found = true; 2349 } 2350 } 2351 } 2352 } 2353 2354 return Found; 2355 } 2356 2357 bool PPCInstrInfo::analyzeCompare(const MachineInstr &MI, Register &SrcReg, 2358 Register &SrcReg2, int64_t &Mask, 2359 int64_t &Value) const { 2360 unsigned Opc = MI.getOpcode(); 2361 2362 switch (Opc) { 2363 default: return false; 2364 case PPC::CMPWI: 2365 case PPC::CMPLWI: 2366 case PPC::CMPDI: 2367 case PPC::CMPLDI: 2368 SrcReg = MI.getOperand(1).getReg(); 2369 SrcReg2 = 0; 2370 Value = MI.getOperand(2).getImm(); 2371 Mask = 0xFFFF; 2372 return true; 2373 case PPC::CMPW: 2374 case PPC::CMPLW: 2375 case PPC::CMPD: 2376 case PPC::CMPLD: 2377 case PPC::FCMPUS: 2378 case PPC::FCMPUD: 2379 SrcReg = MI.getOperand(1).getReg(); 2380 SrcReg2 = MI.getOperand(2).getReg(); 2381 Value = 0; 2382 Mask = 0; 2383 return true; 2384 } 2385 } 2386 2387 bool PPCInstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg, 2388 Register SrcReg2, int64_t Mask, 2389 int64_t Value, 2390 const MachineRegisterInfo *MRI) const { 2391 if (DisableCmpOpt) 2392 return false; 2393 2394 int OpC = CmpInstr.getOpcode(); 2395 Register CRReg = CmpInstr.getOperand(0).getReg(); 2396 2397 // FP record forms set CR1 based on the exception status bits, not a 2398 // comparison with zero. 2399 if (OpC == PPC::FCMPUS || OpC == PPC::FCMPUD) 2400 return false; 2401 2402 const TargetRegisterInfo *TRI = &getRegisterInfo(); 2403 // The record forms set the condition register based on a signed comparison 2404 // with zero (so says the ISA manual). This is not as straightforward as it 2405 // seems, however, because this is always a 64-bit comparison on PPC64, even 2406 // for instructions that are 32-bit in nature (like slw for example). 2407 // So, on PPC32, for unsigned comparisons, we can use the record forms only 2408 // for equality checks (as those don't depend on the sign). On PPC64, 2409 // we are restricted to equality for unsigned 64-bit comparisons and for 2410 // signed 32-bit comparisons the applicability is more restricted. 2411 bool isPPC64 = Subtarget.isPPC64(); 2412 bool is32BitSignedCompare = OpC == PPC::CMPWI || OpC == PPC::CMPW; 2413 bool is32BitUnsignedCompare = OpC == PPC::CMPLWI || OpC == PPC::CMPLW; 2414 bool is64BitUnsignedCompare = OpC == PPC::CMPLDI || OpC == PPC::CMPLD; 2415 2416 // Look through copies unless that gets us to a physical register. 2417 Register ActualSrc = TRI->lookThruCopyLike(SrcReg, MRI); 2418 if (ActualSrc.isVirtual()) 2419 SrcReg = ActualSrc; 2420 2421 // Get the unique definition of SrcReg. 2422 MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg); 2423 if (!MI) return false; 2424 2425 bool equalityOnly = false; 2426 bool noSub = false; 2427 if (isPPC64) { 2428 if (is32BitSignedCompare) { 2429 // We can perform this optimization only if MI is sign-extending. 2430 if (isSignExtended(*MI)) 2431 noSub = true; 2432 else 2433 return false; 2434 } else if (is32BitUnsignedCompare) { 2435 // We can perform this optimization, equality only, if MI is 2436 // zero-extending. 2437 if (isZeroExtended(*MI)) { 2438 noSub = true; 2439 equalityOnly = true; 2440 } else 2441 return false; 2442 } else 2443 equalityOnly = is64BitUnsignedCompare; 2444 } else 2445 equalityOnly = is32BitUnsignedCompare; 2446 2447 if (equalityOnly) { 2448 // We need to check the uses of the condition register in order to reject 2449 // non-equality comparisons. 2450 for (MachineRegisterInfo::use_instr_iterator 2451 I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end(); 2452 I != IE; ++I) { 2453 MachineInstr *UseMI = &*I; 2454 if (UseMI->getOpcode() == PPC::BCC) { 2455 PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm(); 2456 unsigned PredCond = PPC::getPredicateCondition(Pred); 2457 // We ignore hint bits when checking for non-equality comparisons. 2458 if (PredCond != PPC::PRED_EQ && PredCond != PPC::PRED_NE) 2459 return false; 2460 } else if (UseMI->getOpcode() == PPC::ISEL || 2461 UseMI->getOpcode() == PPC::ISEL8) { 2462 unsigned SubIdx = UseMI->getOperand(3).getSubReg(); 2463 if (SubIdx != PPC::sub_eq) 2464 return false; 2465 } else 2466 return false; 2467 } 2468 } 2469 2470 MachineBasicBlock::iterator I = CmpInstr; 2471 2472 // Scan forward to find the first use of the compare. 2473 for (MachineBasicBlock::iterator EL = CmpInstr.getParent()->end(); I != EL; 2474 ++I) { 2475 bool FoundUse = false; 2476 for (MachineRegisterInfo::use_instr_iterator 2477 J = MRI->use_instr_begin(CRReg), JE = MRI->use_instr_end(); 2478 J != JE; ++J) 2479 if (&*J == &*I) { 2480 FoundUse = true; 2481 break; 2482 } 2483 2484 if (FoundUse) 2485 break; 2486 } 2487 2488 SmallVector<std::pair<MachineOperand*, PPC::Predicate>, 4> PredsToUpdate; 2489 SmallVector<std::pair<MachineOperand*, unsigned>, 4> SubRegsToUpdate; 2490 2491 // There are two possible candidates which can be changed to set CR[01]. 2492 // One is MI, the other is a SUB instruction. 2493 // For CMPrr(r1,r2), we are looking for SUB(r1,r2) or SUB(r2,r1). 2494 MachineInstr *Sub = nullptr; 2495 if (SrcReg2 != 0) 2496 // MI is not a candidate for CMPrr. 2497 MI = nullptr; 2498 // FIXME: Conservatively refuse to convert an instruction which isn't in the 2499 // same BB as the comparison. This is to allow the check below to avoid calls 2500 // (and other explicit clobbers); instead we should really check for these 2501 // more explicitly (in at least a few predecessors). 2502 else if (MI->getParent() != CmpInstr.getParent()) 2503 return false; 2504 else if (Value != 0) { 2505 // The record-form instructions set CR bit based on signed comparison 2506 // against 0. We try to convert a compare against 1 or -1 into a compare 2507 // against 0 to exploit record-form instructions. For example, we change 2508 // the condition "greater than -1" into "greater than or equal to 0" 2509 // and "less than 1" into "less than or equal to 0". 2510 2511 // Since we optimize comparison based on a specific branch condition, 2512 // we don't optimize if condition code is used by more than once. 2513 if (equalityOnly || !MRI->hasOneUse(CRReg)) 2514 return false; 2515 2516 MachineInstr *UseMI = &*MRI->use_instr_begin(CRReg); 2517 if (UseMI->getOpcode() != PPC::BCC) 2518 return false; 2519 2520 PPC::Predicate Pred = (PPC::Predicate)UseMI->getOperand(0).getImm(); 2521 unsigned PredCond = PPC::getPredicateCondition(Pred); 2522 unsigned PredHint = PPC::getPredicateHint(Pred); 2523 int16_t Immed = (int16_t)Value; 2524 2525 // When modifying the condition in the predicate, we propagate hint bits 2526 // from the original predicate to the new one. 2527 if (Immed == -1 && PredCond == PPC::PRED_GT) 2528 // We convert "greater than -1" into "greater than or equal to 0", 2529 // since we are assuming signed comparison by !equalityOnly 2530 Pred = PPC::getPredicate(PPC::PRED_GE, PredHint); 2531 else if (Immed == -1 && PredCond == PPC::PRED_LE) 2532 // We convert "less than or equal to -1" into "less than 0". 2533 Pred = PPC::getPredicate(PPC::PRED_LT, PredHint); 2534 else if (Immed == 1 && PredCond == PPC::PRED_LT) 2535 // We convert "less than 1" into "less than or equal to 0". 2536 Pred = PPC::getPredicate(PPC::PRED_LE, PredHint); 2537 else if (Immed == 1 && PredCond == PPC::PRED_GE) 2538 // We convert "greater than or equal to 1" into "greater than 0". 2539 Pred = PPC::getPredicate(PPC::PRED_GT, PredHint); 2540 else 2541 return false; 2542 2543 PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)), Pred)); 2544 } 2545 2546 // Search for Sub. 2547 --I; 2548 2549 // Get ready to iterate backward from CmpInstr. 2550 MachineBasicBlock::iterator E = MI, B = CmpInstr.getParent()->begin(); 2551 2552 for (; I != E && !noSub; --I) { 2553 const MachineInstr &Instr = *I; 2554 unsigned IOpC = Instr.getOpcode(); 2555 2556 if (&*I != &CmpInstr && (Instr.modifiesRegister(PPC::CR0, TRI) || 2557 Instr.readsRegister(PPC::CR0, TRI))) 2558 // This instruction modifies or uses the record condition register after 2559 // the one we want to change. While we could do this transformation, it 2560 // would likely not be profitable. This transformation removes one 2561 // instruction, and so even forcing RA to generate one move probably 2562 // makes it unprofitable. 2563 return false; 2564 2565 // Check whether CmpInstr can be made redundant by the current instruction. 2566 if ((OpC == PPC::CMPW || OpC == PPC::CMPLW || 2567 OpC == PPC::CMPD || OpC == PPC::CMPLD) && 2568 (IOpC == PPC::SUBF || IOpC == PPC::SUBF8) && 2569 ((Instr.getOperand(1).getReg() == SrcReg && 2570 Instr.getOperand(2).getReg() == SrcReg2) || 2571 (Instr.getOperand(1).getReg() == SrcReg2 && 2572 Instr.getOperand(2).getReg() == SrcReg))) { 2573 Sub = &*I; 2574 break; 2575 } 2576 2577 if (I == B) 2578 // The 'and' is below the comparison instruction. 2579 return false; 2580 } 2581 2582 // Return false if no candidates exist. 2583 if (!MI && !Sub) 2584 return false; 2585 2586 // The single candidate is called MI. 2587 if (!MI) MI = Sub; 2588 2589 int NewOpC = -1; 2590 int MIOpC = MI->getOpcode(); 2591 if (MIOpC == PPC::ANDI_rec || MIOpC == PPC::ANDI8_rec || 2592 MIOpC == PPC::ANDIS_rec || MIOpC == PPC::ANDIS8_rec) 2593 NewOpC = MIOpC; 2594 else { 2595 NewOpC = PPC::getRecordFormOpcode(MIOpC); 2596 if (NewOpC == -1 && PPC::getNonRecordFormOpcode(MIOpC) != -1) 2597 NewOpC = MIOpC; 2598 } 2599 2600 // FIXME: On the non-embedded POWER architectures, only some of the record 2601 // forms are fast, and we should use only the fast ones. 2602 2603 // The defining instruction has a record form (or is already a record 2604 // form). It is possible, however, that we'll need to reverse the condition 2605 // code of the users. 2606 if (NewOpC == -1) 2607 return false; 2608 2609 // This transformation should not be performed if `nsw` is missing and is not 2610 // `equalityOnly` comparison. Since if there is overflow, sub_lt, sub_gt in 2611 // CRReg do not reflect correct order. If `equalityOnly` is true, sub_eq in 2612 // CRReg can reflect if compared values are equal, this optz is still valid. 2613 if (!equalityOnly && (NewOpC == PPC::SUBF_rec || NewOpC == PPC::SUBF8_rec) && 2614 Sub && !Sub->getFlag(MachineInstr::NoSWrap)) 2615 return false; 2616 2617 // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based on CMP 2618 // needs to be updated to be based on SUB. Push the condition code 2619 // operands to OperandsToUpdate. If it is safe to remove CmpInstr, the 2620 // condition code of these operands will be modified. 2621 // Here, Value == 0 means we haven't converted comparison against 1 or -1 to 2622 // comparison against 0, which may modify predicate. 2623 bool ShouldSwap = false; 2624 if (Sub && Value == 0) { 2625 ShouldSwap = SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 && 2626 Sub->getOperand(2).getReg() == SrcReg; 2627 2628 // The operands to subf are the opposite of sub, so only in the fixed-point 2629 // case, invert the order. 2630 ShouldSwap = !ShouldSwap; 2631 } 2632 2633 if (ShouldSwap) 2634 for (MachineRegisterInfo::use_instr_iterator 2635 I = MRI->use_instr_begin(CRReg), IE = MRI->use_instr_end(); 2636 I != IE; ++I) { 2637 MachineInstr *UseMI = &*I; 2638 if (UseMI->getOpcode() == PPC::BCC) { 2639 PPC::Predicate Pred = (PPC::Predicate) UseMI->getOperand(0).getImm(); 2640 unsigned PredCond = PPC::getPredicateCondition(Pred); 2641 assert((!equalityOnly || 2642 PredCond == PPC::PRED_EQ || PredCond == PPC::PRED_NE) && 2643 "Invalid predicate for equality-only optimization"); 2644 (void)PredCond; // To suppress warning in release build. 2645 PredsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(0)), 2646 PPC::getSwappedPredicate(Pred))); 2647 } else if (UseMI->getOpcode() == PPC::ISEL || 2648 UseMI->getOpcode() == PPC::ISEL8) { 2649 unsigned NewSubReg = UseMI->getOperand(3).getSubReg(); 2650 assert((!equalityOnly || NewSubReg == PPC::sub_eq) && 2651 "Invalid CR bit for equality-only optimization"); 2652 2653 if (NewSubReg == PPC::sub_lt) 2654 NewSubReg = PPC::sub_gt; 2655 else if (NewSubReg == PPC::sub_gt) 2656 NewSubReg = PPC::sub_lt; 2657 2658 SubRegsToUpdate.push_back(std::make_pair(&(UseMI->getOperand(3)), 2659 NewSubReg)); 2660 } else // We need to abort on a user we don't understand. 2661 return false; 2662 } 2663 assert(!(Value != 0 && ShouldSwap) && 2664 "Non-zero immediate support and ShouldSwap" 2665 "may conflict in updating predicate"); 2666 2667 // Create a new virtual register to hold the value of the CR set by the 2668 // record-form instruction. If the instruction was not previously in 2669 // record form, then set the kill flag on the CR. 2670 CmpInstr.eraseFromParent(); 2671 2672 MachineBasicBlock::iterator MII = MI; 2673 BuildMI(*MI->getParent(), std::next(MII), MI->getDebugLoc(), 2674 get(TargetOpcode::COPY), CRReg) 2675 .addReg(PPC::CR0, MIOpC != NewOpC ? RegState::Kill : 0); 2676 2677 // Even if CR0 register were dead before, it is alive now since the 2678 // instruction we just built uses it. 2679 MI->clearRegisterDeads(PPC::CR0); 2680 2681 if (MIOpC != NewOpC) { 2682 // We need to be careful here: we're replacing one instruction with 2683 // another, and we need to make sure that we get all of the right 2684 // implicit uses and defs. On the other hand, the caller may be holding 2685 // an iterator to this instruction, and so we can't delete it (this is 2686 // specifically the case if this is the instruction directly after the 2687 // compare). 2688 2689 // Rotates are expensive instructions. If we're emitting a record-form 2690 // rotate that can just be an andi/andis, we should just emit that. 2691 if (MIOpC == PPC::RLWINM || MIOpC == PPC::RLWINM8) { 2692 Register GPRRes = MI->getOperand(0).getReg(); 2693 int64_t SH = MI->getOperand(2).getImm(); 2694 int64_t MB = MI->getOperand(3).getImm(); 2695 int64_t ME = MI->getOperand(4).getImm(); 2696 // We can only do this if both the start and end of the mask are in the 2697 // same halfword. 2698 bool MBInLoHWord = MB >= 16; 2699 bool MEInLoHWord = ME >= 16; 2700 uint64_t Mask = ~0LLU; 2701 2702 if (MB <= ME && MBInLoHWord == MEInLoHWord && SH == 0) { 2703 Mask = ((1LLU << (32 - MB)) - 1) & ~((1LLU << (31 - ME)) - 1); 2704 // The mask value needs to shift right 16 if we're emitting andis. 2705 Mask >>= MBInLoHWord ? 0 : 16; 2706 NewOpC = MIOpC == PPC::RLWINM 2707 ? (MBInLoHWord ? PPC::ANDI_rec : PPC::ANDIS_rec) 2708 : (MBInLoHWord ? PPC::ANDI8_rec : PPC::ANDIS8_rec); 2709 } else if (MRI->use_empty(GPRRes) && (ME == 31) && 2710 (ME - MB + 1 == SH) && (MB >= 16)) { 2711 // If we are rotating by the exact number of bits as are in the mask 2712 // and the mask is in the least significant bits of the register, 2713 // that's just an andis. (as long as the GPR result has no uses). 2714 Mask = ((1LLU << 32) - 1) & ~((1LLU << (32 - SH)) - 1); 2715 Mask >>= 16; 2716 NewOpC = MIOpC == PPC::RLWINM ? PPC::ANDIS_rec : PPC::ANDIS8_rec; 2717 } 2718 // If we've set the mask, we can transform. 2719 if (Mask != ~0LLU) { 2720 MI->RemoveOperand(4); 2721 MI->RemoveOperand(3); 2722 MI->getOperand(2).setImm(Mask); 2723 NumRcRotatesConvertedToRcAnd++; 2724 } 2725 } else if (MIOpC == PPC::RLDICL && MI->getOperand(2).getImm() == 0) { 2726 int64_t MB = MI->getOperand(3).getImm(); 2727 if (MB >= 48) { 2728 uint64_t Mask = (1LLU << (63 - MB + 1)) - 1; 2729 NewOpC = PPC::ANDI8_rec; 2730 MI->RemoveOperand(3); 2731 MI->getOperand(2).setImm(Mask); 2732 NumRcRotatesConvertedToRcAnd++; 2733 } 2734 } 2735 2736 const MCInstrDesc &NewDesc = get(NewOpC); 2737 MI->setDesc(NewDesc); 2738 2739 if (NewDesc.ImplicitDefs) 2740 for (const MCPhysReg *ImpDefs = NewDesc.getImplicitDefs(); 2741 *ImpDefs; ++ImpDefs) 2742 if (!MI->definesRegister(*ImpDefs)) 2743 MI->addOperand(*MI->getParent()->getParent(), 2744 MachineOperand::CreateReg(*ImpDefs, true, true)); 2745 if (NewDesc.ImplicitUses) 2746 for (const MCPhysReg *ImpUses = NewDesc.getImplicitUses(); 2747 *ImpUses; ++ImpUses) 2748 if (!MI->readsRegister(*ImpUses)) 2749 MI->addOperand(*MI->getParent()->getParent(), 2750 MachineOperand::CreateReg(*ImpUses, false, true)); 2751 } 2752 assert(MI->definesRegister(PPC::CR0) && 2753 "Record-form instruction does not define cr0?"); 2754 2755 // Modify the condition code of operands in OperandsToUpdate. 2756 // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to 2757 // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc. 2758 for (unsigned i = 0, e = PredsToUpdate.size(); i < e; i++) 2759 PredsToUpdate[i].first->setImm(PredsToUpdate[i].second); 2760 2761 for (unsigned i = 0, e = SubRegsToUpdate.size(); i < e; i++) 2762 SubRegsToUpdate[i].first->setSubReg(SubRegsToUpdate[i].second); 2763 2764 return true; 2765 } 2766 2767 bool PPCInstrInfo::getMemOperandsWithOffsetWidth( 2768 const MachineInstr &LdSt, SmallVectorImpl<const MachineOperand *> &BaseOps, 2769 int64_t &Offset, bool &OffsetIsScalable, unsigned &Width, 2770 const TargetRegisterInfo *TRI) const { 2771 const MachineOperand *BaseOp; 2772 OffsetIsScalable = false; 2773 if (!getMemOperandWithOffsetWidth(LdSt, BaseOp, Offset, Width, TRI)) 2774 return false; 2775 BaseOps.push_back(BaseOp); 2776 return true; 2777 } 2778 2779 static bool isLdStSafeToCluster(const MachineInstr &LdSt, 2780 const TargetRegisterInfo *TRI) { 2781 // If this is a volatile load/store, don't mess with it. 2782 if (LdSt.hasOrderedMemoryRef() || LdSt.getNumExplicitOperands() != 3) 2783 return false; 2784 2785 if (LdSt.getOperand(2).isFI()) 2786 return true; 2787 2788 assert(LdSt.getOperand(2).isReg() && "Expected a reg operand."); 2789 // Can't cluster if the instruction modifies the base register 2790 // or it is update form. e.g. ld r2,3(r2) 2791 if (LdSt.modifiesRegister(LdSt.getOperand(2).getReg(), TRI)) 2792 return false; 2793 2794 return true; 2795 } 2796 2797 // Only cluster instruction pair that have the same opcode, and they are 2798 // clusterable according to PowerPC specification. 2799 static bool isClusterableLdStOpcPair(unsigned FirstOpc, unsigned SecondOpc, 2800 const PPCSubtarget &Subtarget) { 2801 switch (FirstOpc) { 2802 default: 2803 return false; 2804 case PPC::STD: 2805 case PPC::STFD: 2806 case PPC::STXSD: 2807 case PPC::DFSTOREf64: 2808 return FirstOpc == SecondOpc; 2809 // PowerPC backend has opcode STW/STW8 for instruction "stw" to deal with 2810 // 32bit and 64bit instruction selection. They are clusterable pair though 2811 // they are different opcode. 2812 case PPC::STW: 2813 case PPC::STW8: 2814 return SecondOpc == PPC::STW || SecondOpc == PPC::STW8; 2815 } 2816 } 2817 2818 bool PPCInstrInfo::shouldClusterMemOps( 2819 ArrayRef<const MachineOperand *> BaseOps1, 2820 ArrayRef<const MachineOperand *> BaseOps2, unsigned NumLoads, 2821 unsigned NumBytes) const { 2822 2823 assert(BaseOps1.size() == 1 && BaseOps2.size() == 1); 2824 const MachineOperand &BaseOp1 = *BaseOps1.front(); 2825 const MachineOperand &BaseOp2 = *BaseOps2.front(); 2826 assert((BaseOp1.isReg() || BaseOp1.isFI()) && 2827 "Only base registers and frame indices are supported."); 2828 2829 // The NumLoads means the number of loads that has been clustered. 2830 // Don't cluster memory op if there are already two ops clustered at least. 2831 if (NumLoads > 2) 2832 return false; 2833 2834 // Cluster the load/store only when they have the same base 2835 // register or FI. 2836 if ((BaseOp1.isReg() != BaseOp2.isReg()) || 2837 (BaseOp1.isReg() && BaseOp1.getReg() != BaseOp2.getReg()) || 2838 (BaseOp1.isFI() && BaseOp1.getIndex() != BaseOp2.getIndex())) 2839 return false; 2840 2841 // Check if the load/store are clusterable according to the PowerPC 2842 // specification. 2843 const MachineInstr &FirstLdSt = *BaseOp1.getParent(); 2844 const MachineInstr &SecondLdSt = *BaseOp2.getParent(); 2845 unsigned FirstOpc = FirstLdSt.getOpcode(); 2846 unsigned SecondOpc = SecondLdSt.getOpcode(); 2847 const TargetRegisterInfo *TRI = &getRegisterInfo(); 2848 // Cluster the load/store only when they have the same opcode, and they are 2849 // clusterable opcode according to PowerPC specification. 2850 if (!isClusterableLdStOpcPair(FirstOpc, SecondOpc, Subtarget)) 2851 return false; 2852 2853 // Can't cluster load/store that have ordered or volatile memory reference. 2854 if (!isLdStSafeToCluster(FirstLdSt, TRI) || 2855 !isLdStSafeToCluster(SecondLdSt, TRI)) 2856 return false; 2857 2858 int64_t Offset1 = 0, Offset2 = 0; 2859 unsigned Width1 = 0, Width2 = 0; 2860 const MachineOperand *Base1 = nullptr, *Base2 = nullptr; 2861 if (!getMemOperandWithOffsetWidth(FirstLdSt, Base1, Offset1, Width1, TRI) || 2862 !getMemOperandWithOffsetWidth(SecondLdSt, Base2, Offset2, Width2, TRI) || 2863 Width1 != Width2) 2864 return false; 2865 2866 assert(Base1 == &BaseOp1 && Base2 == &BaseOp2 && 2867 "getMemOperandWithOffsetWidth return incorrect base op"); 2868 // The caller should already have ordered FirstMemOp/SecondMemOp by offset. 2869 assert(Offset1 <= Offset2 && "Caller should have ordered offsets."); 2870 return Offset1 + Width1 == Offset2; 2871 } 2872 2873 /// GetInstSize - Return the number of bytes of code the specified 2874 /// instruction may be. This returns the maximum number of bytes. 2875 /// 2876 unsigned PPCInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const { 2877 unsigned Opcode = MI.getOpcode(); 2878 2879 if (Opcode == PPC::INLINEASM || Opcode == PPC::INLINEASM_BR) { 2880 const MachineFunction *MF = MI.getParent()->getParent(); 2881 const char *AsmStr = MI.getOperand(0).getSymbolName(); 2882 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo()); 2883 } else if (Opcode == TargetOpcode::STACKMAP) { 2884 StackMapOpers Opers(&MI); 2885 return Opers.getNumPatchBytes(); 2886 } else if (Opcode == TargetOpcode::PATCHPOINT) { 2887 PatchPointOpers Opers(&MI); 2888 return Opers.getNumPatchBytes(); 2889 } else { 2890 return get(Opcode).getSize(); 2891 } 2892 } 2893 2894 std::pair<unsigned, unsigned> 2895 PPCInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const { 2896 const unsigned Mask = PPCII::MO_ACCESS_MASK; 2897 return std::make_pair(TF & Mask, TF & ~Mask); 2898 } 2899 2900 ArrayRef<std::pair<unsigned, const char *>> 2901 PPCInstrInfo::getSerializableDirectMachineOperandTargetFlags() const { 2902 using namespace PPCII; 2903 static const std::pair<unsigned, const char *> TargetFlags[] = { 2904 {MO_LO, "ppc-lo"}, 2905 {MO_HA, "ppc-ha"}, 2906 {MO_TPREL_LO, "ppc-tprel-lo"}, 2907 {MO_TPREL_HA, "ppc-tprel-ha"}, 2908 {MO_DTPREL_LO, "ppc-dtprel-lo"}, 2909 {MO_TLSLD_LO, "ppc-tlsld-lo"}, 2910 {MO_TOC_LO, "ppc-toc-lo"}, 2911 {MO_TLS, "ppc-tls"}}; 2912 return makeArrayRef(TargetFlags); 2913 } 2914 2915 ArrayRef<std::pair<unsigned, const char *>> 2916 PPCInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const { 2917 using namespace PPCII; 2918 static const std::pair<unsigned, const char *> TargetFlags[] = { 2919 {MO_PLT, "ppc-plt"}, 2920 {MO_PIC_FLAG, "ppc-pic"}, 2921 {MO_PCREL_FLAG, "ppc-pcrel"}, 2922 {MO_GOT_FLAG, "ppc-got"}, 2923 {MO_PCREL_OPT_FLAG, "ppc-opt-pcrel"}, 2924 {MO_TLSGD_FLAG, "ppc-tlsgd"}, 2925 {MO_TLSLD_FLAG, "ppc-tlsld"}, 2926 {MO_TPREL_FLAG, "ppc-tprel"}, 2927 {MO_TLSGDM_FLAG, "ppc-tlsgdm"}, 2928 {MO_GOT_TLSGD_PCREL_FLAG, "ppc-got-tlsgd-pcrel"}, 2929 {MO_GOT_TLSLD_PCREL_FLAG, "ppc-got-tlsld-pcrel"}, 2930 {MO_GOT_TPREL_PCREL_FLAG, "ppc-got-tprel-pcrel"}}; 2931 return makeArrayRef(TargetFlags); 2932 } 2933 2934 // Expand VSX Memory Pseudo instruction to either a VSX or a FP instruction. 2935 // The VSX versions have the advantage of a full 64-register target whereas 2936 // the FP ones have the advantage of lower latency and higher throughput. So 2937 // what we are after is using the faster instructions in low register pressure 2938 // situations and using the larger register file in high register pressure 2939 // situations. 2940 bool PPCInstrInfo::expandVSXMemPseudo(MachineInstr &MI) const { 2941 unsigned UpperOpcode, LowerOpcode; 2942 switch (MI.getOpcode()) { 2943 case PPC::DFLOADf32: 2944 UpperOpcode = PPC::LXSSP; 2945 LowerOpcode = PPC::LFS; 2946 break; 2947 case PPC::DFLOADf64: 2948 UpperOpcode = PPC::LXSD; 2949 LowerOpcode = PPC::LFD; 2950 break; 2951 case PPC::DFSTOREf32: 2952 UpperOpcode = PPC::STXSSP; 2953 LowerOpcode = PPC::STFS; 2954 break; 2955 case PPC::DFSTOREf64: 2956 UpperOpcode = PPC::STXSD; 2957 LowerOpcode = PPC::STFD; 2958 break; 2959 case PPC::XFLOADf32: 2960 UpperOpcode = PPC::LXSSPX; 2961 LowerOpcode = PPC::LFSX; 2962 break; 2963 case PPC::XFLOADf64: 2964 UpperOpcode = PPC::LXSDX; 2965 LowerOpcode = PPC::LFDX; 2966 break; 2967 case PPC::XFSTOREf32: 2968 UpperOpcode = PPC::STXSSPX; 2969 LowerOpcode = PPC::STFSX; 2970 break; 2971 case PPC::XFSTOREf64: 2972 UpperOpcode = PPC::STXSDX; 2973 LowerOpcode = PPC::STFDX; 2974 break; 2975 case PPC::LIWAX: 2976 UpperOpcode = PPC::LXSIWAX; 2977 LowerOpcode = PPC::LFIWAX; 2978 break; 2979 case PPC::LIWZX: 2980 UpperOpcode = PPC::LXSIWZX; 2981 LowerOpcode = PPC::LFIWZX; 2982 break; 2983 case PPC::STIWX: 2984 UpperOpcode = PPC::STXSIWX; 2985 LowerOpcode = PPC::STFIWX; 2986 break; 2987 default: 2988 llvm_unreachable("Unknown Operation!"); 2989 } 2990 2991 Register TargetReg = MI.getOperand(0).getReg(); 2992 unsigned Opcode; 2993 if ((TargetReg >= PPC::F0 && TargetReg <= PPC::F31) || 2994 (TargetReg >= PPC::VSL0 && TargetReg <= PPC::VSL31)) 2995 Opcode = LowerOpcode; 2996 else 2997 Opcode = UpperOpcode; 2998 MI.setDesc(get(Opcode)); 2999 return true; 3000 } 3001 3002 static bool isAnImmediateOperand(const MachineOperand &MO) { 3003 return MO.isCPI() || MO.isGlobal() || MO.isImm(); 3004 } 3005 3006 bool PPCInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { 3007 auto &MBB = *MI.getParent(); 3008 auto DL = MI.getDebugLoc(); 3009 3010 switch (MI.getOpcode()) { 3011 case PPC::BUILD_UACC: { 3012 MCRegister ACC = MI.getOperand(0).getReg(); 3013 MCRegister UACC = MI.getOperand(1).getReg(); 3014 if (ACC - PPC::ACC0 != UACC - PPC::UACC0) { 3015 MCRegister SrcVSR = PPC::VSL0 + (UACC - PPC::UACC0) * 4; 3016 MCRegister DstVSR = PPC::VSL0 + (ACC - PPC::ACC0) * 4; 3017 // FIXME: This can easily be improved to look up to the top of the MBB 3018 // to see if the inputs are XXLOR's. If they are and SrcReg is killed, 3019 // we can just re-target any such XXLOR's to DstVSR + offset. 3020 for (int VecNo = 0; VecNo < 4; VecNo++) 3021 BuildMI(MBB, MI, DL, get(PPC::XXLOR), DstVSR + VecNo) 3022 .addReg(SrcVSR + VecNo) 3023 .addReg(SrcVSR + VecNo); 3024 } 3025 // BUILD_UACC is expanded to 4 copies of the underlying vsx registers. 3026 // So after building the 4 copies, we can replace the BUILD_UACC instruction 3027 // with a NOP. 3028 LLVM_FALLTHROUGH; 3029 } 3030 case PPC::KILL_PAIR: { 3031 MI.setDesc(get(PPC::UNENCODED_NOP)); 3032 MI.RemoveOperand(1); 3033 MI.RemoveOperand(0); 3034 return true; 3035 } 3036 case TargetOpcode::LOAD_STACK_GUARD: { 3037 assert(Subtarget.isTargetLinux() && 3038 "Only Linux target is expected to contain LOAD_STACK_GUARD"); 3039 const int64_t Offset = Subtarget.isPPC64() ? -0x7010 : -0x7008; 3040 const unsigned Reg = Subtarget.isPPC64() ? PPC::X13 : PPC::R2; 3041 MI.setDesc(get(Subtarget.isPPC64() ? PPC::LD : PPC::LWZ)); 3042 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 3043 .addImm(Offset) 3044 .addReg(Reg); 3045 return true; 3046 } 3047 case PPC::DFLOADf32: 3048 case PPC::DFLOADf64: 3049 case PPC::DFSTOREf32: 3050 case PPC::DFSTOREf64: { 3051 assert(Subtarget.hasP9Vector() && 3052 "Invalid D-Form Pseudo-ops on Pre-P9 target."); 3053 assert(MI.getOperand(2).isReg() && 3054 isAnImmediateOperand(MI.getOperand(1)) && 3055 "D-form op must have register and immediate operands"); 3056 return expandVSXMemPseudo(MI); 3057 } 3058 case PPC::XFLOADf32: 3059 case PPC::XFSTOREf32: 3060 case PPC::LIWAX: 3061 case PPC::LIWZX: 3062 case PPC::STIWX: { 3063 assert(Subtarget.hasP8Vector() && 3064 "Invalid X-Form Pseudo-ops on Pre-P8 target."); 3065 assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() && 3066 "X-form op must have register and register operands"); 3067 return expandVSXMemPseudo(MI); 3068 } 3069 case PPC::XFLOADf64: 3070 case PPC::XFSTOREf64: { 3071 assert(Subtarget.hasVSX() && 3072 "Invalid X-Form Pseudo-ops on target that has no VSX."); 3073 assert(MI.getOperand(2).isReg() && MI.getOperand(1).isReg() && 3074 "X-form op must have register and register operands"); 3075 return expandVSXMemPseudo(MI); 3076 } 3077 case PPC::SPILLTOVSR_LD: { 3078 Register TargetReg = MI.getOperand(0).getReg(); 3079 if (PPC::VSFRCRegClass.contains(TargetReg)) { 3080 MI.setDesc(get(PPC::DFLOADf64)); 3081 return expandPostRAPseudo(MI); 3082 } 3083 else 3084 MI.setDesc(get(PPC::LD)); 3085 return true; 3086 } 3087 case PPC::SPILLTOVSR_ST: { 3088 Register SrcReg = MI.getOperand(0).getReg(); 3089 if (PPC::VSFRCRegClass.contains(SrcReg)) { 3090 NumStoreSPILLVSRRCAsVec++; 3091 MI.setDesc(get(PPC::DFSTOREf64)); 3092 return expandPostRAPseudo(MI); 3093 } else { 3094 NumStoreSPILLVSRRCAsGpr++; 3095 MI.setDesc(get(PPC::STD)); 3096 } 3097 return true; 3098 } 3099 case PPC::SPILLTOVSR_LDX: { 3100 Register TargetReg = MI.getOperand(0).getReg(); 3101 if (PPC::VSFRCRegClass.contains(TargetReg)) 3102 MI.setDesc(get(PPC::LXSDX)); 3103 else 3104 MI.setDesc(get(PPC::LDX)); 3105 return true; 3106 } 3107 case PPC::SPILLTOVSR_STX: { 3108 Register SrcReg = MI.getOperand(0).getReg(); 3109 if (PPC::VSFRCRegClass.contains(SrcReg)) { 3110 NumStoreSPILLVSRRCAsVec++; 3111 MI.setDesc(get(PPC::STXSDX)); 3112 } else { 3113 NumStoreSPILLVSRRCAsGpr++; 3114 MI.setDesc(get(PPC::STDX)); 3115 } 3116 return true; 3117 } 3118 3119 // FIXME: Maybe we can expand it in 'PowerPC Expand Atomic' pass. 3120 case PPC::CFENCE8: { 3121 auto Val = MI.getOperand(0).getReg(); 3122 BuildMI(MBB, MI, DL, get(PPC::CMPD), PPC::CR7).addReg(Val).addReg(Val); 3123 BuildMI(MBB, MI, DL, get(PPC::CTRL_DEP)) 3124 .addImm(PPC::PRED_NE_MINUS) 3125 .addReg(PPC::CR7) 3126 .addImm(1); 3127 MI.setDesc(get(PPC::ISYNC)); 3128 MI.RemoveOperand(0); 3129 return true; 3130 } 3131 } 3132 return false; 3133 } 3134 3135 // Essentially a compile-time implementation of a compare->isel sequence. 3136 // It takes two constants to compare, along with the true/false registers 3137 // and the comparison type (as a subreg to a CR field) and returns one 3138 // of the true/false registers, depending on the comparison results. 3139 static unsigned selectReg(int64_t Imm1, int64_t Imm2, unsigned CompareOpc, 3140 unsigned TrueReg, unsigned FalseReg, 3141 unsigned CRSubReg) { 3142 // Signed comparisons. The immediates are assumed to be sign-extended. 3143 if (CompareOpc == PPC::CMPWI || CompareOpc == PPC::CMPDI) { 3144 switch (CRSubReg) { 3145 default: llvm_unreachable("Unknown integer comparison type."); 3146 case PPC::sub_lt: 3147 return Imm1 < Imm2 ? TrueReg : FalseReg; 3148 case PPC::sub_gt: 3149 return Imm1 > Imm2 ? TrueReg : FalseReg; 3150 case PPC::sub_eq: 3151 return Imm1 == Imm2 ? TrueReg : FalseReg; 3152 } 3153 } 3154 // Unsigned comparisons. 3155 else if (CompareOpc == PPC::CMPLWI || CompareOpc == PPC::CMPLDI) { 3156 switch (CRSubReg) { 3157 default: llvm_unreachable("Unknown integer comparison type."); 3158 case PPC::sub_lt: 3159 return (uint64_t)Imm1 < (uint64_t)Imm2 ? TrueReg : FalseReg; 3160 case PPC::sub_gt: 3161 return (uint64_t)Imm1 > (uint64_t)Imm2 ? TrueReg : FalseReg; 3162 case PPC::sub_eq: 3163 return Imm1 == Imm2 ? TrueReg : FalseReg; 3164 } 3165 } 3166 return PPC::NoRegister; 3167 } 3168 3169 void PPCInstrInfo::replaceInstrOperandWithImm(MachineInstr &MI, 3170 unsigned OpNo, 3171 int64_t Imm) const { 3172 assert(MI.getOperand(OpNo).isReg() && "Operand must be a REG"); 3173 // Replace the REG with the Immediate. 3174 Register InUseReg = MI.getOperand(OpNo).getReg(); 3175 MI.getOperand(OpNo).ChangeToImmediate(Imm); 3176 3177 // We need to make sure that the MI didn't have any implicit use 3178 // of this REG any more. We don't call MI.implicit_operands().empty() to 3179 // return early, since MI's MCID might be changed in calling context, as a 3180 // result its number of explicit operands may be changed, thus the begin of 3181 // implicit operand is changed. 3182 const TargetRegisterInfo *TRI = &getRegisterInfo(); 3183 int UseOpIdx = MI.findRegisterUseOperandIdx(InUseReg, false, TRI); 3184 if (UseOpIdx >= 0) { 3185 MachineOperand &MO = MI.getOperand(UseOpIdx); 3186 if (MO.isImplicit()) 3187 // The operands must always be in the following order: 3188 // - explicit reg defs, 3189 // - other explicit operands (reg uses, immediates, etc.), 3190 // - implicit reg defs 3191 // - implicit reg uses 3192 // Therefore, removing the implicit operand won't change the explicit 3193 // operands layout. 3194 MI.RemoveOperand(UseOpIdx); 3195 } 3196 } 3197 3198 // Replace an instruction with one that materializes a constant (and sets 3199 // CR0 if the original instruction was a record-form instruction). 3200 void PPCInstrInfo::replaceInstrWithLI(MachineInstr &MI, 3201 const LoadImmediateInfo &LII) const { 3202 // Remove existing operands. 3203 int OperandToKeep = LII.SetCR ? 1 : 0; 3204 for (int i = MI.getNumOperands() - 1; i > OperandToKeep; i--) 3205 MI.RemoveOperand(i); 3206 3207 // Replace the instruction. 3208 if (LII.SetCR) { 3209 MI.setDesc(get(LII.Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec)); 3210 // Set the immediate. 3211 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 3212 .addImm(LII.Imm).addReg(PPC::CR0, RegState::ImplicitDefine); 3213 return; 3214 } 3215 else 3216 MI.setDesc(get(LII.Is64Bit ? PPC::LI8 : PPC::LI)); 3217 3218 // Set the immediate. 3219 MachineInstrBuilder(*MI.getParent()->getParent(), MI) 3220 .addImm(LII.Imm); 3221 } 3222 3223 MachineInstr *PPCInstrInfo::getDefMIPostRA(unsigned Reg, MachineInstr &MI, 3224 bool &SeenIntermediateUse) const { 3225 assert(!MI.getParent()->getParent()->getRegInfo().isSSA() && 3226 "Should be called after register allocation."); 3227 const TargetRegisterInfo *TRI = &getRegisterInfo(); 3228 MachineBasicBlock::reverse_iterator E = MI.getParent()->rend(), It = MI; 3229 It++; 3230 SeenIntermediateUse = false; 3231 for (; It != E; ++It) { 3232 if (It->modifiesRegister(Reg, TRI)) 3233 return &*It; 3234 if (It->readsRegister(Reg, TRI)) 3235 SeenIntermediateUse = true; 3236 } 3237 return nullptr; 3238 } 3239 3240 MachineInstr *PPCInstrInfo::getForwardingDefMI( 3241 MachineInstr &MI, 3242 unsigned &OpNoForForwarding, 3243 bool &SeenIntermediateUse) const { 3244 OpNoForForwarding = ~0U; 3245 MachineInstr *DefMI = nullptr; 3246 MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo(); 3247 const TargetRegisterInfo *TRI = &getRegisterInfo(); 3248 // If we're in SSA, get the defs through the MRI. Otherwise, only look 3249 // within the basic block to see if the register is defined using an 3250 // LI/LI8/ADDI/ADDI8. 3251 if (MRI->isSSA()) { 3252 for (int i = 1, e = MI.getNumOperands(); i < e; i++) { 3253 if (!MI.getOperand(i).isReg()) 3254 continue; 3255 Register Reg = MI.getOperand(i).getReg(); 3256 if (!Register::isVirtualRegister(Reg)) 3257 continue; 3258 unsigned TrueReg = TRI->lookThruCopyLike(Reg, MRI); 3259 if (Register::isVirtualRegister(TrueReg)) { 3260 DefMI = MRI->getVRegDef(TrueReg); 3261 if (DefMI->getOpcode() == PPC::LI || DefMI->getOpcode() == PPC::LI8 || 3262 DefMI->getOpcode() == PPC::ADDI || 3263 DefMI->getOpcode() == PPC::ADDI8) { 3264 OpNoForForwarding = i; 3265 // The ADDI and LI operand maybe exist in one instruction at same 3266 // time. we prefer to fold LI operand as LI only has one Imm operand 3267 // and is more possible to be converted. So if current DefMI is 3268 // ADDI/ADDI8, we continue to find possible LI/LI8. 3269 if (DefMI->getOpcode() == PPC::LI || DefMI->getOpcode() == PPC::LI8) 3270 break; 3271 } 3272 } 3273 } 3274 } else { 3275 // Looking back through the definition for each operand could be expensive, 3276 // so exit early if this isn't an instruction that either has an immediate 3277 // form or is already an immediate form that we can handle. 3278 ImmInstrInfo III; 3279 unsigned Opc = MI.getOpcode(); 3280 bool ConvertibleImmForm = 3281 Opc == PPC::CMPWI || Opc == PPC::CMPLWI || Opc == PPC::CMPDI || 3282 Opc == PPC::CMPLDI || Opc == PPC::ADDI || Opc == PPC::ADDI8 || 3283 Opc == PPC::ORI || Opc == PPC::ORI8 || Opc == PPC::XORI || 3284 Opc == PPC::XORI8 || Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec || 3285 Opc == PPC::RLDICL_32 || Opc == PPC::RLDICL_32_64 || 3286 Opc == PPC::RLWINM || Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8 || 3287 Opc == PPC::RLWINM8_rec; 3288 bool IsVFReg = (MI.getNumOperands() && MI.getOperand(0).isReg()) 3289 ? isVFRegister(MI.getOperand(0).getReg()) 3290 : false; 3291 if (!ConvertibleImmForm && !instrHasImmForm(Opc, IsVFReg, III, true)) 3292 return nullptr; 3293 3294 // Don't convert or %X, %Y, %Y since that's just a register move. 3295 if ((Opc == PPC::OR || Opc == PPC::OR8) && 3296 MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) 3297 return nullptr; 3298 for (int i = 1, e = MI.getNumOperands(); i < e; i++) { 3299 MachineOperand &MO = MI.getOperand(i); 3300 SeenIntermediateUse = false; 3301 if (MO.isReg() && MO.isUse() && !MO.isImplicit()) { 3302 Register Reg = MI.getOperand(i).getReg(); 3303 // If we see another use of this reg between the def and the MI, 3304 // we want to flat it so the def isn't deleted. 3305 MachineInstr *DefMI = getDefMIPostRA(Reg, MI, SeenIntermediateUse); 3306 if (DefMI) { 3307 // Is this register defined by some form of add-immediate (including 3308 // load-immediate) within this basic block? 3309 switch (DefMI->getOpcode()) { 3310 default: 3311 break; 3312 case PPC::LI: 3313 case PPC::LI8: 3314 case PPC::ADDItocL: 3315 case PPC::ADDI: 3316 case PPC::ADDI8: 3317 OpNoForForwarding = i; 3318 return DefMI; 3319 } 3320 } 3321 } 3322 } 3323 } 3324 return OpNoForForwarding == ~0U ? nullptr : DefMI; 3325 } 3326 3327 unsigned PPCInstrInfo::getSpillTarget() const { 3328 // With P10, we may need to spill paired vector registers or accumulator 3329 // registers. MMA implies paired vectors, so we can just check that. 3330 bool IsP10Variant = Subtarget.isISA3_1() || Subtarget.pairedVectorMemops(); 3331 return IsP10Variant ? 2 : Subtarget.hasP9Vector() ? 1 : 0; 3332 } 3333 3334 const unsigned *PPCInstrInfo::getStoreOpcodesForSpillArray() const { 3335 return StoreSpillOpcodesArray[getSpillTarget()]; 3336 } 3337 3338 const unsigned *PPCInstrInfo::getLoadOpcodesForSpillArray() const { 3339 return LoadSpillOpcodesArray[getSpillTarget()]; 3340 } 3341 3342 void PPCInstrInfo::fixupIsDeadOrKill(MachineInstr *StartMI, MachineInstr *EndMI, 3343 unsigned RegNo) const { 3344 // Conservatively clear kill flag for the register if the instructions are in 3345 // different basic blocks and in SSA form, because the kill flag may no longer 3346 // be right. There is no need to bother with dead flags since defs with no 3347 // uses will be handled by DCE. 3348 MachineRegisterInfo &MRI = StartMI->getParent()->getParent()->getRegInfo(); 3349 if (MRI.isSSA() && (StartMI->getParent() != EndMI->getParent())) { 3350 MRI.clearKillFlags(RegNo); 3351 return; 3352 } 3353 3354 // Instructions between [StartMI, EndMI] should be in same basic block. 3355 assert((StartMI->getParent() == EndMI->getParent()) && 3356 "Instructions are not in same basic block"); 3357 3358 // If before RA, StartMI may be def through COPY, we need to adjust it to the 3359 // real def. See function getForwardingDefMI. 3360 if (MRI.isSSA()) { 3361 bool Reads, Writes; 3362 std::tie(Reads, Writes) = StartMI->readsWritesVirtualRegister(RegNo); 3363 if (!Reads && !Writes) { 3364 assert(Register::isVirtualRegister(RegNo) && 3365 "Must be a virtual register"); 3366 // Get real def and ignore copies. 3367 StartMI = MRI.getVRegDef(RegNo); 3368 } 3369 } 3370 3371 bool IsKillSet = false; 3372 3373 auto clearOperandKillInfo = [=] (MachineInstr &MI, unsigned Index) { 3374 MachineOperand &MO = MI.getOperand(Index); 3375 if (MO.isReg() && MO.isUse() && MO.isKill() && 3376 getRegisterInfo().regsOverlap(MO.getReg(), RegNo)) 3377 MO.setIsKill(false); 3378 }; 3379 3380 // Set killed flag for EndMI. 3381 // No need to do anything if EndMI defines RegNo. 3382 int UseIndex = 3383 EndMI->findRegisterUseOperandIdx(RegNo, false, &getRegisterInfo()); 3384 if (UseIndex != -1) { 3385 EndMI->getOperand(UseIndex).setIsKill(true); 3386 IsKillSet = true; 3387 // Clear killed flag for other EndMI operands related to RegNo. In some 3388 // upexpected cases, killed may be set multiple times for same register 3389 // operand in same MI. 3390 for (int i = 0, e = EndMI->getNumOperands(); i != e; ++i) 3391 if (i != UseIndex) 3392 clearOperandKillInfo(*EndMI, i); 3393 } 3394 3395 // Walking the inst in reverse order (EndMI -> StartMI]. 3396 MachineBasicBlock::reverse_iterator It = *EndMI; 3397 MachineBasicBlock::reverse_iterator E = EndMI->getParent()->rend(); 3398 // EndMI has been handled above, skip it here. 3399 It++; 3400 MachineOperand *MO = nullptr; 3401 for (; It != E; ++It) { 3402 // Skip insturctions which could not be a def/use of RegNo. 3403 if (It->isDebugInstr() || It->isPosition()) 3404 continue; 3405 3406 // Clear killed flag for all It operands related to RegNo. In some 3407 // upexpected cases, killed may be set multiple times for same register 3408 // operand in same MI. 3409 for (int i = 0, e = It->getNumOperands(); i != e; ++i) 3410 clearOperandKillInfo(*It, i); 3411 3412 // If killed is not set, set killed for its last use or set dead for its def 3413 // if no use found. 3414 if (!IsKillSet) { 3415 if ((MO = It->findRegisterUseOperand(RegNo, false, &getRegisterInfo()))) { 3416 // Use found, set it killed. 3417 IsKillSet = true; 3418 MO->setIsKill(true); 3419 continue; 3420 } else if ((MO = It->findRegisterDefOperand(RegNo, false, true, 3421 &getRegisterInfo()))) { 3422 // No use found, set dead for its def. 3423 assert(&*It == StartMI && "No new def between StartMI and EndMI."); 3424 MO->setIsDead(true); 3425 break; 3426 } 3427 } 3428 3429 if ((&*It) == StartMI) 3430 break; 3431 } 3432 // Ensure RegMo liveness is killed after EndMI. 3433 assert((IsKillSet || (MO && MO->isDead())) && 3434 "RegNo should be killed or dead"); 3435 } 3436 3437 // This opt tries to convert the following imm form to an index form to save an 3438 // add for stack variables. 3439 // Return false if no such pattern found. 3440 // 3441 // ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, OffsetAddi 3442 // ADD instr: ToBeDeletedReg = ADD ToBeChangedReg(killed), ScaleReg 3443 // Imm instr: Reg = op OffsetImm, ToBeDeletedReg(killed) 3444 // 3445 // can be converted to: 3446 // 3447 // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, (OffsetAddi + OffsetImm) 3448 // Index instr: Reg = opx ScaleReg, ToBeChangedReg(killed) 3449 // 3450 // In order to eliminate ADD instr, make sure that: 3451 // 1: (OffsetAddi + OffsetImm) must be int16 since this offset will be used in 3452 // new ADDI instr and ADDI can only take int16 Imm. 3453 // 2: ToBeChangedReg must be killed in ADD instr and there is no other use 3454 // between ADDI and ADD instr since its original def in ADDI will be changed 3455 // in new ADDI instr. And also there should be no new def for it between 3456 // ADD and Imm instr as ToBeChangedReg will be used in Index instr. 3457 // 3: ToBeDeletedReg must be killed in Imm instr and there is no other use 3458 // between ADD and Imm instr since ADD instr will be eliminated. 3459 // 4: ScaleReg must not be redefined between ADD and Imm instr since it will be 3460 // moved to Index instr. 3461 bool PPCInstrInfo::foldFrameOffset(MachineInstr &MI) const { 3462 MachineFunction *MF = MI.getParent()->getParent(); 3463 MachineRegisterInfo *MRI = &MF->getRegInfo(); 3464 bool PostRA = !MRI->isSSA(); 3465 // Do this opt after PEI which is after RA. The reason is stack slot expansion 3466 // in PEI may expose such opportunities since in PEI, stack slot offsets to 3467 // frame base(OffsetAddi) are determined. 3468 if (!PostRA) 3469 return false; 3470 unsigned ToBeDeletedReg = 0; 3471 int64_t OffsetImm = 0; 3472 unsigned XFormOpcode = 0; 3473 ImmInstrInfo III; 3474 3475 // Check if Imm instr meets requirement. 3476 if (!isImmInstrEligibleForFolding(MI, ToBeDeletedReg, XFormOpcode, OffsetImm, 3477 III)) 3478 return false; 3479 3480 bool OtherIntermediateUse = false; 3481 MachineInstr *ADDMI = getDefMIPostRA(ToBeDeletedReg, MI, OtherIntermediateUse); 3482 3483 // Exit if there is other use between ADD and Imm instr or no def found. 3484 if (OtherIntermediateUse || !ADDMI) 3485 return false; 3486 3487 // Check if ADD instr meets requirement. 3488 if (!isADDInstrEligibleForFolding(*ADDMI)) 3489 return false; 3490 3491 unsigned ScaleRegIdx = 0; 3492 int64_t OffsetAddi = 0; 3493 MachineInstr *ADDIMI = nullptr; 3494 3495 // Check if there is a valid ToBeChangedReg in ADDMI. 3496 // 1: It must be killed. 3497 // 2: Its definition must be a valid ADDIMI. 3498 // 3: It must satify int16 offset requirement. 3499 if (isValidToBeChangedReg(ADDMI, 1, ADDIMI, OffsetAddi, OffsetImm)) 3500 ScaleRegIdx = 2; 3501 else if (isValidToBeChangedReg(ADDMI, 2, ADDIMI, OffsetAddi, OffsetImm)) 3502 ScaleRegIdx = 1; 3503 else 3504 return false; 3505 3506 assert(ADDIMI && "There should be ADDIMI for valid ToBeChangedReg."); 3507 unsigned ToBeChangedReg = ADDIMI->getOperand(0).getReg(); 3508 unsigned ScaleReg = ADDMI->getOperand(ScaleRegIdx).getReg(); 3509 auto NewDefFor = [&](unsigned Reg, MachineBasicBlock::iterator Start, 3510 MachineBasicBlock::iterator End) { 3511 for (auto It = ++Start; It != End; It++) 3512 if (It->modifiesRegister(Reg, &getRegisterInfo())) 3513 return true; 3514 return false; 3515 }; 3516 3517 // We are trying to replace the ImmOpNo with ScaleReg. Give up if it is 3518 // treated as special zero when ScaleReg is R0/X0 register. 3519 if (III.ZeroIsSpecialOrig == III.ImmOpNo && 3520 (ScaleReg == PPC::R0 || ScaleReg == PPC::X0)) 3521 return false; 3522 3523 // Make sure no other def for ToBeChangedReg and ScaleReg between ADD Instr 3524 // and Imm Instr. 3525 if (NewDefFor(ToBeChangedReg, *ADDMI, MI) || NewDefFor(ScaleReg, *ADDMI, MI)) 3526 return false; 3527 3528 // Now start to do the transformation. 3529 LLVM_DEBUG(dbgs() << "Replace instruction: " 3530 << "\n"); 3531 LLVM_DEBUG(ADDIMI->dump()); 3532 LLVM_DEBUG(ADDMI->dump()); 3533 LLVM_DEBUG(MI.dump()); 3534 LLVM_DEBUG(dbgs() << "with: " 3535 << "\n"); 3536 3537 // Update ADDI instr. 3538 ADDIMI->getOperand(2).setImm(OffsetAddi + OffsetImm); 3539 3540 // Update Imm instr. 3541 MI.setDesc(get(XFormOpcode)); 3542 MI.getOperand(III.ImmOpNo) 3543 .ChangeToRegister(ScaleReg, false, false, 3544 ADDMI->getOperand(ScaleRegIdx).isKill()); 3545 3546 MI.getOperand(III.OpNoForForwarding) 3547 .ChangeToRegister(ToBeChangedReg, false, false, true); 3548 3549 // Eliminate ADD instr. 3550 ADDMI->eraseFromParent(); 3551 3552 LLVM_DEBUG(ADDIMI->dump()); 3553 LLVM_DEBUG(MI.dump()); 3554 3555 return true; 3556 } 3557 3558 bool PPCInstrInfo::isADDIInstrEligibleForFolding(MachineInstr &ADDIMI, 3559 int64_t &Imm) const { 3560 unsigned Opc = ADDIMI.getOpcode(); 3561 3562 // Exit if the instruction is not ADDI. 3563 if (Opc != PPC::ADDI && Opc != PPC::ADDI8) 3564 return false; 3565 3566 // The operand may not necessarily be an immediate - it could be a relocation. 3567 if (!ADDIMI.getOperand(2).isImm()) 3568 return false; 3569 3570 Imm = ADDIMI.getOperand(2).getImm(); 3571 3572 return true; 3573 } 3574 3575 bool PPCInstrInfo::isADDInstrEligibleForFolding(MachineInstr &ADDMI) const { 3576 unsigned Opc = ADDMI.getOpcode(); 3577 3578 // Exit if the instruction is not ADD. 3579 return Opc == PPC::ADD4 || Opc == PPC::ADD8; 3580 } 3581 3582 bool PPCInstrInfo::isImmInstrEligibleForFolding(MachineInstr &MI, 3583 unsigned &ToBeDeletedReg, 3584 unsigned &XFormOpcode, 3585 int64_t &OffsetImm, 3586 ImmInstrInfo &III) const { 3587 // Only handle load/store. 3588 if (!MI.mayLoadOrStore()) 3589 return false; 3590 3591 unsigned Opc = MI.getOpcode(); 3592 3593 XFormOpcode = RI.getMappedIdxOpcForImmOpc(Opc); 3594 3595 // Exit if instruction has no index form. 3596 if (XFormOpcode == PPC::INSTRUCTION_LIST_END) 3597 return false; 3598 3599 // TODO: sync the logic between instrHasImmForm() and ImmToIdxMap. 3600 if (!instrHasImmForm(XFormOpcode, isVFRegister(MI.getOperand(0).getReg()), 3601 III, true)) 3602 return false; 3603 3604 if (!III.IsSummingOperands) 3605 return false; 3606 3607 MachineOperand ImmOperand = MI.getOperand(III.ImmOpNo); 3608 MachineOperand RegOperand = MI.getOperand(III.OpNoForForwarding); 3609 // Only support imm operands, not relocation slots or others. 3610 if (!ImmOperand.isImm()) 3611 return false; 3612 3613 assert(RegOperand.isReg() && "Instruction format is not right"); 3614 3615 // There are other use for ToBeDeletedReg after Imm instr, can not delete it. 3616 if (!RegOperand.isKill()) 3617 return false; 3618 3619 ToBeDeletedReg = RegOperand.getReg(); 3620 OffsetImm = ImmOperand.getImm(); 3621 3622 return true; 3623 } 3624 3625 bool PPCInstrInfo::isValidToBeChangedReg(MachineInstr *ADDMI, unsigned Index, 3626 MachineInstr *&ADDIMI, 3627 int64_t &OffsetAddi, 3628 int64_t OffsetImm) const { 3629 assert((Index == 1 || Index == 2) && "Invalid operand index for add."); 3630 MachineOperand &MO = ADDMI->getOperand(Index); 3631 3632 if (!MO.isKill()) 3633 return false; 3634 3635 bool OtherIntermediateUse = false; 3636 3637 ADDIMI = getDefMIPostRA(MO.getReg(), *ADDMI, OtherIntermediateUse); 3638 // Currently handle only one "add + Imminstr" pair case, exit if other 3639 // intermediate use for ToBeChangedReg found. 3640 // TODO: handle the cases where there are other "add + Imminstr" pairs 3641 // with same offset in Imminstr which is like: 3642 // 3643 // ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, OffsetAddi 3644 // ADD instr1: ToBeDeletedReg1 = ADD ToBeChangedReg, ScaleReg1 3645 // Imm instr1: Reg1 = op1 OffsetImm, ToBeDeletedReg1(killed) 3646 // ADD instr2: ToBeDeletedReg2 = ADD ToBeChangedReg(killed), ScaleReg2 3647 // Imm instr2: Reg2 = op2 OffsetImm, ToBeDeletedReg2(killed) 3648 // 3649 // can be converted to: 3650 // 3651 // new ADDI instr: ToBeChangedReg = ADDI FrameBaseReg, 3652 // (OffsetAddi + OffsetImm) 3653 // Index instr1: Reg1 = opx1 ScaleReg1, ToBeChangedReg 3654 // Index instr2: Reg2 = opx2 ScaleReg2, ToBeChangedReg(killed) 3655 3656 if (OtherIntermediateUse || !ADDIMI) 3657 return false; 3658 // Check if ADDI instr meets requirement. 3659 if (!isADDIInstrEligibleForFolding(*ADDIMI, OffsetAddi)) 3660 return false; 3661 3662 if (isInt<16>(OffsetAddi + OffsetImm)) 3663 return true; 3664 return false; 3665 } 3666 3667 // If this instruction has an immediate form and one of its operands is a 3668 // result of a load-immediate or an add-immediate, convert it to 3669 // the immediate form if the constant is in range. 3670 bool PPCInstrInfo::convertToImmediateForm(MachineInstr &MI, 3671 MachineInstr **KilledDef) const { 3672 MachineFunction *MF = MI.getParent()->getParent(); 3673 MachineRegisterInfo *MRI = &MF->getRegInfo(); 3674 bool PostRA = !MRI->isSSA(); 3675 bool SeenIntermediateUse = true; 3676 unsigned ForwardingOperand = ~0U; 3677 MachineInstr *DefMI = getForwardingDefMI(MI, ForwardingOperand, 3678 SeenIntermediateUse); 3679 if (!DefMI) 3680 return false; 3681 assert(ForwardingOperand < MI.getNumOperands() && 3682 "The forwarding operand needs to be valid at this point"); 3683 bool IsForwardingOperandKilled = MI.getOperand(ForwardingOperand).isKill(); 3684 bool KillFwdDefMI = !SeenIntermediateUse && IsForwardingOperandKilled; 3685 if (KilledDef && KillFwdDefMI) 3686 *KilledDef = DefMI; 3687 3688 // If this is a imm instruction and its register operands is produced by ADDI, 3689 // put the imm into imm inst directly. 3690 if (RI.getMappedIdxOpcForImmOpc(MI.getOpcode()) != 3691 PPC::INSTRUCTION_LIST_END && 3692 transformToNewImmFormFedByAdd(MI, *DefMI, ForwardingOperand)) 3693 return true; 3694 3695 ImmInstrInfo III; 3696 bool IsVFReg = MI.getOperand(0).isReg() 3697 ? isVFRegister(MI.getOperand(0).getReg()) 3698 : false; 3699 bool HasImmForm = instrHasImmForm(MI.getOpcode(), IsVFReg, III, PostRA); 3700 // If this is a reg+reg instruction that has a reg+imm form, 3701 // and one of the operands is produced by an add-immediate, 3702 // try to convert it. 3703 if (HasImmForm && 3704 transformToImmFormFedByAdd(MI, III, ForwardingOperand, *DefMI, 3705 KillFwdDefMI)) 3706 return true; 3707 3708 // If this is a reg+reg instruction that has a reg+imm form, 3709 // and one of the operands is produced by LI, convert it now. 3710 if (HasImmForm && 3711 transformToImmFormFedByLI(MI, III, ForwardingOperand, *DefMI)) 3712 return true; 3713 3714 // If this is not a reg+reg, but the DefMI is LI/LI8, check if its user MI 3715 // can be simpified to LI. 3716 if (!HasImmForm && simplifyToLI(MI, *DefMI, ForwardingOperand, KilledDef)) 3717 return true; 3718 3719 return false; 3720 } 3721 3722 bool PPCInstrInfo::combineRLWINM(MachineInstr &MI, 3723 MachineInstr **ToErase) const { 3724 MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo(); 3725 unsigned FoldingReg = MI.getOperand(1).getReg(); 3726 if (!Register::isVirtualRegister(FoldingReg)) 3727 return false; 3728 MachineInstr *SrcMI = MRI->getVRegDef(FoldingReg); 3729 if (SrcMI->getOpcode() != PPC::RLWINM && 3730 SrcMI->getOpcode() != PPC::RLWINM_rec && 3731 SrcMI->getOpcode() != PPC::RLWINM8 && 3732 SrcMI->getOpcode() != PPC::RLWINM8_rec) 3733 return false; 3734 assert((MI.getOperand(2).isImm() && MI.getOperand(3).isImm() && 3735 MI.getOperand(4).isImm() && SrcMI->getOperand(2).isImm() && 3736 SrcMI->getOperand(3).isImm() && SrcMI->getOperand(4).isImm()) && 3737 "Invalid PPC::RLWINM Instruction!"); 3738 uint64_t SHSrc = SrcMI->getOperand(2).getImm(); 3739 uint64_t SHMI = MI.getOperand(2).getImm(); 3740 uint64_t MBSrc = SrcMI->getOperand(3).getImm(); 3741 uint64_t MBMI = MI.getOperand(3).getImm(); 3742 uint64_t MESrc = SrcMI->getOperand(4).getImm(); 3743 uint64_t MEMI = MI.getOperand(4).getImm(); 3744 3745 assert((MEMI < 32 && MESrc < 32 && MBMI < 32 && MBSrc < 32) && 3746 "Invalid PPC::RLWINM Instruction!"); 3747 // If MBMI is bigger than MEMI, we always can not get run of ones. 3748 // RotatedSrcMask non-wrap: 3749 // 0........31|32........63 3750 // RotatedSrcMask: B---E B---E 3751 // MaskMI: -----------|--E B------ 3752 // Result: ----- --- (Bad candidate) 3753 // 3754 // RotatedSrcMask wrap: 3755 // 0........31|32........63 3756 // RotatedSrcMask: --E B----|--E B---- 3757 // MaskMI: -----------|--E B------ 3758 // Result: --- -----|--- ----- (Bad candidate) 3759 // 3760 // One special case is RotatedSrcMask is a full set mask. 3761 // RotatedSrcMask full: 3762 // 0........31|32........63 3763 // RotatedSrcMask: ------EB---|-------EB--- 3764 // MaskMI: -----------|--E B------ 3765 // Result: -----------|--- ------- (Good candidate) 3766 3767 // Mark special case. 3768 bool SrcMaskFull = (MBSrc - MESrc == 1) || (MBSrc == 0 && MESrc == 31); 3769 3770 // For other MBMI > MEMI cases, just return. 3771 if ((MBMI > MEMI) && !SrcMaskFull) 3772 return false; 3773 3774 // Handle MBMI <= MEMI cases. 3775 APInt MaskMI = APInt::getBitsSetWithWrap(32, 32 - MEMI - 1, 32 - MBMI); 3776 // In MI, we only need low 32 bits of SrcMI, just consider about low 32 3777 // bit of SrcMI mask. Note that in APInt, lowerest bit is at index 0, 3778 // while in PowerPC ISA, lowerest bit is at index 63. 3779 APInt MaskSrc = APInt::getBitsSetWithWrap(32, 32 - MESrc - 1, 32 - MBSrc); 3780 3781 APInt RotatedSrcMask = MaskSrc.rotl(SHMI); 3782 APInt FinalMask = RotatedSrcMask & MaskMI; 3783 uint32_t NewMB, NewME; 3784 bool Simplified = false; 3785 3786 // If final mask is 0, MI result should be 0 too. 3787 if (FinalMask.isZero()) { 3788 bool Is64Bit = 3789 (MI.getOpcode() == PPC::RLWINM8 || MI.getOpcode() == PPC::RLWINM8_rec); 3790 Simplified = true; 3791 LLVM_DEBUG(dbgs() << "Replace Instr: "); 3792 LLVM_DEBUG(MI.dump()); 3793 3794 if (MI.getOpcode() == PPC::RLWINM || MI.getOpcode() == PPC::RLWINM8) { 3795 // Replace MI with "LI 0" 3796 MI.RemoveOperand(4); 3797 MI.RemoveOperand(3); 3798 MI.RemoveOperand(2); 3799 MI.getOperand(1).ChangeToImmediate(0); 3800 MI.setDesc(get(Is64Bit ? PPC::LI8 : PPC::LI)); 3801 } else { 3802 // Replace MI with "ANDI_rec reg, 0" 3803 MI.RemoveOperand(4); 3804 MI.RemoveOperand(3); 3805 MI.getOperand(2).setImm(0); 3806 MI.setDesc(get(Is64Bit ? PPC::ANDI8_rec : PPC::ANDI_rec)); 3807 MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg()); 3808 if (SrcMI->getOperand(1).isKill()) { 3809 MI.getOperand(1).setIsKill(true); 3810 SrcMI->getOperand(1).setIsKill(false); 3811 } else 3812 // About to replace MI.getOperand(1), clear its kill flag. 3813 MI.getOperand(1).setIsKill(false); 3814 } 3815 3816 LLVM_DEBUG(dbgs() << "With: "); 3817 LLVM_DEBUG(MI.dump()); 3818 3819 } else if ((isRunOfOnes((unsigned)(FinalMask.getZExtValue()), NewMB, NewME) && 3820 NewMB <= NewME) || 3821 SrcMaskFull) { 3822 // Here we only handle MBMI <= MEMI case, so NewMB must be no bigger 3823 // than NewME. Otherwise we get a 64 bit value after folding, but MI 3824 // return a 32 bit value. 3825 Simplified = true; 3826 LLVM_DEBUG(dbgs() << "Converting Instr: "); 3827 LLVM_DEBUG(MI.dump()); 3828 3829 uint16_t NewSH = (SHSrc + SHMI) % 32; 3830 MI.getOperand(2).setImm(NewSH); 3831 // If SrcMI mask is full, no need to update MBMI and MEMI. 3832 if (!SrcMaskFull) { 3833 MI.getOperand(3).setImm(NewMB); 3834 MI.getOperand(4).setImm(NewME); 3835 } 3836 MI.getOperand(1).setReg(SrcMI->getOperand(1).getReg()); 3837 if (SrcMI->getOperand(1).isKill()) { 3838 MI.getOperand(1).setIsKill(true); 3839 SrcMI->getOperand(1).setIsKill(false); 3840 } else 3841 // About to replace MI.getOperand(1), clear its kill flag. 3842 MI.getOperand(1).setIsKill(false); 3843 3844 LLVM_DEBUG(dbgs() << "To: "); 3845 LLVM_DEBUG(MI.dump()); 3846 } 3847 if (Simplified & MRI->use_nodbg_empty(FoldingReg) && 3848 !SrcMI->hasImplicitDef()) { 3849 // If FoldingReg has no non-debug use and it has no implicit def (it 3850 // is not RLWINMO or RLWINM8o), it's safe to delete its def SrcMI. 3851 // Otherwise keep it. 3852 *ToErase = SrcMI; 3853 LLVM_DEBUG(dbgs() << "Delete dead instruction: "); 3854 LLVM_DEBUG(SrcMI->dump()); 3855 } 3856 return Simplified; 3857 } 3858 3859 bool PPCInstrInfo::instrHasImmForm(unsigned Opc, bool IsVFReg, 3860 ImmInstrInfo &III, bool PostRA) const { 3861 // The vast majority of the instructions would need their operand 2 replaced 3862 // with an immediate when switching to the reg+imm form. A marked exception 3863 // are the update form loads/stores for which a constant operand 2 would need 3864 // to turn into a displacement and move operand 1 to the operand 2 position. 3865 III.ImmOpNo = 2; 3866 III.OpNoForForwarding = 2; 3867 III.ImmWidth = 16; 3868 III.ImmMustBeMultipleOf = 1; 3869 III.TruncateImmTo = 0; 3870 III.IsSummingOperands = false; 3871 switch (Opc) { 3872 default: return false; 3873 case PPC::ADD4: 3874 case PPC::ADD8: 3875 III.SignedImm = true; 3876 III.ZeroIsSpecialOrig = 0; 3877 III.ZeroIsSpecialNew = 1; 3878 III.IsCommutative = true; 3879 III.IsSummingOperands = true; 3880 III.ImmOpcode = Opc == PPC::ADD4 ? PPC::ADDI : PPC::ADDI8; 3881 break; 3882 case PPC::ADDC: 3883 case PPC::ADDC8: 3884 III.SignedImm = true; 3885 III.ZeroIsSpecialOrig = 0; 3886 III.ZeroIsSpecialNew = 0; 3887 III.IsCommutative = true; 3888 III.IsSummingOperands = true; 3889 III.ImmOpcode = Opc == PPC::ADDC ? PPC::ADDIC : PPC::ADDIC8; 3890 break; 3891 case PPC::ADDC_rec: 3892 III.SignedImm = true; 3893 III.ZeroIsSpecialOrig = 0; 3894 III.ZeroIsSpecialNew = 0; 3895 III.IsCommutative = true; 3896 III.IsSummingOperands = true; 3897 III.ImmOpcode = PPC::ADDIC_rec; 3898 break; 3899 case PPC::SUBFC: 3900 case PPC::SUBFC8: 3901 III.SignedImm = true; 3902 III.ZeroIsSpecialOrig = 0; 3903 III.ZeroIsSpecialNew = 0; 3904 III.IsCommutative = false; 3905 III.ImmOpcode = Opc == PPC::SUBFC ? PPC::SUBFIC : PPC::SUBFIC8; 3906 break; 3907 case PPC::CMPW: 3908 case PPC::CMPD: 3909 III.SignedImm = true; 3910 III.ZeroIsSpecialOrig = 0; 3911 III.ZeroIsSpecialNew = 0; 3912 III.IsCommutative = false; 3913 III.ImmOpcode = Opc == PPC::CMPW ? PPC::CMPWI : PPC::CMPDI; 3914 break; 3915 case PPC::CMPLW: 3916 case PPC::CMPLD: 3917 III.SignedImm = false; 3918 III.ZeroIsSpecialOrig = 0; 3919 III.ZeroIsSpecialNew = 0; 3920 III.IsCommutative = false; 3921 III.ImmOpcode = Opc == PPC::CMPLW ? PPC::CMPLWI : PPC::CMPLDI; 3922 break; 3923 case PPC::AND_rec: 3924 case PPC::AND8_rec: 3925 case PPC::OR: 3926 case PPC::OR8: 3927 case PPC::XOR: 3928 case PPC::XOR8: 3929 III.SignedImm = false; 3930 III.ZeroIsSpecialOrig = 0; 3931 III.ZeroIsSpecialNew = 0; 3932 III.IsCommutative = true; 3933 switch(Opc) { 3934 default: llvm_unreachable("Unknown opcode"); 3935 case PPC::AND_rec: 3936 III.ImmOpcode = PPC::ANDI_rec; 3937 break; 3938 case PPC::AND8_rec: 3939 III.ImmOpcode = PPC::ANDI8_rec; 3940 break; 3941 case PPC::OR: III.ImmOpcode = PPC::ORI; break; 3942 case PPC::OR8: III.ImmOpcode = PPC::ORI8; break; 3943 case PPC::XOR: III.ImmOpcode = PPC::XORI; break; 3944 case PPC::XOR8: III.ImmOpcode = PPC::XORI8; break; 3945 } 3946 break; 3947 case PPC::RLWNM: 3948 case PPC::RLWNM8: 3949 case PPC::RLWNM_rec: 3950 case PPC::RLWNM8_rec: 3951 case PPC::SLW: 3952 case PPC::SLW8: 3953 case PPC::SLW_rec: 3954 case PPC::SLW8_rec: 3955 case PPC::SRW: 3956 case PPC::SRW8: 3957 case PPC::SRW_rec: 3958 case PPC::SRW8_rec: 3959 case PPC::SRAW: 3960 case PPC::SRAW_rec: 3961 III.SignedImm = false; 3962 III.ZeroIsSpecialOrig = 0; 3963 III.ZeroIsSpecialNew = 0; 3964 III.IsCommutative = false; 3965 // This isn't actually true, but the instructions ignore any of the 3966 // upper bits, so any immediate loaded with an LI is acceptable. 3967 // This does not apply to shift right algebraic because a value 3968 // out of range will produce a -1/0. 3969 III.ImmWidth = 16; 3970 if (Opc == PPC::RLWNM || Opc == PPC::RLWNM8 || Opc == PPC::RLWNM_rec || 3971 Opc == PPC::RLWNM8_rec) 3972 III.TruncateImmTo = 5; 3973 else 3974 III.TruncateImmTo = 6; 3975 switch(Opc) { 3976 default: llvm_unreachable("Unknown opcode"); 3977 case PPC::RLWNM: III.ImmOpcode = PPC::RLWINM; break; 3978 case PPC::RLWNM8: III.ImmOpcode = PPC::RLWINM8; break; 3979 case PPC::RLWNM_rec: 3980 III.ImmOpcode = PPC::RLWINM_rec; 3981 break; 3982 case PPC::RLWNM8_rec: 3983 III.ImmOpcode = PPC::RLWINM8_rec; 3984 break; 3985 case PPC::SLW: III.ImmOpcode = PPC::RLWINM; break; 3986 case PPC::SLW8: III.ImmOpcode = PPC::RLWINM8; break; 3987 case PPC::SLW_rec: 3988 III.ImmOpcode = PPC::RLWINM_rec; 3989 break; 3990 case PPC::SLW8_rec: 3991 III.ImmOpcode = PPC::RLWINM8_rec; 3992 break; 3993 case PPC::SRW: III.ImmOpcode = PPC::RLWINM; break; 3994 case PPC::SRW8: III.ImmOpcode = PPC::RLWINM8; break; 3995 case PPC::SRW_rec: 3996 III.ImmOpcode = PPC::RLWINM_rec; 3997 break; 3998 case PPC::SRW8_rec: 3999 III.ImmOpcode = PPC::RLWINM8_rec; 4000 break; 4001 case PPC::SRAW: 4002 III.ImmWidth = 5; 4003 III.TruncateImmTo = 0; 4004 III.ImmOpcode = PPC::SRAWI; 4005 break; 4006 case PPC::SRAW_rec: 4007 III.ImmWidth = 5; 4008 III.TruncateImmTo = 0; 4009 III.ImmOpcode = PPC::SRAWI_rec; 4010 break; 4011 } 4012 break; 4013 case PPC::RLDCL: 4014 case PPC::RLDCL_rec: 4015 case PPC::RLDCR: 4016 case PPC::RLDCR_rec: 4017 case PPC::SLD: 4018 case PPC::SLD_rec: 4019 case PPC::SRD: 4020 case PPC::SRD_rec: 4021 case PPC::SRAD: 4022 case PPC::SRAD_rec: 4023 III.SignedImm = false; 4024 III.ZeroIsSpecialOrig = 0; 4025 III.ZeroIsSpecialNew = 0; 4026 III.IsCommutative = false; 4027 // This isn't actually true, but the instructions ignore any of the 4028 // upper bits, so any immediate loaded with an LI is acceptable. 4029 // This does not apply to shift right algebraic because a value 4030 // out of range will produce a -1/0. 4031 III.ImmWidth = 16; 4032 if (Opc == PPC::RLDCL || Opc == PPC::RLDCL_rec || Opc == PPC::RLDCR || 4033 Opc == PPC::RLDCR_rec) 4034 III.TruncateImmTo = 6; 4035 else 4036 III.TruncateImmTo = 7; 4037 switch(Opc) { 4038 default: llvm_unreachable("Unknown opcode"); 4039 case PPC::RLDCL: III.ImmOpcode = PPC::RLDICL; break; 4040 case PPC::RLDCL_rec: 4041 III.ImmOpcode = PPC::RLDICL_rec; 4042 break; 4043 case PPC::RLDCR: III.ImmOpcode = PPC::RLDICR; break; 4044 case PPC::RLDCR_rec: 4045 III.ImmOpcode = PPC::RLDICR_rec; 4046 break; 4047 case PPC::SLD: III.ImmOpcode = PPC::RLDICR; break; 4048 case PPC::SLD_rec: 4049 III.ImmOpcode = PPC::RLDICR_rec; 4050 break; 4051 case PPC::SRD: III.ImmOpcode = PPC::RLDICL; break; 4052 case PPC::SRD_rec: 4053 III.ImmOpcode = PPC::RLDICL_rec; 4054 break; 4055 case PPC::SRAD: 4056 III.ImmWidth = 6; 4057 III.TruncateImmTo = 0; 4058 III.ImmOpcode = PPC::SRADI; 4059 break; 4060 case PPC::SRAD_rec: 4061 III.ImmWidth = 6; 4062 III.TruncateImmTo = 0; 4063 III.ImmOpcode = PPC::SRADI_rec; 4064 break; 4065 } 4066 break; 4067 // Loads and stores: 4068 case PPC::LBZX: 4069 case PPC::LBZX8: 4070 case PPC::LHZX: 4071 case PPC::LHZX8: 4072 case PPC::LHAX: 4073 case PPC::LHAX8: 4074 case PPC::LWZX: 4075 case PPC::LWZX8: 4076 case PPC::LWAX: 4077 case PPC::LDX: 4078 case PPC::LFSX: 4079 case PPC::LFDX: 4080 case PPC::STBX: 4081 case PPC::STBX8: 4082 case PPC::STHX: 4083 case PPC::STHX8: 4084 case PPC::STWX: 4085 case PPC::STWX8: 4086 case PPC::STDX: 4087 case PPC::STFSX: 4088 case PPC::STFDX: 4089 III.SignedImm = true; 4090 III.ZeroIsSpecialOrig = 1; 4091 III.ZeroIsSpecialNew = 2; 4092 III.IsCommutative = true; 4093 III.IsSummingOperands = true; 4094 III.ImmOpNo = 1; 4095 III.OpNoForForwarding = 2; 4096 switch(Opc) { 4097 default: llvm_unreachable("Unknown opcode"); 4098 case PPC::LBZX: III.ImmOpcode = PPC::LBZ; break; 4099 case PPC::LBZX8: III.ImmOpcode = PPC::LBZ8; break; 4100 case PPC::LHZX: III.ImmOpcode = PPC::LHZ; break; 4101 case PPC::LHZX8: III.ImmOpcode = PPC::LHZ8; break; 4102 case PPC::LHAX: III.ImmOpcode = PPC::LHA; break; 4103 case PPC::LHAX8: III.ImmOpcode = PPC::LHA8; break; 4104 case PPC::LWZX: III.ImmOpcode = PPC::LWZ; break; 4105 case PPC::LWZX8: III.ImmOpcode = PPC::LWZ8; break; 4106 case PPC::LWAX: 4107 III.ImmOpcode = PPC::LWA; 4108 III.ImmMustBeMultipleOf = 4; 4109 break; 4110 case PPC::LDX: III.ImmOpcode = PPC::LD; III.ImmMustBeMultipleOf = 4; break; 4111 case PPC::LFSX: III.ImmOpcode = PPC::LFS; break; 4112 case PPC::LFDX: III.ImmOpcode = PPC::LFD; break; 4113 case PPC::STBX: III.ImmOpcode = PPC::STB; break; 4114 case PPC::STBX8: III.ImmOpcode = PPC::STB8; break; 4115 case PPC::STHX: III.ImmOpcode = PPC::STH; break; 4116 case PPC::STHX8: III.ImmOpcode = PPC::STH8; break; 4117 case PPC::STWX: III.ImmOpcode = PPC::STW; break; 4118 case PPC::STWX8: III.ImmOpcode = PPC::STW8; break; 4119 case PPC::STDX: 4120 III.ImmOpcode = PPC::STD; 4121 III.ImmMustBeMultipleOf = 4; 4122 break; 4123 case PPC::STFSX: III.ImmOpcode = PPC::STFS; break; 4124 case PPC::STFDX: III.ImmOpcode = PPC::STFD; break; 4125 } 4126 break; 4127 case PPC::LBZUX: 4128 case PPC::LBZUX8: 4129 case PPC::LHZUX: 4130 case PPC::LHZUX8: 4131 case PPC::LHAUX: 4132 case PPC::LHAUX8: 4133 case PPC::LWZUX: 4134 case PPC::LWZUX8: 4135 case PPC::LDUX: 4136 case PPC::LFSUX: 4137 case PPC::LFDUX: 4138 case PPC::STBUX: 4139 case PPC::STBUX8: 4140 case PPC::STHUX: 4141 case PPC::STHUX8: 4142 case PPC::STWUX: 4143 case PPC::STWUX8: 4144 case PPC::STDUX: 4145 case PPC::STFSUX: 4146 case PPC::STFDUX: 4147 III.SignedImm = true; 4148 III.ZeroIsSpecialOrig = 2; 4149 III.ZeroIsSpecialNew = 3; 4150 III.IsCommutative = false; 4151 III.IsSummingOperands = true; 4152 III.ImmOpNo = 2; 4153 III.OpNoForForwarding = 3; 4154 switch(Opc) { 4155 default: llvm_unreachable("Unknown opcode"); 4156 case PPC::LBZUX: III.ImmOpcode = PPC::LBZU; break; 4157 case PPC::LBZUX8: III.ImmOpcode = PPC::LBZU8; break; 4158 case PPC::LHZUX: III.ImmOpcode = PPC::LHZU; break; 4159 case PPC::LHZUX8: III.ImmOpcode = PPC::LHZU8; break; 4160 case PPC::LHAUX: III.ImmOpcode = PPC::LHAU; break; 4161 case PPC::LHAUX8: III.ImmOpcode = PPC::LHAU8; break; 4162 case PPC::LWZUX: III.ImmOpcode = PPC::LWZU; break; 4163 case PPC::LWZUX8: III.ImmOpcode = PPC::LWZU8; break; 4164 case PPC::LDUX: 4165 III.ImmOpcode = PPC::LDU; 4166 III.ImmMustBeMultipleOf = 4; 4167 break; 4168 case PPC::LFSUX: III.ImmOpcode = PPC::LFSU; break; 4169 case PPC::LFDUX: III.ImmOpcode = PPC::LFDU; break; 4170 case PPC::STBUX: III.ImmOpcode = PPC::STBU; break; 4171 case PPC::STBUX8: III.ImmOpcode = PPC::STBU8; break; 4172 case PPC::STHUX: III.ImmOpcode = PPC::STHU; break; 4173 case PPC::STHUX8: III.ImmOpcode = PPC::STHU8; break; 4174 case PPC::STWUX: III.ImmOpcode = PPC::STWU; break; 4175 case PPC::STWUX8: III.ImmOpcode = PPC::STWU8; break; 4176 case PPC::STDUX: 4177 III.ImmOpcode = PPC::STDU; 4178 III.ImmMustBeMultipleOf = 4; 4179 break; 4180 case PPC::STFSUX: III.ImmOpcode = PPC::STFSU; break; 4181 case PPC::STFDUX: III.ImmOpcode = PPC::STFDU; break; 4182 } 4183 break; 4184 // Power9 and up only. For some of these, the X-Form version has access to all 4185 // 64 VSR's whereas the D-Form only has access to the VR's. We replace those 4186 // with pseudo-ops pre-ra and for post-ra, we check that the register loaded 4187 // into or stored from is one of the VR registers. 4188 case PPC::LXVX: 4189 case PPC::LXSSPX: 4190 case PPC::LXSDX: 4191 case PPC::STXVX: 4192 case PPC::STXSSPX: 4193 case PPC::STXSDX: 4194 case PPC::XFLOADf32: 4195 case PPC::XFLOADf64: 4196 case PPC::XFSTOREf32: 4197 case PPC::XFSTOREf64: 4198 if (!Subtarget.hasP9Vector()) 4199 return false; 4200 III.SignedImm = true; 4201 III.ZeroIsSpecialOrig = 1; 4202 III.ZeroIsSpecialNew = 2; 4203 III.IsCommutative = true; 4204 III.IsSummingOperands = true; 4205 III.ImmOpNo = 1; 4206 III.OpNoForForwarding = 2; 4207 III.ImmMustBeMultipleOf = 4; 4208 switch(Opc) { 4209 default: llvm_unreachable("Unknown opcode"); 4210 case PPC::LXVX: 4211 III.ImmOpcode = PPC::LXV; 4212 III.ImmMustBeMultipleOf = 16; 4213 break; 4214 case PPC::LXSSPX: 4215 if (PostRA) { 4216 if (IsVFReg) 4217 III.ImmOpcode = PPC::LXSSP; 4218 else { 4219 III.ImmOpcode = PPC::LFS; 4220 III.ImmMustBeMultipleOf = 1; 4221 } 4222 break; 4223 } 4224 LLVM_FALLTHROUGH; 4225 case PPC::XFLOADf32: 4226 III.ImmOpcode = PPC::DFLOADf32; 4227 break; 4228 case PPC::LXSDX: 4229 if (PostRA) { 4230 if (IsVFReg) 4231 III.ImmOpcode = PPC::LXSD; 4232 else { 4233 III.ImmOpcode = PPC::LFD; 4234 III.ImmMustBeMultipleOf = 1; 4235 } 4236 break; 4237 } 4238 LLVM_FALLTHROUGH; 4239 case PPC::XFLOADf64: 4240 III.ImmOpcode = PPC::DFLOADf64; 4241 break; 4242 case PPC::STXVX: 4243 III.ImmOpcode = PPC::STXV; 4244 III.ImmMustBeMultipleOf = 16; 4245 break; 4246 case PPC::STXSSPX: 4247 if (PostRA) { 4248 if (IsVFReg) 4249 III.ImmOpcode = PPC::STXSSP; 4250 else { 4251 III.ImmOpcode = PPC::STFS; 4252 III.ImmMustBeMultipleOf = 1; 4253 } 4254 break; 4255 } 4256 LLVM_FALLTHROUGH; 4257 case PPC::XFSTOREf32: 4258 III.ImmOpcode = PPC::DFSTOREf32; 4259 break; 4260 case PPC::STXSDX: 4261 if (PostRA) { 4262 if (IsVFReg) 4263 III.ImmOpcode = PPC::STXSD; 4264 else { 4265 III.ImmOpcode = PPC::STFD; 4266 III.ImmMustBeMultipleOf = 1; 4267 } 4268 break; 4269 } 4270 LLVM_FALLTHROUGH; 4271 case PPC::XFSTOREf64: 4272 III.ImmOpcode = PPC::DFSTOREf64; 4273 break; 4274 } 4275 break; 4276 } 4277 return true; 4278 } 4279 4280 // Utility function for swaping two arbitrary operands of an instruction. 4281 static void swapMIOperands(MachineInstr &MI, unsigned Op1, unsigned Op2) { 4282 assert(Op1 != Op2 && "Cannot swap operand with itself."); 4283 4284 unsigned MaxOp = std::max(Op1, Op2); 4285 unsigned MinOp = std::min(Op1, Op2); 4286 MachineOperand MOp1 = MI.getOperand(MinOp); 4287 MachineOperand MOp2 = MI.getOperand(MaxOp); 4288 MI.RemoveOperand(std::max(Op1, Op2)); 4289 MI.RemoveOperand(std::min(Op1, Op2)); 4290 4291 // If the operands we are swapping are the two at the end (the common case) 4292 // we can just remove both and add them in the opposite order. 4293 if (MaxOp - MinOp == 1 && MI.getNumOperands() == MinOp) { 4294 MI.addOperand(MOp2); 4295 MI.addOperand(MOp1); 4296 } else { 4297 // Store all operands in a temporary vector, remove them and re-add in the 4298 // right order. 4299 SmallVector<MachineOperand, 2> MOps; 4300 unsigned TotalOps = MI.getNumOperands() + 2; // We've already removed 2 ops. 4301 for (unsigned i = MI.getNumOperands() - 1; i >= MinOp; i--) { 4302 MOps.push_back(MI.getOperand(i)); 4303 MI.RemoveOperand(i); 4304 } 4305 // MOp2 needs to be added next. 4306 MI.addOperand(MOp2); 4307 // Now add the rest. 4308 for (unsigned i = MI.getNumOperands(); i < TotalOps; i++) { 4309 if (i == MaxOp) 4310 MI.addOperand(MOp1); 4311 else { 4312 MI.addOperand(MOps.back()); 4313 MOps.pop_back(); 4314 } 4315 } 4316 } 4317 } 4318 4319 // Check if the 'MI' that has the index OpNoForForwarding 4320 // meets the requirement described in the ImmInstrInfo. 4321 bool PPCInstrInfo::isUseMIElgibleForForwarding(MachineInstr &MI, 4322 const ImmInstrInfo &III, 4323 unsigned OpNoForForwarding 4324 ) const { 4325 // As the algorithm of checking for PPC::ZERO/PPC::ZERO8 4326 // would not work pre-RA, we can only do the check post RA. 4327 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 4328 if (MRI.isSSA()) 4329 return false; 4330 4331 // Cannot do the transform if MI isn't summing the operands. 4332 if (!III.IsSummingOperands) 4333 return false; 4334 4335 // The instruction we are trying to replace must have the ZeroIsSpecialOrig set. 4336 if (!III.ZeroIsSpecialOrig) 4337 return false; 4338 4339 // We cannot do the transform if the operand we are trying to replace 4340 // isn't the same as the operand the instruction allows. 4341 if (OpNoForForwarding != III.OpNoForForwarding) 4342 return false; 4343 4344 // Check if the instruction we are trying to transform really has 4345 // the special zero register as its operand. 4346 if (MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO && 4347 MI.getOperand(III.ZeroIsSpecialOrig).getReg() != PPC::ZERO8) 4348 return false; 4349 4350 // This machine instruction is convertible if it is, 4351 // 1. summing the operands. 4352 // 2. one of the operands is special zero register. 4353 // 3. the operand we are trying to replace is allowed by the MI. 4354 return true; 4355 } 4356 4357 // Check if the DefMI is the add inst and set the ImmMO and RegMO 4358 // accordingly. 4359 bool PPCInstrInfo::isDefMIElgibleForForwarding(MachineInstr &DefMI, 4360 const ImmInstrInfo &III, 4361 MachineOperand *&ImmMO, 4362 MachineOperand *&RegMO) const { 4363 unsigned Opc = DefMI.getOpcode(); 4364 if (Opc != PPC::ADDItocL && Opc != PPC::ADDI && Opc != PPC::ADDI8) 4365 return false; 4366 4367 assert(DefMI.getNumOperands() >= 3 && 4368 "Add inst must have at least three operands"); 4369 RegMO = &DefMI.getOperand(1); 4370 ImmMO = &DefMI.getOperand(2); 4371 4372 // Before RA, ADDI first operand could be a frame index. 4373 if (!RegMO->isReg()) 4374 return false; 4375 4376 // This DefMI is elgible for forwarding if it is: 4377 // 1. add inst 4378 // 2. one of the operands is Imm/CPI/Global. 4379 return isAnImmediateOperand(*ImmMO); 4380 } 4381 4382 bool PPCInstrInfo::isRegElgibleForForwarding( 4383 const MachineOperand &RegMO, const MachineInstr &DefMI, 4384 const MachineInstr &MI, bool KillDefMI, 4385 bool &IsFwdFeederRegKilled) const { 4386 // x = addi y, imm 4387 // ... 4388 // z = lfdx 0, x -> z = lfd imm(y) 4389 // The Reg "y" can be forwarded to the MI(z) only when there is no DEF 4390 // of "y" between the DEF of "x" and "z". 4391 // The query is only valid post RA. 4392 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 4393 if (MRI.isSSA()) 4394 return false; 4395 4396 Register Reg = RegMO.getReg(); 4397 4398 // Walking the inst in reverse(MI-->DefMI) to get the last DEF of the Reg. 4399 MachineBasicBlock::const_reverse_iterator It = MI; 4400 MachineBasicBlock::const_reverse_iterator E = MI.getParent()->rend(); 4401 It++; 4402 for (; It != E; ++It) { 4403 if (It->modifiesRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI) 4404 return false; 4405 else if (It->killsRegister(Reg, &getRegisterInfo()) && (&*It) != &DefMI) 4406 IsFwdFeederRegKilled = true; 4407 // Made it to DefMI without encountering a clobber. 4408 if ((&*It) == &DefMI) 4409 break; 4410 } 4411 assert((&*It) == &DefMI && "DefMI is missing"); 4412 4413 // If DefMI also defines the register to be forwarded, we can only forward it 4414 // if DefMI is being erased. 4415 if (DefMI.modifiesRegister(Reg, &getRegisterInfo())) 4416 return KillDefMI; 4417 4418 return true; 4419 } 4420 4421 bool PPCInstrInfo::isImmElgibleForForwarding(const MachineOperand &ImmMO, 4422 const MachineInstr &DefMI, 4423 const ImmInstrInfo &III, 4424 int64_t &Imm, 4425 int64_t BaseImm) const { 4426 assert(isAnImmediateOperand(ImmMO) && "ImmMO is NOT an immediate"); 4427 if (DefMI.getOpcode() == PPC::ADDItocL) { 4428 // The operand for ADDItocL is CPI, which isn't imm at compiling time, 4429 // However, we know that, it is 16-bit width, and has the alignment of 4. 4430 // Check if the instruction met the requirement. 4431 if (III.ImmMustBeMultipleOf > 4 || 4432 III.TruncateImmTo || III.ImmWidth != 16) 4433 return false; 4434 4435 // Going from XForm to DForm loads means that the displacement needs to be 4436 // not just an immediate but also a multiple of 4, or 16 depending on the 4437 // load. A DForm load cannot be represented if it is a multiple of say 2. 4438 // XForm loads do not have this restriction. 4439 if (ImmMO.isGlobal()) { 4440 const DataLayout &DL = ImmMO.getGlobal()->getParent()->getDataLayout(); 4441 if (ImmMO.getGlobal()->getPointerAlignment(DL) < III.ImmMustBeMultipleOf) 4442 return false; 4443 } 4444 4445 return true; 4446 } 4447 4448 if (ImmMO.isImm()) { 4449 // It is Imm, we need to check if the Imm fit the range. 4450 // Sign-extend to 64-bits. 4451 // DefMI may be folded with another imm form instruction, the result Imm is 4452 // the sum of Imm of DefMI and BaseImm which is from imm form instruction. 4453 APInt ActualValue(64, ImmMO.getImm() + BaseImm, true); 4454 if (III.SignedImm && !ActualValue.isSignedIntN(III.ImmWidth)) 4455 return false; 4456 if (!III.SignedImm && !ActualValue.isIntN(III.ImmWidth)) 4457 return false; 4458 Imm = SignExtend64<16>(ImmMO.getImm() + BaseImm); 4459 4460 if (Imm % III.ImmMustBeMultipleOf) 4461 return false; 4462 if (III.TruncateImmTo) 4463 Imm &= ((1 << III.TruncateImmTo) - 1); 4464 } 4465 else 4466 return false; 4467 4468 // This ImmMO is forwarded if it meets the requriement describle 4469 // in ImmInstrInfo 4470 return true; 4471 } 4472 4473 bool PPCInstrInfo::simplifyToLI(MachineInstr &MI, MachineInstr &DefMI, 4474 unsigned OpNoForForwarding, 4475 MachineInstr **KilledDef) const { 4476 if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) || 4477 !DefMI.getOperand(1).isImm()) 4478 return false; 4479 4480 MachineFunction *MF = MI.getParent()->getParent(); 4481 MachineRegisterInfo *MRI = &MF->getRegInfo(); 4482 bool PostRA = !MRI->isSSA(); 4483 4484 int64_t Immediate = DefMI.getOperand(1).getImm(); 4485 // Sign-extend to 64-bits. 4486 int64_t SExtImm = SignExtend64<16>(Immediate); 4487 4488 bool IsForwardingOperandKilled = MI.getOperand(OpNoForForwarding).isKill(); 4489 Register ForwardingOperandReg = MI.getOperand(OpNoForForwarding).getReg(); 4490 4491 bool ReplaceWithLI = false; 4492 bool Is64BitLI = false; 4493 int64_t NewImm = 0; 4494 bool SetCR = false; 4495 unsigned Opc = MI.getOpcode(); 4496 switch (Opc) { 4497 default: 4498 return false; 4499 4500 // FIXME: Any branches conditional on such a comparison can be made 4501 // unconditional. At this time, this happens too infrequently to be worth 4502 // the implementation effort, but if that ever changes, we could convert 4503 // such a pattern here. 4504 case PPC::CMPWI: 4505 case PPC::CMPLWI: 4506 case PPC::CMPDI: 4507 case PPC::CMPLDI: { 4508 // Doing this post-RA would require dataflow analysis to reliably find uses 4509 // of the CR register set by the compare. 4510 // No need to fixup killed/dead flag since this transformation is only valid 4511 // before RA. 4512 if (PostRA) 4513 return false; 4514 // If a compare-immediate is fed by an immediate and is itself an input of 4515 // an ISEL (the most common case) into a COPY of the correct register. 4516 bool Changed = false; 4517 Register DefReg = MI.getOperand(0).getReg(); 4518 int64_t Comparand = MI.getOperand(2).getImm(); 4519 int64_t SExtComparand = ((uint64_t)Comparand & ~0x7FFFuLL) != 0 4520 ? (Comparand | 0xFFFFFFFFFFFF0000) 4521 : Comparand; 4522 4523 for (auto &CompareUseMI : MRI->use_instructions(DefReg)) { 4524 unsigned UseOpc = CompareUseMI.getOpcode(); 4525 if (UseOpc != PPC::ISEL && UseOpc != PPC::ISEL8) 4526 continue; 4527 unsigned CRSubReg = CompareUseMI.getOperand(3).getSubReg(); 4528 Register TrueReg = CompareUseMI.getOperand(1).getReg(); 4529 Register FalseReg = CompareUseMI.getOperand(2).getReg(); 4530 unsigned RegToCopy = 4531 selectReg(SExtImm, SExtComparand, Opc, TrueReg, FalseReg, CRSubReg); 4532 if (RegToCopy == PPC::NoRegister) 4533 continue; 4534 // Can't use PPC::COPY to copy PPC::ZERO[8]. Convert it to LI[8] 0. 4535 if (RegToCopy == PPC::ZERO || RegToCopy == PPC::ZERO8) { 4536 CompareUseMI.setDesc(get(UseOpc == PPC::ISEL8 ? PPC::LI8 : PPC::LI)); 4537 replaceInstrOperandWithImm(CompareUseMI, 1, 0); 4538 CompareUseMI.RemoveOperand(3); 4539 CompareUseMI.RemoveOperand(2); 4540 continue; 4541 } 4542 LLVM_DEBUG( 4543 dbgs() << "Found LI -> CMPI -> ISEL, replacing with a copy.\n"); 4544 LLVM_DEBUG(DefMI.dump(); MI.dump(); CompareUseMI.dump()); 4545 LLVM_DEBUG(dbgs() << "Is converted to:\n"); 4546 // Convert to copy and remove unneeded operands. 4547 CompareUseMI.setDesc(get(PPC::COPY)); 4548 CompareUseMI.RemoveOperand(3); 4549 CompareUseMI.RemoveOperand(RegToCopy == TrueReg ? 2 : 1); 4550 CmpIselsConverted++; 4551 Changed = true; 4552 LLVM_DEBUG(CompareUseMI.dump()); 4553 } 4554 if (Changed) 4555 return true; 4556 // This may end up incremented multiple times since this function is called 4557 // during a fixed-point transformation, but it is only meant to indicate the 4558 // presence of this opportunity. 4559 MissedConvertibleImmediateInstrs++; 4560 return false; 4561 } 4562 4563 // Immediate forms - may simply be convertable to an LI. 4564 case PPC::ADDI: 4565 case PPC::ADDI8: { 4566 // Does the sum fit in a 16-bit signed field? 4567 int64_t Addend = MI.getOperand(2).getImm(); 4568 if (isInt<16>(Addend + SExtImm)) { 4569 ReplaceWithLI = true; 4570 Is64BitLI = Opc == PPC::ADDI8; 4571 NewImm = Addend + SExtImm; 4572 break; 4573 } 4574 return false; 4575 } 4576 case PPC::SUBFIC: 4577 case PPC::SUBFIC8: { 4578 // Only transform this if the CARRY implicit operand is dead. 4579 if (MI.getNumOperands() > 3 && !MI.getOperand(3).isDead()) 4580 return false; 4581 int64_t Minuend = MI.getOperand(2).getImm(); 4582 if (isInt<16>(Minuend - SExtImm)) { 4583 ReplaceWithLI = true; 4584 Is64BitLI = Opc == PPC::SUBFIC8; 4585 NewImm = Minuend - SExtImm; 4586 break; 4587 } 4588 return false; 4589 } 4590 case PPC::RLDICL: 4591 case PPC::RLDICL_rec: 4592 case PPC::RLDICL_32: 4593 case PPC::RLDICL_32_64: { 4594 // Use APInt's rotate function. 4595 int64_t SH = MI.getOperand(2).getImm(); 4596 int64_t MB = MI.getOperand(3).getImm(); 4597 APInt InVal((Opc == PPC::RLDICL || Opc == PPC::RLDICL_rec) ? 64 : 32, 4598 SExtImm, true); 4599 InVal = InVal.rotl(SH); 4600 uint64_t Mask = MB == 0 ? -1LLU : (1LLU << (63 - MB + 1)) - 1; 4601 InVal &= Mask; 4602 // Can't replace negative values with an LI as that will sign-extend 4603 // and not clear the left bits. If we're setting the CR bit, we will use 4604 // ANDI_rec which won't sign extend, so that's safe. 4605 if (isUInt<15>(InVal.getSExtValue()) || 4606 (Opc == PPC::RLDICL_rec && isUInt<16>(InVal.getSExtValue()))) { 4607 ReplaceWithLI = true; 4608 Is64BitLI = Opc != PPC::RLDICL_32; 4609 NewImm = InVal.getSExtValue(); 4610 SetCR = Opc == PPC::RLDICL_rec; 4611 break; 4612 } 4613 return false; 4614 } 4615 case PPC::RLWINM: 4616 case PPC::RLWINM8: 4617 case PPC::RLWINM_rec: 4618 case PPC::RLWINM8_rec: { 4619 int64_t SH = MI.getOperand(2).getImm(); 4620 int64_t MB = MI.getOperand(3).getImm(); 4621 int64_t ME = MI.getOperand(4).getImm(); 4622 APInt InVal(32, SExtImm, true); 4623 InVal = InVal.rotl(SH); 4624 APInt Mask = APInt::getBitsSetWithWrap(32, 32 - ME - 1, 32 - MB); 4625 InVal &= Mask; 4626 // Can't replace negative values with an LI as that will sign-extend 4627 // and not clear the left bits. If we're setting the CR bit, we will use 4628 // ANDI_rec which won't sign extend, so that's safe. 4629 bool ValueFits = isUInt<15>(InVal.getSExtValue()); 4630 ValueFits |= ((Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec) && 4631 isUInt<16>(InVal.getSExtValue())); 4632 if (ValueFits) { 4633 ReplaceWithLI = true; 4634 Is64BitLI = Opc == PPC::RLWINM8 || Opc == PPC::RLWINM8_rec; 4635 NewImm = InVal.getSExtValue(); 4636 SetCR = Opc == PPC::RLWINM_rec || Opc == PPC::RLWINM8_rec; 4637 break; 4638 } 4639 return false; 4640 } 4641 case PPC::ORI: 4642 case PPC::ORI8: 4643 case PPC::XORI: 4644 case PPC::XORI8: { 4645 int64_t LogicalImm = MI.getOperand(2).getImm(); 4646 int64_t Result = 0; 4647 if (Opc == PPC::ORI || Opc == PPC::ORI8) 4648 Result = LogicalImm | SExtImm; 4649 else 4650 Result = LogicalImm ^ SExtImm; 4651 if (isInt<16>(Result)) { 4652 ReplaceWithLI = true; 4653 Is64BitLI = Opc == PPC::ORI8 || Opc == PPC::XORI8; 4654 NewImm = Result; 4655 break; 4656 } 4657 return false; 4658 } 4659 } 4660 4661 if (ReplaceWithLI) { 4662 // We need to be careful with CR-setting instructions we're replacing. 4663 if (SetCR) { 4664 // We don't know anything about uses when we're out of SSA, so only 4665 // replace if the new immediate will be reproduced. 4666 bool ImmChanged = (SExtImm & NewImm) != NewImm; 4667 if (PostRA && ImmChanged) 4668 return false; 4669 4670 if (!PostRA) { 4671 // If the defining load-immediate has no other uses, we can just replace 4672 // the immediate with the new immediate. 4673 if (MRI->hasOneUse(DefMI.getOperand(0).getReg())) 4674 DefMI.getOperand(1).setImm(NewImm); 4675 4676 // If we're not using the GPR result of the CR-setting instruction, we 4677 // just need to and with zero/non-zero depending on the new immediate. 4678 else if (MRI->use_empty(MI.getOperand(0).getReg())) { 4679 if (NewImm) { 4680 assert(Immediate && "Transformation converted zero to non-zero?"); 4681 NewImm = Immediate; 4682 } 4683 } else if (ImmChanged) 4684 return false; 4685 } 4686 } 4687 4688 LLVM_DEBUG(dbgs() << "Replacing instruction:\n"); 4689 LLVM_DEBUG(MI.dump()); 4690 LLVM_DEBUG(dbgs() << "Fed by:\n"); 4691 LLVM_DEBUG(DefMI.dump()); 4692 LoadImmediateInfo LII; 4693 LII.Imm = NewImm; 4694 LII.Is64Bit = Is64BitLI; 4695 LII.SetCR = SetCR; 4696 // If we're setting the CR, the original load-immediate must be kept (as an 4697 // operand to ANDI_rec/ANDI8_rec). 4698 if (KilledDef && SetCR) 4699 *KilledDef = nullptr; 4700 replaceInstrWithLI(MI, LII); 4701 4702 // Fixup killed/dead flag after transformation. 4703 // Pattern: 4704 // ForwardingOperandReg = LI imm1 4705 // y = op2 imm2, ForwardingOperandReg(killed) 4706 if (IsForwardingOperandKilled) 4707 fixupIsDeadOrKill(&DefMI, &MI, ForwardingOperandReg); 4708 4709 LLVM_DEBUG(dbgs() << "With:\n"); 4710 LLVM_DEBUG(MI.dump()); 4711 return true; 4712 } 4713 return false; 4714 } 4715 4716 bool PPCInstrInfo::transformToNewImmFormFedByAdd( 4717 MachineInstr &MI, MachineInstr &DefMI, unsigned OpNoForForwarding) const { 4718 MachineRegisterInfo *MRI = &MI.getParent()->getParent()->getRegInfo(); 4719 bool PostRA = !MRI->isSSA(); 4720 // FIXME: extend this to post-ra. Need to do some change in getForwardingDefMI 4721 // for post-ra. 4722 if (PostRA) 4723 return false; 4724 4725 // Only handle load/store. 4726 if (!MI.mayLoadOrStore()) 4727 return false; 4728 4729 unsigned XFormOpcode = RI.getMappedIdxOpcForImmOpc(MI.getOpcode()); 4730 4731 assert((XFormOpcode != PPC::INSTRUCTION_LIST_END) && 4732 "MI must have x-form opcode"); 4733 4734 // get Imm Form info. 4735 ImmInstrInfo III; 4736 bool IsVFReg = MI.getOperand(0).isReg() 4737 ? isVFRegister(MI.getOperand(0).getReg()) 4738 : false; 4739 4740 if (!instrHasImmForm(XFormOpcode, IsVFReg, III, PostRA)) 4741 return false; 4742 4743 if (!III.IsSummingOperands) 4744 return false; 4745 4746 if (OpNoForForwarding != III.OpNoForForwarding) 4747 return false; 4748 4749 MachineOperand ImmOperandMI = MI.getOperand(III.ImmOpNo); 4750 if (!ImmOperandMI.isImm()) 4751 return false; 4752 4753 // Check DefMI. 4754 MachineOperand *ImmMO = nullptr; 4755 MachineOperand *RegMO = nullptr; 4756 if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO)) 4757 return false; 4758 assert(ImmMO && RegMO && "Imm and Reg operand must have been set"); 4759 4760 // Check Imm. 4761 // Set ImmBase from imm instruction as base and get new Imm inside 4762 // isImmElgibleForForwarding. 4763 int64_t ImmBase = ImmOperandMI.getImm(); 4764 int64_t Imm = 0; 4765 if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm, ImmBase)) 4766 return false; 4767 4768 // Get killed info in case fixup needed after transformation. 4769 unsigned ForwardKilledOperandReg = ~0U; 4770 if (MI.getOperand(III.OpNoForForwarding).isKill()) 4771 ForwardKilledOperandReg = MI.getOperand(III.OpNoForForwarding).getReg(); 4772 4773 // Do the transform 4774 LLVM_DEBUG(dbgs() << "Replacing instruction:\n"); 4775 LLVM_DEBUG(MI.dump()); 4776 LLVM_DEBUG(dbgs() << "Fed by:\n"); 4777 LLVM_DEBUG(DefMI.dump()); 4778 4779 MI.getOperand(III.OpNoForForwarding).setReg(RegMO->getReg()); 4780 if (RegMO->isKill()) { 4781 MI.getOperand(III.OpNoForForwarding).setIsKill(true); 4782 // Clear the killed flag in RegMO. Doing this here can handle some cases 4783 // that DefMI and MI are not in same basic block. 4784 RegMO->setIsKill(false); 4785 } 4786 MI.getOperand(III.ImmOpNo).setImm(Imm); 4787 4788 // FIXME: fix kill/dead flag if MI and DefMI are not in same basic block. 4789 if (DefMI.getParent() == MI.getParent()) { 4790 // Check if reg is killed between MI and DefMI. 4791 auto IsKilledFor = [&](unsigned Reg) { 4792 MachineBasicBlock::const_reverse_iterator It = MI; 4793 MachineBasicBlock::const_reverse_iterator E = DefMI; 4794 It++; 4795 for (; It != E; ++It) { 4796 if (It->killsRegister(Reg)) 4797 return true; 4798 } 4799 return false; 4800 }; 4801 4802 // Update kill flag 4803 if (RegMO->isKill() || IsKilledFor(RegMO->getReg())) 4804 fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg()); 4805 if (ForwardKilledOperandReg != ~0U) 4806 fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg); 4807 } 4808 4809 LLVM_DEBUG(dbgs() << "With:\n"); 4810 LLVM_DEBUG(MI.dump()); 4811 return true; 4812 } 4813 4814 // If an X-Form instruction is fed by an add-immediate and one of its operands 4815 // is the literal zero, attempt to forward the source of the add-immediate to 4816 // the corresponding D-Form instruction with the displacement coming from 4817 // the immediate being added. 4818 bool PPCInstrInfo::transformToImmFormFedByAdd( 4819 MachineInstr &MI, const ImmInstrInfo &III, unsigned OpNoForForwarding, 4820 MachineInstr &DefMI, bool KillDefMI) const { 4821 // RegMO ImmMO 4822 // | | 4823 // x = addi reg, imm <----- DefMI 4824 // y = op 0 , x <----- MI 4825 // | 4826 // OpNoForForwarding 4827 // Check if the MI meet the requirement described in the III. 4828 if (!isUseMIElgibleForForwarding(MI, III, OpNoForForwarding)) 4829 return false; 4830 4831 // Check if the DefMI meet the requirement 4832 // described in the III. If yes, set the ImmMO and RegMO accordingly. 4833 MachineOperand *ImmMO = nullptr; 4834 MachineOperand *RegMO = nullptr; 4835 if (!isDefMIElgibleForForwarding(DefMI, III, ImmMO, RegMO)) 4836 return false; 4837 assert(ImmMO && RegMO && "Imm and Reg operand must have been set"); 4838 4839 // As we get the Imm operand now, we need to check if the ImmMO meet 4840 // the requirement described in the III. If yes set the Imm. 4841 int64_t Imm = 0; 4842 if (!isImmElgibleForForwarding(*ImmMO, DefMI, III, Imm)) 4843 return false; 4844 4845 bool IsFwdFeederRegKilled = false; 4846 // Check if the RegMO can be forwarded to MI. 4847 if (!isRegElgibleForForwarding(*RegMO, DefMI, MI, KillDefMI, 4848 IsFwdFeederRegKilled)) 4849 return false; 4850 4851 // Get killed info in case fixup needed after transformation. 4852 unsigned ForwardKilledOperandReg = ~0U; 4853 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 4854 bool PostRA = !MRI.isSSA(); 4855 if (PostRA && MI.getOperand(OpNoForForwarding).isKill()) 4856 ForwardKilledOperandReg = MI.getOperand(OpNoForForwarding).getReg(); 4857 4858 // We know that, the MI and DefMI both meet the pattern, and 4859 // the Imm also meet the requirement with the new Imm-form. 4860 // It is safe to do the transformation now. 4861 LLVM_DEBUG(dbgs() << "Replacing instruction:\n"); 4862 LLVM_DEBUG(MI.dump()); 4863 LLVM_DEBUG(dbgs() << "Fed by:\n"); 4864 LLVM_DEBUG(DefMI.dump()); 4865 4866 // Update the base reg first. 4867 MI.getOperand(III.OpNoForForwarding).ChangeToRegister(RegMO->getReg(), 4868 false, false, 4869 RegMO->isKill()); 4870 4871 // Then, update the imm. 4872 if (ImmMO->isImm()) { 4873 // If the ImmMO is Imm, change the operand that has ZERO to that Imm 4874 // directly. 4875 replaceInstrOperandWithImm(MI, III.ZeroIsSpecialOrig, Imm); 4876 } 4877 else { 4878 // Otherwise, it is Constant Pool Index(CPI) or Global, 4879 // which is relocation in fact. We need to replace the special zero 4880 // register with ImmMO. 4881 // Before that, we need to fixup the target flags for imm. 4882 // For some reason, we miss to set the flag for the ImmMO if it is CPI. 4883 if (DefMI.getOpcode() == PPC::ADDItocL) 4884 ImmMO->setTargetFlags(PPCII::MO_TOC_LO); 4885 4886 // MI didn't have the interface such as MI.setOperand(i) though 4887 // it has MI.getOperand(i). To repalce the ZERO MachineOperand with 4888 // ImmMO, we need to remove ZERO operand and all the operands behind it, 4889 // and, add the ImmMO, then, move back all the operands behind ZERO. 4890 SmallVector<MachineOperand, 2> MOps; 4891 for (unsigned i = MI.getNumOperands() - 1; i >= III.ZeroIsSpecialOrig; i--) { 4892 MOps.push_back(MI.getOperand(i)); 4893 MI.RemoveOperand(i); 4894 } 4895 4896 // Remove the last MO in the list, which is ZERO operand in fact. 4897 MOps.pop_back(); 4898 // Add the imm operand. 4899 MI.addOperand(*ImmMO); 4900 // Now add the rest back. 4901 for (auto &MO : MOps) 4902 MI.addOperand(MO); 4903 } 4904 4905 // Update the opcode. 4906 MI.setDesc(get(III.ImmOpcode)); 4907 4908 // Fix up killed/dead flag after transformation. 4909 // Pattern 1: 4910 // x = ADD KilledFwdFeederReg, imm 4911 // n = opn KilledFwdFeederReg(killed), regn 4912 // y = XOP 0, x 4913 // Pattern 2: 4914 // x = ADD reg(killed), imm 4915 // y = XOP 0, x 4916 if (IsFwdFeederRegKilled || RegMO->isKill()) 4917 fixupIsDeadOrKill(&DefMI, &MI, RegMO->getReg()); 4918 // Pattern 3: 4919 // ForwardKilledOperandReg = ADD reg, imm 4920 // y = XOP 0, ForwardKilledOperandReg(killed) 4921 if (ForwardKilledOperandReg != ~0U) 4922 fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg); 4923 4924 LLVM_DEBUG(dbgs() << "With:\n"); 4925 LLVM_DEBUG(MI.dump()); 4926 4927 return true; 4928 } 4929 4930 bool PPCInstrInfo::transformToImmFormFedByLI(MachineInstr &MI, 4931 const ImmInstrInfo &III, 4932 unsigned ConstantOpNo, 4933 MachineInstr &DefMI) const { 4934 // DefMI must be LI or LI8. 4935 if ((DefMI.getOpcode() != PPC::LI && DefMI.getOpcode() != PPC::LI8) || 4936 !DefMI.getOperand(1).isImm()) 4937 return false; 4938 4939 // Get Imm operand and Sign-extend to 64-bits. 4940 int64_t Imm = SignExtend64<16>(DefMI.getOperand(1).getImm()); 4941 4942 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 4943 bool PostRA = !MRI.isSSA(); 4944 // Exit early if we can't convert this. 4945 if ((ConstantOpNo != III.OpNoForForwarding) && !III.IsCommutative) 4946 return false; 4947 if (Imm % III.ImmMustBeMultipleOf) 4948 return false; 4949 if (III.TruncateImmTo) 4950 Imm &= ((1 << III.TruncateImmTo) - 1); 4951 if (III.SignedImm) { 4952 APInt ActualValue(64, Imm, true); 4953 if (!ActualValue.isSignedIntN(III.ImmWidth)) 4954 return false; 4955 } else { 4956 uint64_t UnsignedMax = (1 << III.ImmWidth) - 1; 4957 if ((uint64_t)Imm > UnsignedMax) 4958 return false; 4959 } 4960 4961 // If we're post-RA, the instructions don't agree on whether register zero is 4962 // special, we can transform this as long as the register operand that will 4963 // end up in the location where zero is special isn't R0. 4964 if (PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) { 4965 unsigned PosForOrigZero = III.ZeroIsSpecialOrig ? III.ZeroIsSpecialOrig : 4966 III.ZeroIsSpecialNew + 1; 4967 Register OrigZeroReg = MI.getOperand(PosForOrigZero).getReg(); 4968 Register NewZeroReg = MI.getOperand(III.ZeroIsSpecialNew).getReg(); 4969 // If R0 is in the operand where zero is special for the new instruction, 4970 // it is unsafe to transform if the constant operand isn't that operand. 4971 if ((NewZeroReg == PPC::R0 || NewZeroReg == PPC::X0) && 4972 ConstantOpNo != III.ZeroIsSpecialNew) 4973 return false; 4974 if ((OrigZeroReg == PPC::R0 || OrigZeroReg == PPC::X0) && 4975 ConstantOpNo != PosForOrigZero) 4976 return false; 4977 } 4978 4979 // Get killed info in case fixup needed after transformation. 4980 unsigned ForwardKilledOperandReg = ~0U; 4981 if (PostRA && MI.getOperand(ConstantOpNo).isKill()) 4982 ForwardKilledOperandReg = MI.getOperand(ConstantOpNo).getReg(); 4983 4984 unsigned Opc = MI.getOpcode(); 4985 bool SpecialShift32 = Opc == PPC::SLW || Opc == PPC::SLW_rec || 4986 Opc == PPC::SRW || Opc == PPC::SRW_rec || 4987 Opc == PPC::SLW8 || Opc == PPC::SLW8_rec || 4988 Opc == PPC::SRW8 || Opc == PPC::SRW8_rec; 4989 bool SpecialShift64 = Opc == PPC::SLD || Opc == PPC::SLD_rec || 4990 Opc == PPC::SRD || Opc == PPC::SRD_rec; 4991 bool SetCR = Opc == PPC::SLW_rec || Opc == PPC::SRW_rec || 4992 Opc == PPC::SLD_rec || Opc == PPC::SRD_rec; 4993 bool RightShift = Opc == PPC::SRW || Opc == PPC::SRW_rec || Opc == PPC::SRD || 4994 Opc == PPC::SRD_rec; 4995 4996 MI.setDesc(get(III.ImmOpcode)); 4997 if (ConstantOpNo == III.OpNoForForwarding) { 4998 // Converting shifts to immediate form is a bit tricky since they may do 4999 // one of three things: 5000 // 1. If the shift amount is between OpSize and 2*OpSize, the result is zero 5001 // 2. If the shift amount is zero, the result is unchanged (save for maybe 5002 // setting CR0) 5003 // 3. If the shift amount is in [1, OpSize), it's just a shift 5004 if (SpecialShift32 || SpecialShift64) { 5005 LoadImmediateInfo LII; 5006 LII.Imm = 0; 5007 LII.SetCR = SetCR; 5008 LII.Is64Bit = SpecialShift64; 5009 uint64_t ShAmt = Imm & (SpecialShift32 ? 0x1F : 0x3F); 5010 if (Imm & (SpecialShift32 ? 0x20 : 0x40)) 5011 replaceInstrWithLI(MI, LII); 5012 // Shifts by zero don't change the value. If we don't need to set CR0, 5013 // just convert this to a COPY. Can't do this post-RA since we've already 5014 // cleaned up the copies. 5015 else if (!SetCR && ShAmt == 0 && !PostRA) { 5016 MI.RemoveOperand(2); 5017 MI.setDesc(get(PPC::COPY)); 5018 } else { 5019 // The 32 bit and 64 bit instructions are quite different. 5020 if (SpecialShift32) { 5021 // Left shifts use (N, 0, 31-N). 5022 // Right shifts use (32-N, N, 31) if 0 < N < 32. 5023 // use (0, 0, 31) if N == 0. 5024 uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 32 - ShAmt : ShAmt; 5025 uint64_t MB = RightShift ? ShAmt : 0; 5026 uint64_t ME = RightShift ? 31 : 31 - ShAmt; 5027 replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH); 5028 MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(MB) 5029 .addImm(ME); 5030 } else { 5031 // Left shifts use (N, 63-N). 5032 // Right shifts use (64-N, N) if 0 < N < 64. 5033 // use (0, 0) if N == 0. 5034 uint64_t SH = ShAmt == 0 ? 0 : RightShift ? 64 - ShAmt : ShAmt; 5035 uint64_t ME = RightShift ? ShAmt : 63 - ShAmt; 5036 replaceInstrOperandWithImm(MI, III.OpNoForForwarding, SH); 5037 MachineInstrBuilder(*MI.getParent()->getParent(), MI).addImm(ME); 5038 } 5039 } 5040 } else 5041 replaceInstrOperandWithImm(MI, ConstantOpNo, Imm); 5042 } 5043 // Convert commutative instructions (switch the operands and convert the 5044 // desired one to an immediate. 5045 else if (III.IsCommutative) { 5046 replaceInstrOperandWithImm(MI, ConstantOpNo, Imm); 5047 swapMIOperands(MI, ConstantOpNo, III.OpNoForForwarding); 5048 } else 5049 llvm_unreachable("Should have exited early!"); 5050 5051 // For instructions for which the constant register replaces a different 5052 // operand than where the immediate goes, we need to swap them. 5053 if (III.OpNoForForwarding != III.ImmOpNo) 5054 swapMIOperands(MI, III.OpNoForForwarding, III.ImmOpNo); 5055 5056 // If the special R0/X0 register index are different for original instruction 5057 // and new instruction, we need to fix up the register class in new 5058 // instruction. 5059 if (!PostRA && III.ZeroIsSpecialOrig != III.ZeroIsSpecialNew) { 5060 if (III.ZeroIsSpecialNew) { 5061 // If operand at III.ZeroIsSpecialNew is physical reg(eg: ZERO/ZERO8), no 5062 // need to fix up register class. 5063 Register RegToModify = MI.getOperand(III.ZeroIsSpecialNew).getReg(); 5064 if (Register::isVirtualRegister(RegToModify)) { 5065 const TargetRegisterClass *NewRC = 5066 MRI.getRegClass(RegToModify)->hasSuperClassEq(&PPC::GPRCRegClass) ? 5067 &PPC::GPRC_and_GPRC_NOR0RegClass : &PPC::G8RC_and_G8RC_NOX0RegClass; 5068 MRI.setRegClass(RegToModify, NewRC); 5069 } 5070 } 5071 } 5072 5073 // Fix up killed/dead flag after transformation. 5074 // Pattern: 5075 // ForwardKilledOperandReg = LI imm 5076 // y = XOP reg, ForwardKilledOperandReg(killed) 5077 if (ForwardKilledOperandReg != ~0U) 5078 fixupIsDeadOrKill(&DefMI, &MI, ForwardKilledOperandReg); 5079 return true; 5080 } 5081 5082 const TargetRegisterClass * 5083 PPCInstrInfo::updatedRC(const TargetRegisterClass *RC) const { 5084 if (Subtarget.hasVSX() && RC == &PPC::VRRCRegClass) 5085 return &PPC::VSRCRegClass; 5086 return RC; 5087 } 5088 5089 int PPCInstrInfo::getRecordFormOpcode(unsigned Opcode) { 5090 return PPC::getRecordFormOpcode(Opcode); 5091 } 5092 5093 // This function returns true if the machine instruction 5094 // always outputs a value by sign-extending a 32 bit value, 5095 // i.e. 0 to 31-th bits are same as 32-th bit. 5096 static bool isSignExtendingOp(const MachineInstr &MI) { 5097 int Opcode = MI.getOpcode(); 5098 if (Opcode == PPC::LI || Opcode == PPC::LI8 || Opcode == PPC::LIS || 5099 Opcode == PPC::LIS8 || Opcode == PPC::SRAW || Opcode == PPC::SRAW_rec || 5100 Opcode == PPC::SRAWI || Opcode == PPC::SRAWI_rec || Opcode == PPC::LWA || 5101 Opcode == PPC::LWAX || Opcode == PPC::LWA_32 || Opcode == PPC::LWAX_32 || 5102 Opcode == PPC::LHA || Opcode == PPC::LHAX || Opcode == PPC::LHA8 || 5103 Opcode == PPC::LHAX8 || Opcode == PPC::LBZ || Opcode == PPC::LBZX || 5104 Opcode == PPC::LBZ8 || Opcode == PPC::LBZX8 || Opcode == PPC::LBZU || 5105 Opcode == PPC::LBZUX || Opcode == PPC::LBZU8 || Opcode == PPC::LBZUX8 || 5106 Opcode == PPC::LHZ || Opcode == PPC::LHZX || Opcode == PPC::LHZ8 || 5107 Opcode == PPC::LHZX8 || Opcode == PPC::LHZU || Opcode == PPC::LHZUX || 5108 Opcode == PPC::LHZU8 || Opcode == PPC::LHZUX8 || Opcode == PPC::EXTSB || 5109 Opcode == PPC::EXTSB_rec || Opcode == PPC::EXTSH || 5110 Opcode == PPC::EXTSH_rec || Opcode == PPC::EXTSB8 || 5111 Opcode == PPC::EXTSH8 || Opcode == PPC::EXTSW || 5112 Opcode == PPC::EXTSW_rec || Opcode == PPC::SETB || Opcode == PPC::SETB8 || 5113 Opcode == PPC::EXTSH8_32_64 || Opcode == PPC::EXTSW_32_64 || 5114 Opcode == PPC::EXTSB8_32_64) 5115 return true; 5116 5117 if (Opcode == PPC::RLDICL && MI.getOperand(3).getImm() >= 33) 5118 return true; 5119 5120 if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec || 5121 Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec) && 5122 MI.getOperand(3).getImm() > 0 && 5123 MI.getOperand(3).getImm() <= MI.getOperand(4).getImm()) 5124 return true; 5125 5126 return false; 5127 } 5128 5129 // This function returns true if the machine instruction 5130 // always outputs zeros in higher 32 bits. 5131 static bool isZeroExtendingOp(const MachineInstr &MI) { 5132 int Opcode = MI.getOpcode(); 5133 // The 16-bit immediate is sign-extended in li/lis. 5134 // If the most significant bit is zero, all higher bits are zero. 5135 if (Opcode == PPC::LI || Opcode == PPC::LI8 || 5136 Opcode == PPC::LIS || Opcode == PPC::LIS8) { 5137 int64_t Imm = MI.getOperand(1).getImm(); 5138 if (((uint64_t)Imm & ~0x7FFFuLL) == 0) 5139 return true; 5140 } 5141 5142 // We have some variations of rotate-and-mask instructions 5143 // that clear higher 32-bits. 5144 if ((Opcode == PPC::RLDICL || Opcode == PPC::RLDICL_rec || 5145 Opcode == PPC::RLDCL || Opcode == PPC::RLDCL_rec || 5146 Opcode == PPC::RLDICL_32_64) && 5147 MI.getOperand(3).getImm() >= 32) 5148 return true; 5149 5150 if ((Opcode == PPC::RLDIC || Opcode == PPC::RLDIC_rec) && 5151 MI.getOperand(3).getImm() >= 32 && 5152 MI.getOperand(3).getImm() <= 63 - MI.getOperand(2).getImm()) 5153 return true; 5154 5155 if ((Opcode == PPC::RLWINM || Opcode == PPC::RLWINM_rec || 5156 Opcode == PPC::RLWNM || Opcode == PPC::RLWNM_rec || 5157 Opcode == PPC::RLWINM8 || Opcode == PPC::RLWNM8) && 5158 MI.getOperand(3).getImm() <= MI.getOperand(4).getImm()) 5159 return true; 5160 5161 // There are other instructions that clear higher 32-bits. 5162 if (Opcode == PPC::CNTLZW || Opcode == PPC::CNTLZW_rec || 5163 Opcode == PPC::CNTTZW || Opcode == PPC::CNTTZW_rec || 5164 Opcode == PPC::CNTLZW8 || Opcode == PPC::CNTTZW8 || 5165 Opcode == PPC::CNTLZD || Opcode == PPC::CNTLZD_rec || 5166 Opcode == PPC::CNTTZD || Opcode == PPC::CNTTZD_rec || 5167 Opcode == PPC::POPCNTD || Opcode == PPC::POPCNTW || Opcode == PPC::SLW || 5168 Opcode == PPC::SLW_rec || Opcode == PPC::SRW || Opcode == PPC::SRW_rec || 5169 Opcode == PPC::SLW8 || Opcode == PPC::SRW8 || Opcode == PPC::SLWI || 5170 Opcode == PPC::SLWI_rec || Opcode == PPC::SRWI || 5171 Opcode == PPC::SRWI_rec || Opcode == PPC::LWZ || Opcode == PPC::LWZX || 5172 Opcode == PPC::LWZU || Opcode == PPC::LWZUX || Opcode == PPC::LWBRX || 5173 Opcode == PPC::LHBRX || Opcode == PPC::LHZ || Opcode == PPC::LHZX || 5174 Opcode == PPC::LHZU || Opcode == PPC::LHZUX || Opcode == PPC::LBZ || 5175 Opcode == PPC::LBZX || Opcode == PPC::LBZU || Opcode == PPC::LBZUX || 5176 Opcode == PPC::LWZ8 || Opcode == PPC::LWZX8 || Opcode == PPC::LWZU8 || 5177 Opcode == PPC::LWZUX8 || Opcode == PPC::LWBRX8 || Opcode == PPC::LHBRX8 || 5178 Opcode == PPC::LHZ8 || Opcode == PPC::LHZX8 || Opcode == PPC::LHZU8 || 5179 Opcode == PPC::LHZUX8 || Opcode == PPC::LBZ8 || Opcode == PPC::LBZX8 || 5180 Opcode == PPC::LBZU8 || Opcode == PPC::LBZUX8 || 5181 Opcode == PPC::ANDI_rec || Opcode == PPC::ANDIS_rec || 5182 Opcode == PPC::ROTRWI || Opcode == PPC::ROTRWI_rec || 5183 Opcode == PPC::EXTLWI || Opcode == PPC::EXTLWI_rec || 5184 Opcode == PPC::MFVSRWZ) 5185 return true; 5186 5187 return false; 5188 } 5189 5190 // This function returns true if the input MachineInstr is a TOC save 5191 // instruction. 5192 bool PPCInstrInfo::isTOCSaveMI(const MachineInstr &MI) const { 5193 if (!MI.getOperand(1).isImm() || !MI.getOperand(2).isReg()) 5194 return false; 5195 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset(); 5196 unsigned StackOffset = MI.getOperand(1).getImm(); 5197 Register StackReg = MI.getOperand(2).getReg(); 5198 Register SPReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1; 5199 if (StackReg == SPReg && StackOffset == TOCSaveOffset) 5200 return true; 5201 5202 return false; 5203 } 5204 5205 // We limit the max depth to track incoming values of PHIs or binary ops 5206 // (e.g. AND) to avoid excessive cost. 5207 const unsigned MAX_DEPTH = 1; 5208 5209 bool 5210 PPCInstrInfo::isSignOrZeroExtended(const MachineInstr &MI, bool SignExt, 5211 const unsigned Depth) const { 5212 const MachineFunction *MF = MI.getParent()->getParent(); 5213 const MachineRegisterInfo *MRI = &MF->getRegInfo(); 5214 5215 // If we know this instruction returns sign- or zero-extended result, 5216 // return true. 5217 if (SignExt ? isSignExtendingOp(MI): 5218 isZeroExtendingOp(MI)) 5219 return true; 5220 5221 switch (MI.getOpcode()) { 5222 case PPC::COPY: { 5223 Register SrcReg = MI.getOperand(1).getReg(); 5224 5225 // In both ELFv1 and v2 ABI, method parameters and the return value 5226 // are sign- or zero-extended. 5227 if (MF->getSubtarget<PPCSubtarget>().isSVR4ABI()) { 5228 const PPCFunctionInfo *FuncInfo = MF->getInfo<PPCFunctionInfo>(); 5229 // We check the ZExt/SExt flags for a method parameter. 5230 if (MI.getParent()->getBasicBlock() == 5231 &MF->getFunction().getEntryBlock()) { 5232 Register VReg = MI.getOperand(0).getReg(); 5233 if (MF->getRegInfo().isLiveIn(VReg)) 5234 return SignExt ? FuncInfo->isLiveInSExt(VReg) : 5235 FuncInfo->isLiveInZExt(VReg); 5236 } 5237 5238 // For a method return value, we check the ZExt/SExt flags in attribute. 5239 // We assume the following code sequence for method call. 5240 // ADJCALLSTACKDOWN 32, implicit dead %r1, implicit %r1 5241 // BL8_NOP @func,... 5242 // ADJCALLSTACKUP 32, 0, implicit dead %r1, implicit %r1 5243 // %5 = COPY %x3; G8RC:%5 5244 if (SrcReg == PPC::X3) { 5245 const MachineBasicBlock *MBB = MI.getParent(); 5246 MachineBasicBlock::const_instr_iterator II = 5247 MachineBasicBlock::const_instr_iterator(&MI); 5248 if (II != MBB->instr_begin() && 5249 (--II)->getOpcode() == PPC::ADJCALLSTACKUP) { 5250 const MachineInstr &CallMI = *(--II); 5251 if (CallMI.isCall() && CallMI.getOperand(0).isGlobal()) { 5252 const Function *CalleeFn = 5253 dyn_cast<Function>(CallMI.getOperand(0).getGlobal()); 5254 if (!CalleeFn) 5255 return false; 5256 const IntegerType *IntTy = 5257 dyn_cast<IntegerType>(CalleeFn->getReturnType()); 5258 const AttributeSet &Attrs = CalleeFn->getAttributes().getRetAttrs(); 5259 if (IntTy && IntTy->getBitWidth() <= 32) 5260 return Attrs.hasAttribute(SignExt ? Attribute::SExt : 5261 Attribute::ZExt); 5262 } 5263 } 5264 } 5265 } 5266 5267 // If this is a copy from another register, we recursively check source. 5268 if (!Register::isVirtualRegister(SrcReg)) 5269 return false; 5270 const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg); 5271 if (SrcMI != NULL) 5272 return isSignOrZeroExtended(*SrcMI, SignExt, Depth); 5273 5274 return false; 5275 } 5276 5277 case PPC::ANDI_rec: 5278 case PPC::ANDIS_rec: 5279 case PPC::ORI: 5280 case PPC::ORIS: 5281 case PPC::XORI: 5282 case PPC::XORIS: 5283 case PPC::ANDI8_rec: 5284 case PPC::ANDIS8_rec: 5285 case PPC::ORI8: 5286 case PPC::ORIS8: 5287 case PPC::XORI8: 5288 case PPC::XORIS8: { 5289 // logical operation with 16-bit immediate does not change the upper bits. 5290 // So, we track the operand register as we do for register copy. 5291 Register SrcReg = MI.getOperand(1).getReg(); 5292 if (!Register::isVirtualRegister(SrcReg)) 5293 return false; 5294 const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg); 5295 if (SrcMI != NULL) 5296 return isSignOrZeroExtended(*SrcMI, SignExt, Depth); 5297 5298 return false; 5299 } 5300 5301 // If all incoming values are sign-/zero-extended, 5302 // the output of OR, ISEL or PHI is also sign-/zero-extended. 5303 case PPC::OR: 5304 case PPC::OR8: 5305 case PPC::ISEL: 5306 case PPC::PHI: { 5307 if (Depth >= MAX_DEPTH) 5308 return false; 5309 5310 // The input registers for PHI are operand 1, 3, ... 5311 // The input registers for others are operand 1 and 2. 5312 unsigned E = 3, D = 1; 5313 if (MI.getOpcode() == PPC::PHI) { 5314 E = MI.getNumOperands(); 5315 D = 2; 5316 } 5317 5318 for (unsigned I = 1; I != E; I += D) { 5319 if (MI.getOperand(I).isReg()) { 5320 Register SrcReg = MI.getOperand(I).getReg(); 5321 if (!Register::isVirtualRegister(SrcReg)) 5322 return false; 5323 const MachineInstr *SrcMI = MRI->getVRegDef(SrcReg); 5324 if (SrcMI == NULL || !isSignOrZeroExtended(*SrcMI, SignExt, Depth+1)) 5325 return false; 5326 } 5327 else 5328 return false; 5329 } 5330 return true; 5331 } 5332 5333 // If at least one of the incoming values of an AND is zero extended 5334 // then the output is also zero-extended. If both of the incoming values 5335 // are sign-extended then the output is also sign extended. 5336 case PPC::AND: 5337 case PPC::AND8: { 5338 if (Depth >= MAX_DEPTH) 5339 return false; 5340 5341 assert(MI.getOperand(1).isReg() && MI.getOperand(2).isReg()); 5342 5343 Register SrcReg1 = MI.getOperand(1).getReg(); 5344 Register SrcReg2 = MI.getOperand(2).getReg(); 5345 5346 if (!Register::isVirtualRegister(SrcReg1) || 5347 !Register::isVirtualRegister(SrcReg2)) 5348 return false; 5349 5350 const MachineInstr *MISrc1 = MRI->getVRegDef(SrcReg1); 5351 const MachineInstr *MISrc2 = MRI->getVRegDef(SrcReg2); 5352 if (!MISrc1 || !MISrc2) 5353 return false; 5354 5355 if(SignExt) 5356 return isSignOrZeroExtended(*MISrc1, SignExt, Depth+1) && 5357 isSignOrZeroExtended(*MISrc2, SignExt, Depth+1); 5358 else 5359 return isSignOrZeroExtended(*MISrc1, SignExt, Depth+1) || 5360 isSignOrZeroExtended(*MISrc2, SignExt, Depth+1); 5361 } 5362 5363 default: 5364 break; 5365 } 5366 return false; 5367 } 5368 5369 bool PPCInstrInfo::isBDNZ(unsigned Opcode) const { 5370 return (Opcode == (Subtarget.isPPC64() ? PPC::BDNZ8 : PPC::BDNZ)); 5371 } 5372 5373 namespace { 5374 class PPCPipelinerLoopInfo : public TargetInstrInfo::PipelinerLoopInfo { 5375 MachineInstr *Loop, *EndLoop, *LoopCount; 5376 MachineFunction *MF; 5377 const TargetInstrInfo *TII; 5378 int64_t TripCount; 5379 5380 public: 5381 PPCPipelinerLoopInfo(MachineInstr *Loop, MachineInstr *EndLoop, 5382 MachineInstr *LoopCount) 5383 : Loop(Loop), EndLoop(EndLoop), LoopCount(LoopCount), 5384 MF(Loop->getParent()->getParent()), 5385 TII(MF->getSubtarget().getInstrInfo()) { 5386 // Inspect the Loop instruction up-front, as it may be deleted when we call 5387 // createTripCountGreaterCondition. 5388 if (LoopCount->getOpcode() == PPC::LI8 || LoopCount->getOpcode() == PPC::LI) 5389 TripCount = LoopCount->getOperand(1).getImm(); 5390 else 5391 TripCount = -1; 5392 } 5393 5394 bool shouldIgnoreForPipelining(const MachineInstr *MI) const override { 5395 // Only ignore the terminator. 5396 return MI == EndLoop; 5397 } 5398 5399 Optional<bool> 5400 createTripCountGreaterCondition(int TC, MachineBasicBlock &MBB, 5401 SmallVectorImpl<MachineOperand> &Cond) override { 5402 if (TripCount == -1) { 5403 // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1, 5404 // so we don't need to generate any thing here. 5405 Cond.push_back(MachineOperand::CreateImm(0)); 5406 Cond.push_back(MachineOperand::CreateReg( 5407 MF->getSubtarget<PPCSubtarget>().isPPC64() ? PPC::CTR8 : PPC::CTR, 5408 true)); 5409 return {}; 5410 } 5411 5412 return TripCount > TC; 5413 } 5414 5415 void setPreheader(MachineBasicBlock *NewPreheader) override { 5416 // Do nothing. We want the LOOP setup instruction to stay in the *old* 5417 // preheader, so we can use BDZ in the prologs to adapt the loop trip count. 5418 } 5419 5420 void adjustTripCount(int TripCountAdjust) override { 5421 // If the loop trip count is a compile-time value, then just change the 5422 // value. 5423 if (LoopCount->getOpcode() == PPC::LI8 || 5424 LoopCount->getOpcode() == PPC::LI) { 5425 int64_t TripCount = LoopCount->getOperand(1).getImm() + TripCountAdjust; 5426 LoopCount->getOperand(1).setImm(TripCount); 5427 return; 5428 } 5429 5430 // Since BDZ/BDZ8 that we will insert will also decrease the ctr by 1, 5431 // so we don't need to generate any thing here. 5432 } 5433 5434 void disposed() override { 5435 Loop->eraseFromParent(); 5436 // Ensure the loop setup instruction is deleted too. 5437 LoopCount->eraseFromParent(); 5438 } 5439 }; 5440 } // namespace 5441 5442 std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo> 5443 PPCInstrInfo::analyzeLoopForPipelining(MachineBasicBlock *LoopBB) const { 5444 // We really "analyze" only hardware loops right now. 5445 MachineBasicBlock::iterator I = LoopBB->getFirstTerminator(); 5446 MachineBasicBlock *Preheader = *LoopBB->pred_begin(); 5447 if (Preheader == LoopBB) 5448 Preheader = *std::next(LoopBB->pred_begin()); 5449 MachineFunction *MF = Preheader->getParent(); 5450 5451 if (I != LoopBB->end() && isBDNZ(I->getOpcode())) { 5452 SmallPtrSet<MachineBasicBlock *, 8> Visited; 5453 if (MachineInstr *LoopInst = findLoopInstr(*Preheader, Visited)) { 5454 Register LoopCountReg = LoopInst->getOperand(0).getReg(); 5455 MachineRegisterInfo &MRI = MF->getRegInfo(); 5456 MachineInstr *LoopCount = MRI.getUniqueVRegDef(LoopCountReg); 5457 return std::make_unique<PPCPipelinerLoopInfo>(LoopInst, &*I, LoopCount); 5458 } 5459 } 5460 return nullptr; 5461 } 5462 5463 MachineInstr *PPCInstrInfo::findLoopInstr( 5464 MachineBasicBlock &PreHeader, 5465 SmallPtrSet<MachineBasicBlock *, 8> &Visited) const { 5466 5467 unsigned LOOPi = (Subtarget.isPPC64() ? PPC::MTCTR8loop : PPC::MTCTRloop); 5468 5469 // The loop set-up instruction should be in preheader 5470 for (auto &I : PreHeader.instrs()) 5471 if (I.getOpcode() == LOOPi) 5472 return &I; 5473 return nullptr; 5474 } 5475 5476 // Return true if get the base operand, byte offset of an instruction and the 5477 // memory width. Width is the size of memory that is being loaded/stored. 5478 bool PPCInstrInfo::getMemOperandWithOffsetWidth( 5479 const MachineInstr &LdSt, const MachineOperand *&BaseReg, int64_t &Offset, 5480 unsigned &Width, const TargetRegisterInfo *TRI) const { 5481 if (!LdSt.mayLoadOrStore() || LdSt.getNumExplicitOperands() != 3) 5482 return false; 5483 5484 // Handle only loads/stores with base register followed by immediate offset. 5485 if (!LdSt.getOperand(1).isImm() || 5486 (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI())) 5487 return false; 5488 if (!LdSt.getOperand(1).isImm() || 5489 (!LdSt.getOperand(2).isReg() && !LdSt.getOperand(2).isFI())) 5490 return false; 5491 5492 if (!LdSt.hasOneMemOperand()) 5493 return false; 5494 5495 Width = (*LdSt.memoperands_begin())->getSize(); 5496 Offset = LdSt.getOperand(1).getImm(); 5497 BaseReg = &LdSt.getOperand(2); 5498 return true; 5499 } 5500 5501 bool PPCInstrInfo::areMemAccessesTriviallyDisjoint( 5502 const MachineInstr &MIa, const MachineInstr &MIb) const { 5503 assert(MIa.mayLoadOrStore() && "MIa must be a load or store."); 5504 assert(MIb.mayLoadOrStore() && "MIb must be a load or store."); 5505 5506 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects() || 5507 MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef()) 5508 return false; 5509 5510 // Retrieve the base register, offset from the base register and width. Width 5511 // is the size of memory that is being loaded/stored (e.g. 1, 2, 4). If 5512 // base registers are identical, and the offset of a lower memory access + 5513 // the width doesn't overlap the offset of a higher memory access, 5514 // then the memory accesses are different. 5515 const TargetRegisterInfo *TRI = &getRegisterInfo(); 5516 const MachineOperand *BaseOpA = nullptr, *BaseOpB = nullptr; 5517 int64_t OffsetA = 0, OffsetB = 0; 5518 unsigned int WidthA = 0, WidthB = 0; 5519 if (getMemOperandWithOffsetWidth(MIa, BaseOpA, OffsetA, WidthA, TRI) && 5520 getMemOperandWithOffsetWidth(MIb, BaseOpB, OffsetB, WidthB, TRI)) { 5521 if (BaseOpA->isIdenticalTo(*BaseOpB)) { 5522 int LowOffset = std::min(OffsetA, OffsetB); 5523 int HighOffset = std::max(OffsetA, OffsetB); 5524 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB; 5525 if (LowOffset + LowWidth <= HighOffset) 5526 return true; 5527 } 5528 } 5529 return false; 5530 } 5531