181ad6265SDimitry Andric //=- LoongArchISelLowering.cpp - LoongArch DAG Lowering Implementation ---===// 281ad6265SDimitry Andric // 381ad6265SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 481ad6265SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 581ad6265SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 681ad6265SDimitry Andric // 781ad6265SDimitry Andric //===----------------------------------------------------------------------===// 881ad6265SDimitry Andric // 981ad6265SDimitry Andric // This file defines the interfaces that LoongArch uses to lower LLVM code into 1081ad6265SDimitry Andric // a selection DAG. 1181ad6265SDimitry Andric // 1281ad6265SDimitry Andric //===----------------------------------------------------------------------===// 1381ad6265SDimitry Andric 1481ad6265SDimitry Andric #include "LoongArchISelLowering.h" 1581ad6265SDimitry Andric #include "LoongArch.h" 1681ad6265SDimitry Andric #include "LoongArchMachineFunctionInfo.h" 1781ad6265SDimitry Andric #include "LoongArchRegisterInfo.h" 1881ad6265SDimitry Andric #include "LoongArchSubtarget.h" 1981ad6265SDimitry Andric #include "LoongArchTargetMachine.h" 20bdd1243dSDimitry Andric #include "MCTargetDesc/LoongArchBaseInfo.h" 21753f127fSDimitry Andric #include "MCTargetDesc/LoongArchMCTargetDesc.h" 2281ad6265SDimitry Andric #include "llvm/ADT/Statistic.h" 2306c3fb27SDimitry Andric #include "llvm/ADT/StringExtras.h" 2481ad6265SDimitry Andric #include "llvm/CodeGen/ISDOpcodes.h" 25bdd1243dSDimitry Andric #include "llvm/CodeGen/RuntimeLibcalls.h" 2606c3fb27SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 27bdd1243dSDimitry Andric #include "llvm/IR/IRBuilder.h" 28bdd1243dSDimitry Andric #include "llvm/IR/IntrinsicsLoongArch.h" 2906c3fb27SDimitry Andric #include "llvm/Support/CodeGen.h" 3081ad6265SDimitry Andric #include "llvm/Support/Debug.h" 3106c3fb27SDimitry Andric #include "llvm/Support/ErrorHandling.h" 32753f127fSDimitry Andric #include "llvm/Support/KnownBits.h" 33bdd1243dSDimitry Andric #include "llvm/Support/MathExtras.h" 3481ad6265SDimitry Andric 3581ad6265SDimitry Andric using namespace llvm; 3681ad6265SDimitry Andric 3781ad6265SDimitry Andric #define DEBUG_TYPE "loongarch-isel-lowering" 3881ad6265SDimitry Andric 39bdd1243dSDimitry Andric STATISTIC(NumTailCalls, "Number of tail calls"); 40bdd1243dSDimitry Andric 4106c3fb27SDimitry Andric static cl::opt<bool> ZeroDivCheck("loongarch-check-zero-division", cl::Hidden, 42753f127fSDimitry Andric cl::desc("Trap on integer division by zero."), 43753f127fSDimitry Andric cl::init(false)); 44753f127fSDimitry Andric 4581ad6265SDimitry Andric LoongArchTargetLowering::LoongArchTargetLowering(const TargetMachine &TM, 4681ad6265SDimitry Andric const LoongArchSubtarget &STI) 4781ad6265SDimitry Andric : TargetLowering(TM), Subtarget(STI) { 4881ad6265SDimitry Andric 4981ad6265SDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 505f757f3fSDimitry Andric 5181ad6265SDimitry Andric // Set up the register classes. 525f757f3fSDimitry Andric 5381ad6265SDimitry Andric addRegisterClass(GRLenVT, &LoongArch::GPRRegClass); 5481ad6265SDimitry Andric if (Subtarget.hasBasicF()) 5581ad6265SDimitry Andric addRegisterClass(MVT::f32, &LoongArch::FPR32RegClass); 5681ad6265SDimitry Andric if (Subtarget.hasBasicD()) 5781ad6265SDimitry Andric addRegisterClass(MVT::f64, &LoongArch::FPR64RegClass); 585f757f3fSDimitry Andric 595f757f3fSDimitry Andric static const MVT::SimpleValueType LSXVTs[] = { 605f757f3fSDimitry Andric MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32, MVT::v2f64}; 615f757f3fSDimitry Andric static const MVT::SimpleValueType LASXVTs[] = { 625f757f3fSDimitry Andric MVT::v32i8, MVT::v16i16, MVT::v8i32, MVT::v4i64, MVT::v8f32, MVT::v4f64}; 635f757f3fSDimitry Andric 6406c3fb27SDimitry Andric if (Subtarget.hasExtLSX()) 655f757f3fSDimitry Andric for (MVT VT : LSXVTs) 6606c3fb27SDimitry Andric addRegisterClass(VT, &LoongArch::LSX128RegClass); 675f757f3fSDimitry Andric 6806c3fb27SDimitry Andric if (Subtarget.hasExtLASX()) 695f757f3fSDimitry Andric for (MVT VT : LASXVTs) 7006c3fb27SDimitry Andric addRegisterClass(VT, &LoongArch::LASX256RegClass); 7181ad6265SDimitry Andric 725f757f3fSDimitry Andric // Set operations for LA32 and LA64. 735f757f3fSDimitry Andric 74753f127fSDimitry Andric setLoadExtAction({ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}, GRLenVT, 75753f127fSDimitry Andric MVT::i1, Promote); 76753f127fSDimitry Andric 7781ad6265SDimitry Andric setOperationAction(ISD::SHL_PARTS, GRLenVT, Custom); 7881ad6265SDimitry Andric setOperationAction(ISD::SRA_PARTS, GRLenVT, Custom); 7981ad6265SDimitry Andric setOperationAction(ISD::SRL_PARTS, GRLenVT, Custom); 80753f127fSDimitry Andric setOperationAction(ISD::FP_TO_SINT, GRLenVT, Custom); 81bdd1243dSDimitry Andric setOperationAction(ISD::ROTL, GRLenVT, Expand); 82bdd1243dSDimitry Andric setOperationAction(ISD::CTPOP, GRLenVT, Expand); 83753f127fSDimitry Andric 84bdd1243dSDimitry Andric setOperationAction({ISD::GlobalAddress, ISD::BlockAddress, ISD::ConstantPool, 855f757f3fSDimitry Andric ISD::JumpTable, ISD::GlobalTLSAddress}, 86bdd1243dSDimitry Andric GRLenVT, Custom); 87bdd1243dSDimitry Andric 885f757f3fSDimitry Andric setOperationAction(ISD::EH_DWARF_CFA, GRLenVT, Custom); 89bdd1243dSDimitry Andric 90bdd1243dSDimitry Andric setOperationAction(ISD::DYNAMIC_STACKALLOC, GRLenVT, Expand); 91bdd1243dSDimitry Andric setOperationAction({ISD::STACKSAVE, ISD::STACKRESTORE}, MVT::Other, Expand); 92bdd1243dSDimitry Andric setOperationAction(ISD::VASTART, MVT::Other, Custom); 93bdd1243dSDimitry Andric setOperationAction({ISD::VAARG, ISD::VACOPY, ISD::VAEND}, MVT::Other, Expand); 9481ad6265SDimitry Andric 955f757f3fSDimitry Andric setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal); 965f757f3fSDimitry Andric setOperationAction(ISD::TRAP, MVT::Other, Legal); 975f757f3fSDimitry Andric 985f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom); 995f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom); 1005f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); 1015f757f3fSDimitry Andric 1025f757f3fSDimitry Andric // Expand bitreverse.i16 with native-width bitrev and shift for now, before 1035f757f3fSDimitry Andric // we get to know which of sll and revb.2h is faster. 1045f757f3fSDimitry Andric setOperationAction(ISD::BITREVERSE, MVT::i8, Custom); 1055f757f3fSDimitry Andric setOperationAction(ISD::BITREVERSE, GRLenVT, Legal); 1065f757f3fSDimitry Andric 1075f757f3fSDimitry Andric // LA32 does not have REVB.2W and REVB.D due to the 64-bit operands, and 1085f757f3fSDimitry Andric // the narrower REVB.W does not exist. But LA32 does have REVB.2H, so i16 1095f757f3fSDimitry Andric // and i32 could still be byte-swapped relatively cheaply. 1105f757f3fSDimitry Andric setOperationAction(ISD::BSWAP, MVT::i16, Custom); 1115f757f3fSDimitry Andric 1125f757f3fSDimitry Andric setOperationAction(ISD::BR_JT, MVT::Other, Expand); 1135f757f3fSDimitry Andric setOperationAction(ISD::BR_CC, GRLenVT, Expand); 1145f757f3fSDimitry Andric setOperationAction(ISD::SELECT_CC, GRLenVT, Expand); 1155f757f3fSDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 1165f757f3fSDimitry Andric setOperationAction({ISD::SMUL_LOHI, ISD::UMUL_LOHI}, GRLenVT, Expand); 1175f757f3fSDimitry Andric 1185f757f3fSDimitry Andric setOperationAction(ISD::FP_TO_UINT, GRLenVT, Custom); 1195f757f3fSDimitry Andric setOperationAction(ISD::UINT_TO_FP, GRLenVT, Expand); 1205f757f3fSDimitry Andric 1215f757f3fSDimitry Andric // Set operations for LA64 only. 1225f757f3fSDimitry Andric 12381ad6265SDimitry Andric if (Subtarget.is64Bit()) { 12481ad6265SDimitry Andric setOperationAction(ISD::SHL, MVT::i32, Custom); 12581ad6265SDimitry Andric setOperationAction(ISD::SRA, MVT::i32, Custom); 12681ad6265SDimitry Andric setOperationAction(ISD::SRL, MVT::i32, Custom); 127753f127fSDimitry Andric setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 128753f127fSDimitry Andric setOperationAction(ISD::BITCAST, MVT::i32, Custom); 129bdd1243dSDimitry Andric setOperationAction(ISD::ROTR, MVT::i32, Custom); 130bdd1243dSDimitry Andric setOperationAction(ISD::ROTL, MVT::i32, Custom); 131bdd1243dSDimitry Andric setOperationAction(ISD::CTTZ, MVT::i32, Custom); 132bdd1243dSDimitry Andric setOperationAction(ISD::CTLZ, MVT::i32, Custom); 1335f757f3fSDimitry Andric setOperationAction(ISD::EH_DWARF_CFA, MVT::i32, Custom); 134bdd1243dSDimitry Andric setOperationAction(ISD::READ_REGISTER, MVT::i32, Custom); 135bdd1243dSDimitry Andric setOperationAction(ISD::WRITE_REGISTER, MVT::i32, Custom); 1365f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_VOID, MVT::i32, Custom); 1375f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i32, Custom); 1385f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i32, Custom); 13981ad6265SDimitry Andric 1405f757f3fSDimitry Andric setOperationAction(ISD::BITREVERSE, MVT::i32, Custom); 141bdd1243dSDimitry Andric setOperationAction(ISD::BSWAP, MVT::i32, Custom); 142bdd1243dSDimitry Andric } 143bdd1243dSDimitry Andric 1445f757f3fSDimitry Andric // Set operations for LA32 only. 1455f757f3fSDimitry Andric 1465f757f3fSDimitry Andric if (!Subtarget.is64Bit()) { 147bdd1243dSDimitry Andric setOperationAction(ISD::READ_REGISTER, MVT::i64, Custom); 148bdd1243dSDimitry Andric setOperationAction(ISD::WRITE_REGISTER, MVT::i64, Custom); 149bdd1243dSDimitry Andric setOperationAction(ISD::INTRINSIC_VOID, MVT::i64, Custom); 1505f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom); 1515f757f3fSDimitry Andric setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom); 1525f757f3fSDimitry Andric 1535f757f3fSDimitry Andric // Set libcalls. 1545f757f3fSDimitry Andric setLibcallName(RTLIB::MUL_I128, nullptr); 1555f757f3fSDimitry Andric // The MULO libcall is not part of libgcc, only compiler-rt. 1565f757f3fSDimitry Andric setLibcallName(RTLIB::MULO_I64, nullptr); 157bdd1243dSDimitry Andric } 158bdd1243dSDimitry Andric 1595f757f3fSDimitry Andric // The MULO libcall is not part of libgcc, only compiler-rt. 1605f757f3fSDimitry Andric setLibcallName(RTLIB::MULO_I128, nullptr); 1615f757f3fSDimitry Andric 1625f757f3fSDimitry Andric setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom); 1635f757f3fSDimitry Andric 164bdd1243dSDimitry Andric static const ISD::CondCode FPCCToExpand[] = { 165bdd1243dSDimitry Andric ISD::SETOGT, ISD::SETOGE, ISD::SETUGT, ISD::SETUGE, 166bdd1243dSDimitry Andric ISD::SETGE, ISD::SETNE, ISD::SETGT}; 16781ad6265SDimitry Andric 1685f757f3fSDimitry Andric // Set operations for 'F' feature. 1695f757f3fSDimitry Andric 17081ad6265SDimitry Andric if (Subtarget.hasBasicF()) { 17181ad6265SDimitry Andric setCondCodeAction(FPCCToExpand, MVT::f32, Expand); 1725f757f3fSDimitry Andric 17381ad6265SDimitry Andric setOperationAction(ISD::SELECT_CC, MVT::f32, Expand); 174bdd1243dSDimitry Andric setOperationAction(ISD::BR_CC, MVT::f32, Expand); 175bdd1243dSDimitry Andric setOperationAction(ISD::FMA, MVT::f32, Legal); 176bdd1243dSDimitry Andric setOperationAction(ISD::FMINNUM_IEEE, MVT::f32, Legal); 177bdd1243dSDimitry Andric setOperationAction(ISD::FMAXNUM_IEEE, MVT::f32, Legal); 178bdd1243dSDimitry Andric setOperationAction(ISD::STRICT_FSETCCS, MVT::f32, Legal); 179bdd1243dSDimitry Andric setOperationAction(ISD::STRICT_FSETCC, MVT::f32, Legal); 1805f757f3fSDimitry Andric setOperationAction(ISD::IS_FPCLASS, MVT::f32, Legal); 181bdd1243dSDimitry Andric setOperationAction(ISD::FSIN, MVT::f32, Expand); 182bdd1243dSDimitry Andric setOperationAction(ISD::FCOS, MVT::f32, Expand); 183bdd1243dSDimitry Andric setOperationAction(ISD::FSINCOS, MVT::f32, Expand); 184bdd1243dSDimitry Andric setOperationAction(ISD::FPOW, MVT::f32, Expand); 185bdd1243dSDimitry Andric setOperationAction(ISD::FREM, MVT::f32, Expand); 1865f757f3fSDimitry Andric 1875f757f3fSDimitry Andric if (Subtarget.is64Bit()) 1885f757f3fSDimitry Andric setOperationAction(ISD::FRINT, MVT::f32, Legal); 1895f757f3fSDimitry Andric 1905f757f3fSDimitry Andric if (!Subtarget.hasBasicD()) { 1915f757f3fSDimitry Andric setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom); 1925f757f3fSDimitry Andric if (Subtarget.is64Bit()) { 1935f757f3fSDimitry Andric setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); 1945f757f3fSDimitry Andric setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom); 19581ad6265SDimitry Andric } 1965f757f3fSDimitry Andric } 1975f757f3fSDimitry Andric } 1985f757f3fSDimitry Andric 1995f757f3fSDimitry Andric // Set operations for 'D' feature. 2005f757f3fSDimitry Andric 20181ad6265SDimitry Andric if (Subtarget.hasBasicD()) { 2025f757f3fSDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand); 2035f757f3fSDimitry Andric setTruncStoreAction(MVT::f64, MVT::f32, Expand); 20481ad6265SDimitry Andric setCondCodeAction(FPCCToExpand, MVT::f64, Expand); 2055f757f3fSDimitry Andric 20681ad6265SDimitry Andric setOperationAction(ISD::SELECT_CC, MVT::f64, Expand); 207bdd1243dSDimitry Andric setOperationAction(ISD::BR_CC, MVT::f64, Expand); 208bdd1243dSDimitry Andric setOperationAction(ISD::STRICT_FSETCCS, MVT::f64, Legal); 209bdd1243dSDimitry Andric setOperationAction(ISD::STRICT_FSETCC, MVT::f64, Legal); 210bdd1243dSDimitry Andric setOperationAction(ISD::FMA, MVT::f64, Legal); 211bdd1243dSDimitry Andric setOperationAction(ISD::FMINNUM_IEEE, MVT::f64, Legal); 212bdd1243dSDimitry Andric setOperationAction(ISD::FMAXNUM_IEEE, MVT::f64, Legal); 2135f757f3fSDimitry Andric setOperationAction(ISD::IS_FPCLASS, MVT::f64, Legal); 214bdd1243dSDimitry Andric setOperationAction(ISD::FSIN, MVT::f64, Expand); 215bdd1243dSDimitry Andric setOperationAction(ISD::FCOS, MVT::f64, Expand); 216bdd1243dSDimitry Andric setOperationAction(ISD::FSINCOS, MVT::f64, Expand); 217bdd1243dSDimitry Andric setOperationAction(ISD::FPOW, MVT::f64, Expand); 218bdd1243dSDimitry Andric setOperationAction(ISD::FREM, MVT::f64, Expand); 2195f757f3fSDimitry Andric 2205f757f3fSDimitry Andric if (Subtarget.is64Bit()) 2215f757f3fSDimitry Andric setOperationAction(ISD::FRINT, MVT::f64, Legal); 22281ad6265SDimitry Andric } 22381ad6265SDimitry Andric 2245f757f3fSDimitry Andric // Set operations for 'LSX' feature. 225bdd1243dSDimitry Andric 2265f757f3fSDimitry Andric if (Subtarget.hasExtLSX()) { 2275f757f3fSDimitry Andric for (MVT VT : MVT::fixedlen_vector_valuetypes()) { 2285f757f3fSDimitry Andric // Expand all truncating stores and extending loads. 2295f757f3fSDimitry Andric for (MVT InnerVT : MVT::fixedlen_vector_valuetypes()) { 2305f757f3fSDimitry Andric setTruncStoreAction(VT, InnerVT, Expand); 2315f757f3fSDimitry Andric setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand); 2325f757f3fSDimitry Andric setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand); 2335f757f3fSDimitry Andric setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand); 234bdd1243dSDimitry Andric } 2355f757f3fSDimitry Andric // By default everything must be expanded. Then we will selectively turn 2365f757f3fSDimitry Andric // on ones that can be effectively codegen'd. 2375f757f3fSDimitry Andric for (unsigned Op = 0; Op < ISD::BUILTIN_OP_END; ++Op) 2385f757f3fSDimitry Andric setOperationAction(Op, VT, Expand); 2395f757f3fSDimitry Andric } 2405f757f3fSDimitry Andric 2415f757f3fSDimitry Andric for (MVT VT : LSXVTs) { 2425f757f3fSDimitry Andric setOperationAction({ISD::LOAD, ISD::STORE}, VT, Legal); 2435f757f3fSDimitry Andric setOperationAction(ISD::BITCAST, VT, Legal); 2445f757f3fSDimitry Andric setOperationAction(ISD::UNDEF, VT, Legal); 2455f757f3fSDimitry Andric 2465f757f3fSDimitry Andric setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom); 2475f757f3fSDimitry Andric setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Legal); 2485f757f3fSDimitry Andric setOperationAction(ISD::BUILD_VECTOR, VT, Custom); 2495f757f3fSDimitry Andric 2505f757f3fSDimitry Andric setOperationAction(ISD::SETCC, VT, Legal); 2515f757f3fSDimitry Andric setOperationAction(ISD::VSELECT, VT, Legal); 2525f757f3fSDimitry Andric } 2535f757f3fSDimitry Andric for (MVT VT : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64}) { 2545f757f3fSDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); 2555f757f3fSDimitry Andric setOperationAction({ISD::ADD, ISD::SUB}, VT, Legal); 2565f757f3fSDimitry Andric setOperationAction({ISD::UMAX, ISD::UMIN, ISD::SMAX, ISD::SMIN}, VT, 2575f757f3fSDimitry Andric Legal); 2585f757f3fSDimitry Andric setOperationAction({ISD::MUL, ISD::SDIV, ISD::SREM, ISD::UDIV, ISD::UREM}, 2595f757f3fSDimitry Andric VT, Legal); 2605f757f3fSDimitry Andric setOperationAction({ISD::AND, ISD::OR, ISD::XOR}, VT, Legal); 2615f757f3fSDimitry Andric setOperationAction({ISD::SHL, ISD::SRA, ISD::SRL}, VT, Legal); 2625f757f3fSDimitry Andric setOperationAction({ISD::CTPOP, ISD::CTLZ}, VT, Legal); 2635f757f3fSDimitry Andric setOperationAction({ISD::MULHS, ISD::MULHU}, VT, Legal); 2645f757f3fSDimitry Andric setCondCodeAction( 2655f757f3fSDimitry Andric {ISD::SETNE, ISD::SETGE, ISD::SETGT, ISD::SETUGE, ISD::SETUGT}, VT, 2665f757f3fSDimitry Andric Expand); 2675f757f3fSDimitry Andric } 2685f757f3fSDimitry Andric for (MVT VT : {MVT::v4f32, MVT::v2f64}) { 2695f757f3fSDimitry Andric setOperationAction({ISD::FADD, ISD::FSUB}, VT, Legal); 2705f757f3fSDimitry Andric setOperationAction({ISD::FMUL, ISD::FDIV}, VT, Legal); 2715f757f3fSDimitry Andric setOperationAction(ISD::FMA, VT, Legal); 2725f757f3fSDimitry Andric setOperationAction(ISD::FSQRT, VT, Legal); 2735f757f3fSDimitry Andric setOperationAction(ISD::FNEG, VT, Legal); 2745f757f3fSDimitry Andric setCondCodeAction({ISD::SETGE, ISD::SETGT, ISD::SETOGE, ISD::SETOGT, 2755f757f3fSDimitry Andric ISD::SETUGE, ISD::SETUGT}, 2765f757f3fSDimitry Andric VT, Expand); 2775f757f3fSDimitry Andric } 2785f757f3fSDimitry Andric } 2795f757f3fSDimitry Andric 2805f757f3fSDimitry Andric // Set operations for 'LASX' feature. 2815f757f3fSDimitry Andric 2825f757f3fSDimitry Andric if (Subtarget.hasExtLASX()) { 2835f757f3fSDimitry Andric for (MVT VT : LASXVTs) { 2845f757f3fSDimitry Andric setOperationAction({ISD::LOAD, ISD::STORE}, VT, Legal); 2855f757f3fSDimitry Andric setOperationAction(ISD::BITCAST, VT, Legal); 2865f757f3fSDimitry Andric setOperationAction(ISD::UNDEF, VT, Legal); 2875f757f3fSDimitry Andric 2885f757f3fSDimitry Andric setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom); 289*647cbc5dSDimitry Andric setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); 2905f757f3fSDimitry Andric setOperationAction(ISD::BUILD_VECTOR, VT, Custom); 2915f757f3fSDimitry Andric 2925f757f3fSDimitry Andric setOperationAction(ISD::SETCC, VT, Legal); 2935f757f3fSDimitry Andric setOperationAction(ISD::VSELECT, VT, Legal); 2945f757f3fSDimitry Andric } 2955f757f3fSDimitry Andric for (MVT VT : {MVT::v4i64, MVT::v8i32, MVT::v16i16, MVT::v32i8}) { 2965f757f3fSDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); 2975f757f3fSDimitry Andric setOperationAction({ISD::ADD, ISD::SUB}, VT, Legal); 2985f757f3fSDimitry Andric setOperationAction({ISD::UMAX, ISD::UMIN, ISD::SMAX, ISD::SMIN}, VT, 2995f757f3fSDimitry Andric Legal); 3005f757f3fSDimitry Andric setOperationAction({ISD::MUL, ISD::SDIV, ISD::SREM, ISD::UDIV, ISD::UREM}, 3015f757f3fSDimitry Andric VT, Legal); 3025f757f3fSDimitry Andric setOperationAction({ISD::AND, ISD::OR, ISD::XOR}, VT, Legal); 3035f757f3fSDimitry Andric setOperationAction({ISD::SHL, ISD::SRA, ISD::SRL}, VT, Legal); 3045f757f3fSDimitry Andric setOperationAction({ISD::CTPOP, ISD::CTLZ}, VT, Legal); 3055f757f3fSDimitry Andric setOperationAction({ISD::MULHS, ISD::MULHU}, VT, Legal); 3065f757f3fSDimitry Andric setCondCodeAction( 3075f757f3fSDimitry Andric {ISD::SETNE, ISD::SETGE, ISD::SETGT, ISD::SETUGE, ISD::SETUGT}, VT, 3085f757f3fSDimitry Andric Expand); 3095f757f3fSDimitry Andric } 3105f757f3fSDimitry Andric for (MVT VT : {MVT::v8f32, MVT::v4f64}) { 3115f757f3fSDimitry Andric setOperationAction({ISD::FADD, ISD::FSUB}, VT, Legal); 3125f757f3fSDimitry Andric setOperationAction({ISD::FMUL, ISD::FDIV}, VT, Legal); 3135f757f3fSDimitry Andric setOperationAction(ISD::FMA, VT, Legal); 3145f757f3fSDimitry Andric setOperationAction(ISD::FSQRT, VT, Legal); 3155f757f3fSDimitry Andric setOperationAction(ISD::FNEG, VT, Legal); 3165f757f3fSDimitry Andric setCondCodeAction({ISD::SETGE, ISD::SETGT, ISD::SETOGE, ISD::SETOGT, 3175f757f3fSDimitry Andric ISD::SETUGE, ISD::SETUGT}, 3185f757f3fSDimitry Andric VT, Expand); 3195f757f3fSDimitry Andric } 3205f757f3fSDimitry Andric } 3215f757f3fSDimitry Andric 3225f757f3fSDimitry Andric // Set DAG combine for LA32 and LA64. 3235f757f3fSDimitry Andric 3245f757f3fSDimitry Andric setTargetDAGCombine(ISD::AND); 3255f757f3fSDimitry Andric setTargetDAGCombine(ISD::OR); 3265f757f3fSDimitry Andric setTargetDAGCombine(ISD::SRL); 3275f757f3fSDimitry Andric 3285f757f3fSDimitry Andric // Set DAG combine for 'LSX' feature. 3295f757f3fSDimitry Andric 3305f757f3fSDimitry Andric if (Subtarget.hasExtLSX()) 3315f757f3fSDimitry Andric setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN); 33281ad6265SDimitry Andric 33381ad6265SDimitry Andric // Compute derived properties from the register classes. 33406c3fb27SDimitry Andric computeRegisterProperties(Subtarget.getRegisterInfo()); 33581ad6265SDimitry Andric 33681ad6265SDimitry Andric setStackPointerRegisterToSaveRestore(LoongArch::R3); 33781ad6265SDimitry Andric 33881ad6265SDimitry Andric setBooleanContents(ZeroOrOneBooleanContent); 3395f757f3fSDimitry Andric setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); 34081ad6265SDimitry Andric 341753f127fSDimitry Andric setMaxAtomicSizeInBitsSupported(Subtarget.getGRLen()); 342753f127fSDimitry Andric 343bdd1243dSDimitry Andric setMinCmpXchgSizeInBits(32); 344bdd1243dSDimitry Andric 34581ad6265SDimitry Andric // Function alignments. 34606c3fb27SDimitry Andric setMinFunctionAlignment(Align(4)); 34706c3fb27SDimitry Andric // Set preferred alignments. 34806c3fb27SDimitry Andric setPrefFunctionAlignment(Subtarget.getPrefFunctionAlignment()); 34906c3fb27SDimitry Andric setPrefLoopAlignment(Subtarget.getPrefLoopAlignment()); 35006c3fb27SDimitry Andric setMaxBytesForAlignment(Subtarget.getMaxBytesForAlignment()); 35181ad6265SDimitry Andric } 35281ad6265SDimitry Andric 353bdd1243dSDimitry Andric bool LoongArchTargetLowering::isOffsetFoldingLegal( 354bdd1243dSDimitry Andric const GlobalAddressSDNode *GA) const { 355bdd1243dSDimitry Andric // In order to maximise the opportunity for common subexpression elimination, 356bdd1243dSDimitry Andric // keep a separate ADD node for the global address offset instead of folding 357bdd1243dSDimitry Andric // it in the global address node. Later peephole optimisations may choose to 358bdd1243dSDimitry Andric // fold it back in when profitable. 359bdd1243dSDimitry Andric return false; 360bdd1243dSDimitry Andric } 361bdd1243dSDimitry Andric 36281ad6265SDimitry Andric SDValue LoongArchTargetLowering::LowerOperation(SDValue Op, 36381ad6265SDimitry Andric SelectionDAG &DAG) const { 36481ad6265SDimitry Andric switch (Op.getOpcode()) { 3655f757f3fSDimitry Andric case ISD::ATOMIC_FENCE: 3665f757f3fSDimitry Andric return lowerATOMIC_FENCE(Op, DAG); 367bdd1243dSDimitry Andric case ISD::EH_DWARF_CFA: 368bdd1243dSDimitry Andric return lowerEH_DWARF_CFA(Op, DAG); 369753f127fSDimitry Andric case ISD::GlobalAddress: 370753f127fSDimitry Andric return lowerGlobalAddress(Op, DAG); 371bdd1243dSDimitry Andric case ISD::GlobalTLSAddress: 372bdd1243dSDimitry Andric return lowerGlobalTLSAddress(Op, DAG); 373bdd1243dSDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 374bdd1243dSDimitry Andric return lowerINTRINSIC_WO_CHAIN(Op, DAG); 375bdd1243dSDimitry Andric case ISD::INTRINSIC_W_CHAIN: 376bdd1243dSDimitry Andric return lowerINTRINSIC_W_CHAIN(Op, DAG); 377bdd1243dSDimitry Andric case ISD::INTRINSIC_VOID: 378bdd1243dSDimitry Andric return lowerINTRINSIC_VOID(Op, DAG); 379bdd1243dSDimitry Andric case ISD::BlockAddress: 380bdd1243dSDimitry Andric return lowerBlockAddress(Op, DAG); 381bdd1243dSDimitry Andric case ISD::JumpTable: 382bdd1243dSDimitry Andric return lowerJumpTable(Op, DAG); 38381ad6265SDimitry Andric case ISD::SHL_PARTS: 38481ad6265SDimitry Andric return lowerShiftLeftParts(Op, DAG); 38581ad6265SDimitry Andric case ISD::SRA_PARTS: 38681ad6265SDimitry Andric return lowerShiftRightParts(Op, DAG, true); 38781ad6265SDimitry Andric case ISD::SRL_PARTS: 38881ad6265SDimitry Andric return lowerShiftRightParts(Op, DAG, false); 389753f127fSDimitry Andric case ISD::ConstantPool: 390753f127fSDimitry Andric return lowerConstantPool(Op, DAG); 391753f127fSDimitry Andric case ISD::FP_TO_SINT: 392753f127fSDimitry Andric return lowerFP_TO_SINT(Op, DAG); 393753f127fSDimitry Andric case ISD::BITCAST: 394753f127fSDimitry Andric return lowerBITCAST(Op, DAG); 395753f127fSDimitry Andric case ISD::UINT_TO_FP: 396753f127fSDimitry Andric return lowerUINT_TO_FP(Op, DAG); 397bdd1243dSDimitry Andric case ISD::SINT_TO_FP: 398bdd1243dSDimitry Andric return lowerSINT_TO_FP(Op, DAG); 399bdd1243dSDimitry Andric case ISD::VASTART: 400bdd1243dSDimitry Andric return lowerVASTART(Op, DAG); 401bdd1243dSDimitry Andric case ISD::FRAMEADDR: 402bdd1243dSDimitry Andric return lowerFRAMEADDR(Op, DAG); 403bdd1243dSDimitry Andric case ISD::RETURNADDR: 404bdd1243dSDimitry Andric return lowerRETURNADDR(Op, DAG); 405bdd1243dSDimitry Andric case ISD::WRITE_REGISTER: 406bdd1243dSDimitry Andric return lowerWRITE_REGISTER(Op, DAG); 4075f757f3fSDimitry Andric case ISD::INSERT_VECTOR_ELT: 4085f757f3fSDimitry Andric return lowerINSERT_VECTOR_ELT(Op, DAG); 409*647cbc5dSDimitry Andric case ISD::EXTRACT_VECTOR_ELT: 410*647cbc5dSDimitry Andric return lowerEXTRACT_VECTOR_ELT(Op, DAG); 4115f757f3fSDimitry Andric case ISD::BUILD_VECTOR: 4125f757f3fSDimitry Andric return lowerBUILD_VECTOR(Op, DAG); 4135f757f3fSDimitry Andric case ISD::VECTOR_SHUFFLE: 4145f757f3fSDimitry Andric return lowerVECTOR_SHUFFLE(Op, DAG); 41581ad6265SDimitry Andric } 416bdd1243dSDimitry Andric return SDValue(); 417bdd1243dSDimitry Andric } 418bdd1243dSDimitry Andric 4195f757f3fSDimitry Andric SDValue LoongArchTargetLowering::lowerVECTOR_SHUFFLE(SDValue Op, 4205f757f3fSDimitry Andric SelectionDAG &DAG) const { 4215f757f3fSDimitry Andric // TODO: custom shuffle. 4225f757f3fSDimitry Andric return SDValue(); 4235f757f3fSDimitry Andric } 4245f757f3fSDimitry Andric 4255f757f3fSDimitry Andric static bool isConstantOrUndef(const SDValue Op) { 4265f757f3fSDimitry Andric if (Op->isUndef()) 4275f757f3fSDimitry Andric return true; 4285f757f3fSDimitry Andric if (isa<ConstantSDNode>(Op)) 4295f757f3fSDimitry Andric return true; 4305f757f3fSDimitry Andric if (isa<ConstantFPSDNode>(Op)) 4315f757f3fSDimitry Andric return true; 4325f757f3fSDimitry Andric return false; 4335f757f3fSDimitry Andric } 4345f757f3fSDimitry Andric 4355f757f3fSDimitry Andric static bool isConstantOrUndefBUILD_VECTOR(const BuildVectorSDNode *Op) { 4365f757f3fSDimitry Andric for (unsigned i = 0; i < Op->getNumOperands(); ++i) 4375f757f3fSDimitry Andric if (isConstantOrUndef(Op->getOperand(i))) 4385f757f3fSDimitry Andric return true; 4395f757f3fSDimitry Andric return false; 4405f757f3fSDimitry Andric } 4415f757f3fSDimitry Andric 4425f757f3fSDimitry Andric SDValue LoongArchTargetLowering::lowerBUILD_VECTOR(SDValue Op, 4435f757f3fSDimitry Andric SelectionDAG &DAG) const { 4445f757f3fSDimitry Andric BuildVectorSDNode *Node = cast<BuildVectorSDNode>(Op); 4455f757f3fSDimitry Andric EVT ResTy = Op->getValueType(0); 4465f757f3fSDimitry Andric SDLoc DL(Op); 4475f757f3fSDimitry Andric APInt SplatValue, SplatUndef; 4485f757f3fSDimitry Andric unsigned SplatBitSize; 4495f757f3fSDimitry Andric bool HasAnyUndefs; 4505f757f3fSDimitry Andric bool Is128Vec = ResTy.is128BitVector(); 4515f757f3fSDimitry Andric bool Is256Vec = ResTy.is256BitVector(); 4525f757f3fSDimitry Andric 4535f757f3fSDimitry Andric if ((!Subtarget.hasExtLSX() || !Is128Vec) && 4545f757f3fSDimitry Andric (!Subtarget.hasExtLASX() || !Is256Vec)) 4555f757f3fSDimitry Andric return SDValue(); 4565f757f3fSDimitry Andric 4575f757f3fSDimitry Andric if (Node->isConstantSplat(SplatValue, SplatUndef, SplatBitSize, HasAnyUndefs, 4585f757f3fSDimitry Andric /*MinSplatBits=*/8) && 4595f757f3fSDimitry Andric SplatBitSize <= 64) { 4605f757f3fSDimitry Andric // We can only cope with 8, 16, 32, or 64-bit elements. 4615f757f3fSDimitry Andric if (SplatBitSize != 8 && SplatBitSize != 16 && SplatBitSize != 32 && 4625f757f3fSDimitry Andric SplatBitSize != 64) 4635f757f3fSDimitry Andric return SDValue(); 4645f757f3fSDimitry Andric 4655f757f3fSDimitry Andric EVT ViaVecTy; 4665f757f3fSDimitry Andric 4675f757f3fSDimitry Andric switch (SplatBitSize) { 4685f757f3fSDimitry Andric default: 4695f757f3fSDimitry Andric return SDValue(); 4705f757f3fSDimitry Andric case 8: 4715f757f3fSDimitry Andric ViaVecTy = Is128Vec ? MVT::v16i8 : MVT::v32i8; 4725f757f3fSDimitry Andric break; 4735f757f3fSDimitry Andric case 16: 4745f757f3fSDimitry Andric ViaVecTy = Is128Vec ? MVT::v8i16 : MVT::v16i16; 4755f757f3fSDimitry Andric break; 4765f757f3fSDimitry Andric case 32: 4775f757f3fSDimitry Andric ViaVecTy = Is128Vec ? MVT::v4i32 : MVT::v8i32; 4785f757f3fSDimitry Andric break; 4795f757f3fSDimitry Andric case 64: 4805f757f3fSDimitry Andric ViaVecTy = Is128Vec ? MVT::v2i64 : MVT::v4i64; 4815f757f3fSDimitry Andric break; 4825f757f3fSDimitry Andric } 4835f757f3fSDimitry Andric 4845f757f3fSDimitry Andric // SelectionDAG::getConstant will promote SplatValue appropriately. 4855f757f3fSDimitry Andric SDValue Result = DAG.getConstant(SplatValue, DL, ViaVecTy); 4865f757f3fSDimitry Andric 4875f757f3fSDimitry Andric // Bitcast to the type we originally wanted. 4885f757f3fSDimitry Andric if (ViaVecTy != ResTy) 4895f757f3fSDimitry Andric Result = DAG.getNode(ISD::BITCAST, SDLoc(Node), ResTy, Result); 4905f757f3fSDimitry Andric 4915f757f3fSDimitry Andric return Result; 4925f757f3fSDimitry Andric } 4935f757f3fSDimitry Andric 4945f757f3fSDimitry Andric if (DAG.isSplatValue(Op, /*AllowUndefs=*/false)) 4955f757f3fSDimitry Andric return Op; 4965f757f3fSDimitry Andric 4975f757f3fSDimitry Andric if (!isConstantOrUndefBUILD_VECTOR(Node)) { 4985f757f3fSDimitry Andric // Use INSERT_VECTOR_ELT operations rather than expand to stores. 4995f757f3fSDimitry Andric // The resulting code is the same length as the expansion, but it doesn't 5005f757f3fSDimitry Andric // use memory operations. 5015f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 5025f757f3fSDimitry Andric 5035f757f3fSDimitry Andric assert(ResTy.isVector()); 5045f757f3fSDimitry Andric 5055f757f3fSDimitry Andric unsigned NumElts = ResTy.getVectorNumElements(); 5065f757f3fSDimitry Andric SDValue Vector = DAG.getUNDEF(ResTy); 5075f757f3fSDimitry Andric for (unsigned i = 0; i < NumElts; ++i) { 5085f757f3fSDimitry Andric Vector = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, ResTy, Vector, 5095f757f3fSDimitry Andric Node->getOperand(i), 5105f757f3fSDimitry Andric DAG.getConstant(i, DL, Subtarget.getGRLenVT())); 5115f757f3fSDimitry Andric } 5125f757f3fSDimitry Andric return Vector; 5135f757f3fSDimitry Andric } 5145f757f3fSDimitry Andric 5155f757f3fSDimitry Andric return SDValue(); 5165f757f3fSDimitry Andric } 5175f757f3fSDimitry Andric 5185f757f3fSDimitry Andric SDValue 519*647cbc5dSDimitry Andric LoongArchTargetLowering::lowerEXTRACT_VECTOR_ELT(SDValue Op, 520*647cbc5dSDimitry Andric SelectionDAG &DAG) const { 521*647cbc5dSDimitry Andric EVT VecTy = Op->getOperand(0)->getValueType(0); 522*647cbc5dSDimitry Andric SDValue Idx = Op->getOperand(1); 523*647cbc5dSDimitry Andric EVT EltTy = VecTy.getVectorElementType(); 524*647cbc5dSDimitry Andric unsigned NumElts = VecTy.getVectorNumElements(); 525*647cbc5dSDimitry Andric 526*647cbc5dSDimitry Andric if (isa<ConstantSDNode>(Idx) && 527*647cbc5dSDimitry Andric (EltTy == MVT::i32 || EltTy == MVT::i64 || EltTy == MVT::f32 || 528*647cbc5dSDimitry Andric EltTy == MVT::f64 || 529*647cbc5dSDimitry Andric cast<ConstantSDNode>(Idx)->getZExtValue() < NumElts / 2)) 530*647cbc5dSDimitry Andric return Op; 531*647cbc5dSDimitry Andric 532*647cbc5dSDimitry Andric return SDValue(); 533*647cbc5dSDimitry Andric } 534*647cbc5dSDimitry Andric 535*647cbc5dSDimitry Andric SDValue 5365f757f3fSDimitry Andric LoongArchTargetLowering::lowerINSERT_VECTOR_ELT(SDValue Op, 5375f757f3fSDimitry Andric SelectionDAG &DAG) const { 5385f757f3fSDimitry Andric if (isa<ConstantSDNode>(Op->getOperand(2))) 5395f757f3fSDimitry Andric return Op; 5405f757f3fSDimitry Andric return SDValue(); 5415f757f3fSDimitry Andric } 5425f757f3fSDimitry Andric 5435f757f3fSDimitry Andric SDValue LoongArchTargetLowering::lowerATOMIC_FENCE(SDValue Op, 5445f757f3fSDimitry Andric SelectionDAG &DAG) const { 5455f757f3fSDimitry Andric SDLoc DL(Op); 5465f757f3fSDimitry Andric SyncScope::ID FenceSSID = 5475f757f3fSDimitry Andric static_cast<SyncScope::ID>(Op.getConstantOperandVal(2)); 5485f757f3fSDimitry Andric 5495f757f3fSDimitry Andric // singlethread fences only synchronize with signal handlers on the same 5505f757f3fSDimitry Andric // thread and thus only need to preserve instruction order, not actually 5515f757f3fSDimitry Andric // enforce memory ordering. 5525f757f3fSDimitry Andric if (FenceSSID == SyncScope::SingleThread) 5535f757f3fSDimitry Andric // MEMBARRIER is a compiler barrier; it codegens to a no-op. 5545f757f3fSDimitry Andric return DAG.getNode(ISD::MEMBARRIER, DL, MVT::Other, Op.getOperand(0)); 5555f757f3fSDimitry Andric 5565f757f3fSDimitry Andric return Op; 5575f757f3fSDimitry Andric } 5585f757f3fSDimitry Andric 559bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerWRITE_REGISTER(SDValue Op, 560bdd1243dSDimitry Andric SelectionDAG &DAG) const { 561bdd1243dSDimitry Andric 562bdd1243dSDimitry Andric if (Subtarget.is64Bit() && Op.getOperand(2).getValueType() == MVT::i32) { 563bdd1243dSDimitry Andric DAG.getContext()->emitError( 564bdd1243dSDimitry Andric "On LA64, only 64-bit registers can be written."); 565bdd1243dSDimitry Andric return Op.getOperand(0); 566bdd1243dSDimitry Andric } 567bdd1243dSDimitry Andric 568bdd1243dSDimitry Andric if (!Subtarget.is64Bit() && Op.getOperand(2).getValueType() == MVT::i64) { 569bdd1243dSDimitry Andric DAG.getContext()->emitError( 570bdd1243dSDimitry Andric "On LA32, only 32-bit registers can be written."); 571bdd1243dSDimitry Andric return Op.getOperand(0); 572bdd1243dSDimitry Andric } 573bdd1243dSDimitry Andric 574bdd1243dSDimitry Andric return Op; 575bdd1243dSDimitry Andric } 576bdd1243dSDimitry Andric 577bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerFRAMEADDR(SDValue Op, 578bdd1243dSDimitry Andric SelectionDAG &DAG) const { 579bdd1243dSDimitry Andric if (!isa<ConstantSDNode>(Op.getOperand(0))) { 580bdd1243dSDimitry Andric DAG.getContext()->emitError("argument to '__builtin_frame_address' must " 581bdd1243dSDimitry Andric "be a constant integer"); 582bdd1243dSDimitry Andric return SDValue(); 583bdd1243dSDimitry Andric } 584bdd1243dSDimitry Andric 585bdd1243dSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 586bdd1243dSDimitry Andric MF.getFrameInfo().setFrameAddressIsTaken(true); 587bdd1243dSDimitry Andric Register FrameReg = Subtarget.getRegisterInfo()->getFrameRegister(MF); 588bdd1243dSDimitry Andric EVT VT = Op.getValueType(); 589bdd1243dSDimitry Andric SDLoc DL(Op); 590bdd1243dSDimitry Andric SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL, FrameReg, VT); 591*647cbc5dSDimitry Andric unsigned Depth = Op.getConstantOperandVal(0); 592bdd1243dSDimitry Andric int GRLenInBytes = Subtarget.getGRLen() / 8; 593bdd1243dSDimitry Andric 594bdd1243dSDimitry Andric while (Depth--) { 595bdd1243dSDimitry Andric int Offset = -(GRLenInBytes * 2); 596bdd1243dSDimitry Andric SDValue Ptr = DAG.getNode(ISD::ADD, DL, VT, FrameAddr, 597bdd1243dSDimitry Andric DAG.getIntPtrConstant(Offset, DL)); 598bdd1243dSDimitry Andric FrameAddr = 599bdd1243dSDimitry Andric DAG.getLoad(VT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo()); 600bdd1243dSDimitry Andric } 601bdd1243dSDimitry Andric return FrameAddr; 602bdd1243dSDimitry Andric } 603bdd1243dSDimitry Andric 604bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerRETURNADDR(SDValue Op, 605bdd1243dSDimitry Andric SelectionDAG &DAG) const { 606bdd1243dSDimitry Andric if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 607bdd1243dSDimitry Andric return SDValue(); 608bdd1243dSDimitry Andric 609bdd1243dSDimitry Andric // Currently only support lowering return address for current frame. 610*647cbc5dSDimitry Andric if (Op.getConstantOperandVal(0) != 0) { 611bdd1243dSDimitry Andric DAG.getContext()->emitError( 612bdd1243dSDimitry Andric "return address can only be determined for the current frame"); 613bdd1243dSDimitry Andric return SDValue(); 614bdd1243dSDimitry Andric } 615bdd1243dSDimitry Andric 616bdd1243dSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 617bdd1243dSDimitry Andric MF.getFrameInfo().setReturnAddressIsTaken(true); 618bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 619bdd1243dSDimitry Andric 620bdd1243dSDimitry Andric // Return the value of the return address register, marking it an implicit 621bdd1243dSDimitry Andric // live-in. 622bdd1243dSDimitry Andric Register Reg = MF.addLiveIn(Subtarget.getRegisterInfo()->getRARegister(), 623bdd1243dSDimitry Andric getRegClassFor(GRLenVT)); 624bdd1243dSDimitry Andric return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, GRLenVT); 625bdd1243dSDimitry Andric } 626bdd1243dSDimitry Andric 627bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerEH_DWARF_CFA(SDValue Op, 628bdd1243dSDimitry Andric SelectionDAG &DAG) const { 629bdd1243dSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 630bdd1243dSDimitry Andric auto Size = Subtarget.getGRLen() / 8; 631bdd1243dSDimitry Andric auto FI = MF.getFrameInfo().CreateFixedObject(Size, 0, false); 632bdd1243dSDimitry Andric return DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout())); 633bdd1243dSDimitry Andric } 634bdd1243dSDimitry Andric 635bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerVASTART(SDValue Op, 636bdd1243dSDimitry Andric SelectionDAG &DAG) const { 637bdd1243dSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 638bdd1243dSDimitry Andric auto *FuncInfo = MF.getInfo<LoongArchMachineFunctionInfo>(); 639bdd1243dSDimitry Andric 640bdd1243dSDimitry Andric SDLoc DL(Op); 641bdd1243dSDimitry Andric SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), 642bdd1243dSDimitry Andric getPointerTy(MF.getDataLayout())); 643bdd1243dSDimitry Andric 644bdd1243dSDimitry Andric // vastart just stores the address of the VarArgsFrameIndex slot into the 645bdd1243dSDimitry Andric // memory location argument. 646bdd1243dSDimitry Andric const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 647bdd1243dSDimitry Andric return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1), 648bdd1243dSDimitry Andric MachinePointerInfo(SV)); 64981ad6265SDimitry Andric } 65081ad6265SDimitry Andric 651753f127fSDimitry Andric SDValue LoongArchTargetLowering::lowerUINT_TO_FP(SDValue Op, 652753f127fSDimitry Andric SelectionDAG &DAG) const { 653bdd1243dSDimitry Andric assert(Subtarget.is64Bit() && Subtarget.hasBasicF() && 654bdd1243dSDimitry Andric !Subtarget.hasBasicD() && "unexpected target features"); 655753f127fSDimitry Andric 656753f127fSDimitry Andric SDLoc DL(Op); 657bdd1243dSDimitry Andric SDValue Op0 = Op.getOperand(0); 658bdd1243dSDimitry Andric if (Op0->getOpcode() == ISD::AND) { 659bdd1243dSDimitry Andric auto *C = dyn_cast<ConstantSDNode>(Op0.getOperand(1)); 660bdd1243dSDimitry Andric if (C && C->getZExtValue() < UINT64_C(0xFFFFFFFF)) 661753f127fSDimitry Andric return Op; 662bdd1243dSDimitry Andric } 663bdd1243dSDimitry Andric 664bdd1243dSDimitry Andric if (Op0->getOpcode() == LoongArchISD::BSTRPICK && 665bdd1243dSDimitry Andric Op0.getConstantOperandVal(1) < UINT64_C(0X1F) && 666bdd1243dSDimitry Andric Op0.getConstantOperandVal(2) == UINT64_C(0)) 667bdd1243dSDimitry Andric return Op; 668bdd1243dSDimitry Andric 669bdd1243dSDimitry Andric if (Op0.getOpcode() == ISD::AssertZext && 670bdd1243dSDimitry Andric dyn_cast<VTSDNode>(Op0.getOperand(1))->getVT().bitsLT(MVT::i32)) 671bdd1243dSDimitry Andric return Op; 672bdd1243dSDimitry Andric 673bdd1243dSDimitry Andric EVT OpVT = Op0.getValueType(); 674bdd1243dSDimitry Andric EVT RetVT = Op.getValueType(); 675bdd1243dSDimitry Andric RTLIB::Libcall LC = RTLIB::getUINTTOFP(OpVT, RetVT); 676bdd1243dSDimitry Andric MakeLibCallOptions CallOptions; 677bdd1243dSDimitry Andric CallOptions.setTypeListBeforeSoften(OpVT, RetVT, true); 678bdd1243dSDimitry Andric SDValue Chain = SDValue(); 679bdd1243dSDimitry Andric SDValue Result; 680bdd1243dSDimitry Andric std::tie(Result, Chain) = 681bdd1243dSDimitry Andric makeLibCall(DAG, LC, Op.getValueType(), Op0, CallOptions, DL, Chain); 682bdd1243dSDimitry Andric return Result; 683bdd1243dSDimitry Andric } 684bdd1243dSDimitry Andric 685bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerSINT_TO_FP(SDValue Op, 686bdd1243dSDimitry Andric SelectionDAG &DAG) const { 687bdd1243dSDimitry Andric assert(Subtarget.is64Bit() && Subtarget.hasBasicF() && 688bdd1243dSDimitry Andric !Subtarget.hasBasicD() && "unexpected target features"); 689bdd1243dSDimitry Andric 690bdd1243dSDimitry Andric SDLoc DL(Op); 691bdd1243dSDimitry Andric SDValue Op0 = Op.getOperand(0); 692bdd1243dSDimitry Andric 693bdd1243dSDimitry Andric if ((Op0.getOpcode() == ISD::AssertSext || 694bdd1243dSDimitry Andric Op0.getOpcode() == ISD::SIGN_EXTEND_INREG) && 695bdd1243dSDimitry Andric dyn_cast<VTSDNode>(Op0.getOperand(1))->getVT().bitsLE(MVT::i32)) 696bdd1243dSDimitry Andric return Op; 697bdd1243dSDimitry Andric 698bdd1243dSDimitry Andric EVT OpVT = Op0.getValueType(); 699bdd1243dSDimitry Andric EVT RetVT = Op.getValueType(); 700bdd1243dSDimitry Andric RTLIB::Libcall LC = RTLIB::getSINTTOFP(OpVT, RetVT); 701bdd1243dSDimitry Andric MakeLibCallOptions CallOptions; 702bdd1243dSDimitry Andric CallOptions.setTypeListBeforeSoften(OpVT, RetVT, true); 703bdd1243dSDimitry Andric SDValue Chain = SDValue(); 704bdd1243dSDimitry Andric SDValue Result; 705bdd1243dSDimitry Andric std::tie(Result, Chain) = 706bdd1243dSDimitry Andric makeLibCall(DAG, LC, Op.getValueType(), Op0, CallOptions, DL, Chain); 707bdd1243dSDimitry Andric return Result; 708753f127fSDimitry Andric } 709753f127fSDimitry Andric 710753f127fSDimitry Andric SDValue LoongArchTargetLowering::lowerBITCAST(SDValue Op, 711753f127fSDimitry Andric SelectionDAG &DAG) const { 712753f127fSDimitry Andric 713753f127fSDimitry Andric SDLoc DL(Op); 714753f127fSDimitry Andric SDValue Op0 = Op.getOperand(0); 715753f127fSDimitry Andric 716753f127fSDimitry Andric if (Op.getValueType() == MVT::f32 && Op0.getValueType() == MVT::i32 && 717753f127fSDimitry Andric Subtarget.is64Bit() && Subtarget.hasBasicF()) { 718753f127fSDimitry Andric SDValue NewOp0 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op0); 719753f127fSDimitry Andric return DAG.getNode(LoongArchISD::MOVGR2FR_W_LA64, DL, MVT::f32, NewOp0); 720753f127fSDimitry Andric } 721753f127fSDimitry Andric return Op; 722753f127fSDimitry Andric } 723753f127fSDimitry Andric 724753f127fSDimitry Andric SDValue LoongArchTargetLowering::lowerFP_TO_SINT(SDValue Op, 725753f127fSDimitry Andric SelectionDAG &DAG) const { 726753f127fSDimitry Andric 727753f127fSDimitry Andric SDLoc DL(Op); 728753f127fSDimitry Andric 729753f127fSDimitry Andric if (Op.getValueSizeInBits() > 32 && Subtarget.hasBasicF() && 730753f127fSDimitry Andric !Subtarget.hasBasicD()) { 731753f127fSDimitry Andric SDValue Dst = 732753f127fSDimitry Andric DAG.getNode(LoongArchISD::FTINT, DL, MVT::f32, Op.getOperand(0)); 733753f127fSDimitry Andric return DAG.getNode(LoongArchISD::MOVFR2GR_S_LA64, DL, MVT::i64, Dst); 734753f127fSDimitry Andric } 735753f127fSDimitry Andric 736753f127fSDimitry Andric EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits()); 737753f127fSDimitry Andric SDValue Trunc = DAG.getNode(LoongArchISD::FTINT, DL, FPTy, Op.getOperand(0)); 738753f127fSDimitry Andric return DAG.getNode(ISD::BITCAST, DL, Op.getValueType(), Trunc); 739753f127fSDimitry Andric } 740753f127fSDimitry Andric 741bdd1243dSDimitry Andric static SDValue getTargetNode(GlobalAddressSDNode *N, SDLoc DL, EVT Ty, 742bdd1243dSDimitry Andric SelectionDAG &DAG, unsigned Flags) { 743bdd1243dSDimitry Andric return DAG.getTargetGlobalAddress(N->getGlobal(), DL, Ty, 0, Flags); 744bdd1243dSDimitry Andric } 745bdd1243dSDimitry Andric 746bdd1243dSDimitry Andric static SDValue getTargetNode(BlockAddressSDNode *N, SDLoc DL, EVT Ty, 747bdd1243dSDimitry Andric SelectionDAG &DAG, unsigned Flags) { 748bdd1243dSDimitry Andric return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, N->getOffset(), 749bdd1243dSDimitry Andric Flags); 750bdd1243dSDimitry Andric } 751bdd1243dSDimitry Andric 752bdd1243dSDimitry Andric static SDValue getTargetNode(ConstantPoolSDNode *N, SDLoc DL, EVT Ty, 753bdd1243dSDimitry Andric SelectionDAG &DAG, unsigned Flags) { 754bdd1243dSDimitry Andric return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlign(), 755bdd1243dSDimitry Andric N->getOffset(), Flags); 756bdd1243dSDimitry Andric } 757bdd1243dSDimitry Andric 758bdd1243dSDimitry Andric static SDValue getTargetNode(JumpTableSDNode *N, SDLoc DL, EVT Ty, 759bdd1243dSDimitry Andric SelectionDAG &DAG, unsigned Flags) { 760bdd1243dSDimitry Andric return DAG.getTargetJumpTable(N->getIndex(), Ty, Flags); 761bdd1243dSDimitry Andric } 762bdd1243dSDimitry Andric 763bdd1243dSDimitry Andric template <class NodeTy> 764bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::getAddr(NodeTy *N, SelectionDAG &DAG, 765bdd1243dSDimitry Andric bool IsLocal) const { 766bdd1243dSDimitry Andric SDLoc DL(N); 767bdd1243dSDimitry Andric EVT Ty = getPointerTy(DAG.getDataLayout()); 768bdd1243dSDimitry Andric SDValue Addr = getTargetNode(N, DL, Ty, DAG, 0); 76906c3fb27SDimitry Andric 77006c3fb27SDimitry Andric switch (DAG.getTarget().getCodeModel()) { 77106c3fb27SDimitry Andric default: 77206c3fb27SDimitry Andric report_fatal_error("Unsupported code model"); 77306c3fb27SDimitry Andric 77406c3fb27SDimitry Andric case CodeModel::Large: { 77506c3fb27SDimitry Andric assert(Subtarget.is64Bit() && "Large code model requires LA64"); 77606c3fb27SDimitry Andric 77706c3fb27SDimitry Andric // This is not actually used, but is necessary for successfully matching 77806c3fb27SDimitry Andric // the PseudoLA_*_LARGE nodes. 77906c3fb27SDimitry Andric SDValue Tmp = DAG.getConstant(0, DL, Ty); 78006c3fb27SDimitry Andric if (IsLocal) 78106c3fb27SDimitry Andric // This generates the pattern (PseudoLA_PCREL_LARGE tmp sym), that 78206c3fb27SDimitry Andric // eventually becomes the desired 5-insn code sequence. 78306c3fb27SDimitry Andric return SDValue(DAG.getMachineNode(LoongArch::PseudoLA_PCREL_LARGE, DL, Ty, 78406c3fb27SDimitry Andric Tmp, Addr), 78506c3fb27SDimitry Andric 0); 78606c3fb27SDimitry Andric 78706c3fb27SDimitry Andric // This generates the pattern (PseudoLA_GOT_LARGE tmp sym), that eventually 78806c3fb27SDimitry Andric // becomes the desired 5-insn code sequence. 78906c3fb27SDimitry Andric return SDValue( 79006c3fb27SDimitry Andric DAG.getMachineNode(LoongArch::PseudoLA_GOT_LARGE, DL, Ty, Tmp, Addr), 79106c3fb27SDimitry Andric 0); 79206c3fb27SDimitry Andric } 79306c3fb27SDimitry Andric 79406c3fb27SDimitry Andric case CodeModel::Small: 79506c3fb27SDimitry Andric case CodeModel::Medium: 796bdd1243dSDimitry Andric if (IsLocal) 797bdd1243dSDimitry Andric // This generates the pattern (PseudoLA_PCREL sym), which expands to 798bdd1243dSDimitry Andric // (addi.w/d (pcalau12i %pc_hi20(sym)) %pc_lo12(sym)). 79906c3fb27SDimitry Andric return SDValue( 80006c3fb27SDimitry Andric DAG.getMachineNode(LoongArch::PseudoLA_PCREL, DL, Ty, Addr), 0); 801bdd1243dSDimitry Andric 802bdd1243dSDimitry Andric // This generates the pattern (PseudoLA_GOT sym), which expands to (ld.w/d 803bdd1243dSDimitry Andric // (pcalau12i %got_pc_hi20(sym)) %got_pc_lo12(sym)). 80406c3fb27SDimitry Andric return SDValue(DAG.getMachineNode(LoongArch::PseudoLA_GOT, DL, Ty, Addr), 80506c3fb27SDimitry Andric 0); 80606c3fb27SDimitry Andric } 807bdd1243dSDimitry Andric } 808bdd1243dSDimitry Andric 809bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerBlockAddress(SDValue Op, 810bdd1243dSDimitry Andric SelectionDAG &DAG) const { 811bdd1243dSDimitry Andric return getAddr(cast<BlockAddressSDNode>(Op), DAG); 812bdd1243dSDimitry Andric } 813bdd1243dSDimitry Andric 814bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerJumpTable(SDValue Op, 815bdd1243dSDimitry Andric SelectionDAG &DAG) const { 816bdd1243dSDimitry Andric return getAddr(cast<JumpTableSDNode>(Op), DAG); 817bdd1243dSDimitry Andric } 818bdd1243dSDimitry Andric 819753f127fSDimitry Andric SDValue LoongArchTargetLowering::lowerConstantPool(SDValue Op, 820753f127fSDimitry Andric SelectionDAG &DAG) const { 821bdd1243dSDimitry Andric return getAddr(cast<ConstantPoolSDNode>(Op), DAG); 822753f127fSDimitry Andric } 823753f127fSDimitry Andric 824753f127fSDimitry Andric SDValue LoongArchTargetLowering::lowerGlobalAddress(SDValue Op, 825753f127fSDimitry Andric SelectionDAG &DAG) const { 826bdd1243dSDimitry Andric GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op); 827bdd1243dSDimitry Andric assert(N->getOffset() == 0 && "unexpected offset in global node"); 828bdd1243dSDimitry Andric return getAddr(N, DAG, N->getGlobal()->isDSOLocal()); 829bdd1243dSDimitry Andric } 830753f127fSDimitry Andric 831bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::getStaticTLSAddr(GlobalAddressSDNode *N, 832bdd1243dSDimitry Andric SelectionDAG &DAG, 83306c3fb27SDimitry Andric unsigned Opc, 83406c3fb27SDimitry Andric bool Large) const { 835bdd1243dSDimitry Andric SDLoc DL(N); 836bdd1243dSDimitry Andric EVT Ty = getPointerTy(DAG.getDataLayout()); 837bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 838bdd1243dSDimitry Andric 83906c3fb27SDimitry Andric // This is not actually used, but is necessary for successfully matching the 84006c3fb27SDimitry Andric // PseudoLA_*_LARGE nodes. 84106c3fb27SDimitry Andric SDValue Tmp = DAG.getConstant(0, DL, Ty); 842bdd1243dSDimitry Andric SDValue Addr = DAG.getTargetGlobalAddress(N->getGlobal(), DL, Ty, 0, 0); 84306c3fb27SDimitry Andric SDValue Offset = Large 84406c3fb27SDimitry Andric ? SDValue(DAG.getMachineNode(Opc, DL, Ty, Tmp, Addr), 0) 84506c3fb27SDimitry Andric : SDValue(DAG.getMachineNode(Opc, DL, Ty, Addr), 0); 846bdd1243dSDimitry Andric 847bdd1243dSDimitry Andric // Add the thread pointer. 848bdd1243dSDimitry Andric return DAG.getNode(ISD::ADD, DL, Ty, Offset, 849bdd1243dSDimitry Andric DAG.getRegister(LoongArch::R2, GRLenVT)); 850bdd1243dSDimitry Andric } 851bdd1243dSDimitry Andric 852bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::getDynamicTLSAddr(GlobalAddressSDNode *N, 853bdd1243dSDimitry Andric SelectionDAG &DAG, 85406c3fb27SDimitry Andric unsigned Opc, 85506c3fb27SDimitry Andric bool Large) const { 856bdd1243dSDimitry Andric SDLoc DL(N); 857bdd1243dSDimitry Andric EVT Ty = getPointerTy(DAG.getDataLayout()); 858bdd1243dSDimitry Andric IntegerType *CallTy = Type::getIntNTy(*DAG.getContext(), Ty.getSizeInBits()); 859bdd1243dSDimitry Andric 86006c3fb27SDimitry Andric // This is not actually used, but is necessary for successfully matching the 86106c3fb27SDimitry Andric // PseudoLA_*_LARGE nodes. 86206c3fb27SDimitry Andric SDValue Tmp = DAG.getConstant(0, DL, Ty); 86306c3fb27SDimitry Andric 864bdd1243dSDimitry Andric // Use a PC-relative addressing mode to access the dynamic GOT address. 865bdd1243dSDimitry Andric SDValue Addr = DAG.getTargetGlobalAddress(N->getGlobal(), DL, Ty, 0, 0); 86606c3fb27SDimitry Andric SDValue Load = Large ? SDValue(DAG.getMachineNode(Opc, DL, Ty, Tmp, Addr), 0) 86706c3fb27SDimitry Andric : SDValue(DAG.getMachineNode(Opc, DL, Ty, Addr), 0); 868bdd1243dSDimitry Andric 869bdd1243dSDimitry Andric // Prepare argument list to generate call. 870bdd1243dSDimitry Andric ArgListTy Args; 871bdd1243dSDimitry Andric ArgListEntry Entry; 872bdd1243dSDimitry Andric Entry.Node = Load; 873bdd1243dSDimitry Andric Entry.Ty = CallTy; 874bdd1243dSDimitry Andric Args.push_back(Entry); 875bdd1243dSDimitry Andric 876bdd1243dSDimitry Andric // Setup call to __tls_get_addr. 877bdd1243dSDimitry Andric TargetLowering::CallLoweringInfo CLI(DAG); 878bdd1243dSDimitry Andric CLI.setDebugLoc(DL) 879bdd1243dSDimitry Andric .setChain(DAG.getEntryNode()) 880bdd1243dSDimitry Andric .setLibCallee(CallingConv::C, CallTy, 881bdd1243dSDimitry Andric DAG.getExternalSymbol("__tls_get_addr", Ty), 882bdd1243dSDimitry Andric std::move(Args)); 883bdd1243dSDimitry Andric 884bdd1243dSDimitry Andric return LowerCallTo(CLI).first; 885bdd1243dSDimitry Andric } 886bdd1243dSDimitry Andric 887bdd1243dSDimitry Andric SDValue 888bdd1243dSDimitry Andric LoongArchTargetLowering::lowerGlobalTLSAddress(SDValue Op, 889bdd1243dSDimitry Andric SelectionDAG &DAG) const { 890bdd1243dSDimitry Andric if (DAG.getMachineFunction().getFunction().getCallingConv() == 891bdd1243dSDimitry Andric CallingConv::GHC) 892bdd1243dSDimitry Andric report_fatal_error("In GHC calling convention TLS is not supported"); 893bdd1243dSDimitry Andric 89406c3fb27SDimitry Andric bool Large = DAG.getTarget().getCodeModel() == CodeModel::Large; 89506c3fb27SDimitry Andric assert((!Large || Subtarget.is64Bit()) && "Large code model requires LA64"); 89606c3fb27SDimitry Andric 897bdd1243dSDimitry Andric GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op); 898bdd1243dSDimitry Andric assert(N->getOffset() == 0 && "unexpected offset in global node"); 899bdd1243dSDimitry Andric 900bdd1243dSDimitry Andric SDValue Addr; 901bdd1243dSDimitry Andric switch (getTargetMachine().getTLSModel(N->getGlobal())) { 902bdd1243dSDimitry Andric case TLSModel::GeneralDynamic: 903bdd1243dSDimitry Andric // In this model, application code calls the dynamic linker function 904bdd1243dSDimitry Andric // __tls_get_addr to locate TLS offsets into the dynamic thread vector at 905bdd1243dSDimitry Andric // runtime. 90606c3fb27SDimitry Andric Addr = getDynamicTLSAddr(N, DAG, 90706c3fb27SDimitry Andric Large ? LoongArch::PseudoLA_TLS_GD_LARGE 90806c3fb27SDimitry Andric : LoongArch::PseudoLA_TLS_GD, 90906c3fb27SDimitry Andric Large); 910bdd1243dSDimitry Andric break; 911bdd1243dSDimitry Andric case TLSModel::LocalDynamic: 912bdd1243dSDimitry Andric // Same as GeneralDynamic, except for assembly modifiers and relocation 913bdd1243dSDimitry Andric // records. 91406c3fb27SDimitry Andric Addr = getDynamicTLSAddr(N, DAG, 91506c3fb27SDimitry Andric Large ? LoongArch::PseudoLA_TLS_LD_LARGE 91606c3fb27SDimitry Andric : LoongArch::PseudoLA_TLS_LD, 91706c3fb27SDimitry Andric Large); 918bdd1243dSDimitry Andric break; 919bdd1243dSDimitry Andric case TLSModel::InitialExec: 920bdd1243dSDimitry Andric // This model uses the GOT to resolve TLS offsets. 92106c3fb27SDimitry Andric Addr = getStaticTLSAddr(N, DAG, 92206c3fb27SDimitry Andric Large ? LoongArch::PseudoLA_TLS_IE_LARGE 92306c3fb27SDimitry Andric : LoongArch::PseudoLA_TLS_IE, 92406c3fb27SDimitry Andric Large); 925bdd1243dSDimitry Andric break; 926bdd1243dSDimitry Andric case TLSModel::LocalExec: 927bdd1243dSDimitry Andric // This model is used when static linking as the TLS offsets are resolved 928bdd1243dSDimitry Andric // during program linking. 92906c3fb27SDimitry Andric // 93006c3fb27SDimitry Andric // This node doesn't need an extra argument for the large code model. 931bdd1243dSDimitry Andric Addr = getStaticTLSAddr(N, DAG, LoongArch::PseudoLA_TLS_LE); 932bdd1243dSDimitry Andric break; 933bdd1243dSDimitry Andric } 934bdd1243dSDimitry Andric 935753f127fSDimitry Andric return Addr; 936753f127fSDimitry Andric } 937bdd1243dSDimitry Andric 9385f757f3fSDimitry Andric template <unsigned N> 9395f757f3fSDimitry Andric static SDValue checkIntrinsicImmArg(SDValue Op, unsigned ImmOp, 9405f757f3fSDimitry Andric SelectionDAG &DAG, bool IsSigned = false) { 9415f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Op->getOperand(ImmOp)); 9425f757f3fSDimitry Andric // Check the ImmArg. 9435f757f3fSDimitry Andric if ((IsSigned && !isInt<N>(CImm->getSExtValue())) || 9445f757f3fSDimitry Andric (!IsSigned && !isUInt<N>(CImm->getZExtValue()))) { 9455f757f3fSDimitry Andric DAG.getContext()->emitError(Op->getOperationName(0) + 9465f757f3fSDimitry Andric ": argument out of range."); 9475f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, SDLoc(Op), Op.getValueType()); 9485f757f3fSDimitry Andric } 9495f757f3fSDimitry Andric return SDValue(); 9505f757f3fSDimitry Andric } 9515f757f3fSDimitry Andric 952bdd1243dSDimitry Andric SDValue 953bdd1243dSDimitry Andric LoongArchTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op, 954bdd1243dSDimitry Andric SelectionDAG &DAG) const { 9555f757f3fSDimitry Andric SDLoc DL(Op); 956bdd1243dSDimitry Andric switch (Op.getConstantOperandVal(0)) { 957bdd1243dSDimitry Andric default: 958bdd1243dSDimitry Andric return SDValue(); // Don't custom lower most intrinsics. 959bdd1243dSDimitry Andric case Intrinsic::thread_pointer: { 960bdd1243dSDimitry Andric EVT PtrVT = getPointerTy(DAG.getDataLayout()); 961bdd1243dSDimitry Andric return DAG.getRegister(LoongArch::R2, PtrVT); 962bdd1243dSDimitry Andric } 9635f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_d: 9645f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_du: 9655f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplvei_d: 9665f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepl128vei_d: 9675f757f3fSDimitry Andric return checkIntrinsicImmArg<1>(Op, 2, DAG); 9685f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplvei_w: 9695f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepl128vei_w: 9705f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve2gr_d: 9715f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve2gr_du: 9725f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve_d: 9735f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve_d_f: 9745f757f3fSDimitry Andric return checkIntrinsicImmArg<2>(Op, 2, DAG); 9755f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvinsve0_d: 9765f757f3fSDimitry Andric return checkIntrinsicImmArg<2>(Op, 3, DAG); 9775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_b: 9785f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_bu: 9795f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrotri_b: 9805f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_h_b: 9815f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_hu_bu: 9825f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlri_b: 9835f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrari_b: 9845f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplvei_h: 9855f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_b: 9865f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_bu: 9875f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrotri_b: 9885f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_h_b: 9895f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_hu_bu: 9905f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlri_b: 9915f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrari_b: 9925f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepl128vei_h: 9935f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve_w: 9945f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve_w_f: 9955f757f3fSDimitry Andric return checkIntrinsicImmArg<3>(Op, 2, DAG); 9965f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvinsve0_w: 9975f757f3fSDimitry Andric return checkIntrinsicImmArg<3>(Op, 3, DAG); 9985f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_h: 9995f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_hu: 10005f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrotri_h: 10015f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_w_h: 10025f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_wu_hu: 10035f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlri_h: 10045f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrari_h: 10055f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplvei_b: 10065f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_h: 10075f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_hu: 10085f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrotri_h: 10095f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_w_h: 10105f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_wu_hu: 10115f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlri_h: 10125f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrari_h: 10135f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepl128vei_b: 10145f757f3fSDimitry Andric return checkIntrinsicImmArg<4>(Op, 2, DAG); 10155f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlni_b_h: 10165f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrani_b_h: 10175f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlrni_b_h: 10185f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrarni_b_h: 10195f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_b_h: 10205f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_b_h: 10215f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_bu_h: 10225f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_bu_h: 10235f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_b_h: 10245f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_b_h: 10255f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_bu_h: 10265f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_bu_h: 10275f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlni_b_h: 10285f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrani_b_h: 10295f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlrni_b_h: 10305f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrarni_b_h: 10315f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_b_h: 10325f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_b_h: 10335f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_bu_h: 10345f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_bu_h: 10355f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_b_h: 10365f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_b_h: 10375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_bu_h: 10385f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_bu_h: 10395f757f3fSDimitry Andric return checkIntrinsicImmArg<4>(Op, 3, DAG); 10405f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_w: 10415f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_wu: 10425f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrotri_w: 10435f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_d_w: 10445f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsllwil_du_wu: 10455f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlri_w: 10465f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrari_w: 10475f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_bu: 10485f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_hu: 10495f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_wu: 10505f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_du: 10515f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_bu: 10525f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_hu: 10535f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_wu: 10545f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_du: 10555f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbsll_v: 10565f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbsrl_v: 10575f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_w: 10585f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_wu: 10595f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrotri_w: 10605f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_d_w: 10615f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsllwil_du_wu: 10625f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlri_w: 10635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrari_w: 10645f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_bu: 10655f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_hu: 10665f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_wu: 10675f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_du: 10685f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_bu: 10695f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_hu: 10705f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_wu: 10715f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_du: 10725f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbsll_v: 10735f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbsrl_v: 10745f757f3fSDimitry Andric return checkIntrinsicImmArg<5>(Op, 2, DAG); 10755f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vseqi_b: 10765f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vseqi_h: 10775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vseqi_w: 10785f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vseqi_d: 10795f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_b: 10805f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_h: 10815f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_w: 10825f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslei_d: 10835f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_b: 10845f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_h: 10855f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_w: 10865f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslti_d: 10875f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvseqi_b: 10885f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvseqi_h: 10895f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvseqi_w: 10905f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvseqi_d: 10915f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_b: 10925f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_h: 10935f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_w: 10945f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslei_d: 10955f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_b: 10965f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_h: 10975f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_w: 10985f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslti_d: 10995f757f3fSDimitry Andric return checkIntrinsicImmArg<5>(Op, 2, DAG, /*IsSigned=*/true); 11005f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlni_h_w: 11015f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrani_h_w: 11025f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlrni_h_w: 11035f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrarni_h_w: 11045f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_h_w: 11055f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_h_w: 11065f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_hu_w: 11075f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_hu_w: 11085f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_h_w: 11095f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_h_w: 11105f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_hu_w: 11115f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_hu_w: 11125f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfrstpi_b: 11135f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfrstpi_h: 11145f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlni_h_w: 11155f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrani_h_w: 11165f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlrni_h_w: 11175f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrarni_h_w: 11185f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_h_w: 11195f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_h_w: 11205f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_hu_w: 11215f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_hu_w: 11225f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_h_w: 11235f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_h_w: 11245f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_hu_w: 11255f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_hu_w: 11265f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfrstpi_b: 11275f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfrstpi_h: 11285f757f3fSDimitry Andric return checkIntrinsicImmArg<5>(Op, 3, DAG); 11295f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_d: 11305f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsat_du: 11315f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrotri_d: 11325f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlri_d: 11335f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrari_d: 11345f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_d: 11355f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsat_du: 11365f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrotri_d: 11375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlri_d: 11385f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrari_d: 11395f757f3fSDimitry Andric return checkIntrinsicImmArg<6>(Op, 2, DAG); 11405f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlni_w_d: 11415f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrani_w_d: 11425f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlrni_w_d: 11435f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrarni_w_d: 11445f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_w_d: 11455f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_w_d: 11465f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_wu_d: 11475f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_wu_d: 11485f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_w_d: 11495f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_w_d: 11505f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_wu_d: 11515f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_wu_d: 11525f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlni_w_d: 11535f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrani_w_d: 11545f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlrni_w_d: 11555f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrarni_w_d: 11565f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_w_d: 11575f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_w_d: 11585f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_wu_d: 11595f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_wu_d: 11605f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_w_d: 11615f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_w_d: 11625f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_wu_d: 11635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_wu_d: 11645f757f3fSDimitry Andric return checkIntrinsicImmArg<6>(Op, 3, DAG); 11655f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlni_d_q: 11665f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrani_d_q: 11675f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrlrni_d_q: 11685f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrarni_d_q: 11695f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_d_q: 11705f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_d_q: 11715f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlni_du_q: 11725f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrani_du_q: 11735f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_d_q: 11745f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_d_q: 11755f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrlrni_du_q: 11765f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vssrarni_du_q: 11775f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlni_d_q: 11785f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrani_d_q: 11795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrlrni_d_q: 11805f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrarni_d_q: 11815f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_d_q: 11825f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_d_q: 11835f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlni_du_q: 11845f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrani_du_q: 11855f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_d_q: 11865f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_d_q: 11875f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrlrni_du_q: 11885f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvssrarni_du_q: 11895f757f3fSDimitry Andric return checkIntrinsicImmArg<7>(Op, 3, DAG); 11905f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vnori_b: 11915f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vshuf4i_b: 11925f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vshuf4i_h: 11935f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vshuf4i_w: 11945f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvnori_b: 11955f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvshuf4i_b: 11965f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvshuf4i_h: 11975f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvshuf4i_w: 11985f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpermi_d: 11995f757f3fSDimitry Andric return checkIntrinsicImmArg<8>(Op, 2, DAG); 12005f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vshuf4i_d: 12015f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpermi_w: 12025f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitseli_b: 12035f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vextrins_b: 12045f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vextrins_h: 12055f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vextrins_w: 12065f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vextrins_d: 12075f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvshuf4i_d: 12085f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpermi_w: 12095f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpermi_q: 12105f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitseli_b: 12115f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvextrins_b: 12125f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvextrins_h: 12135f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvextrins_w: 12145f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvextrins_d: 12155f757f3fSDimitry Andric return checkIntrinsicImmArg<8>(Op, 3, DAG); 12165f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrepli_b: 12175f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrepli_h: 12185f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrepli_w: 12195f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vrepli_d: 12205f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepli_b: 12215f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepli_h: 12225f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepli_w: 12235f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvrepli_d: 12245f757f3fSDimitry Andric return checkIntrinsicImmArg<10>(Op, 1, DAG, /*IsSigned=*/true); 12255f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vldi: 12265f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvldi: 12275f757f3fSDimitry Andric return checkIntrinsicImmArg<13>(Op, 1, DAG, /*IsSigned=*/true); 1228bdd1243dSDimitry Andric } 1229bdd1243dSDimitry Andric } 1230bdd1243dSDimitry Andric 123106c3fb27SDimitry Andric // Helper function that emits error message for intrinsics with chain and return 123206c3fb27SDimitry Andric // merge values of a UNDEF and the chain. 1233bdd1243dSDimitry Andric static SDValue emitIntrinsicWithChainErrorMessage(SDValue Op, 1234bdd1243dSDimitry Andric StringRef ErrorMsg, 1235bdd1243dSDimitry Andric SelectionDAG &DAG) { 123606c3fb27SDimitry Andric DAG.getContext()->emitError(Op->getOperationName(0) + ": " + ErrorMsg + "."); 1237bdd1243dSDimitry Andric return DAG.getMergeValues({DAG.getUNDEF(Op.getValueType()), Op.getOperand(0)}, 1238bdd1243dSDimitry Andric SDLoc(Op)); 1239bdd1243dSDimitry Andric } 1240bdd1243dSDimitry Andric 1241bdd1243dSDimitry Andric SDValue 1242bdd1243dSDimitry Andric LoongArchTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op, 1243bdd1243dSDimitry Andric SelectionDAG &DAG) const { 1244bdd1243dSDimitry Andric SDLoc DL(Op); 1245bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 124606c3fb27SDimitry Andric EVT VT = Op.getValueType(); 124706c3fb27SDimitry Andric SDValue Chain = Op.getOperand(0); 124806c3fb27SDimitry Andric const StringRef ErrorMsgOOR = "argument out of range"; 124906c3fb27SDimitry Andric const StringRef ErrorMsgReqLA64 = "requires loongarch64"; 125006c3fb27SDimitry Andric const StringRef ErrorMsgReqF = "requires basic 'f' target feature"; 1251bdd1243dSDimitry Andric 1252bdd1243dSDimitry Andric switch (Op.getConstantOperandVal(1)) { 1253bdd1243dSDimitry Andric default: 1254bdd1243dSDimitry Andric return Op; 1255bdd1243dSDimitry Andric case Intrinsic::loongarch_crc_w_b_w: 1256bdd1243dSDimitry Andric case Intrinsic::loongarch_crc_w_h_w: 1257bdd1243dSDimitry Andric case Intrinsic::loongarch_crc_w_w_w: 1258bdd1243dSDimitry Andric case Intrinsic::loongarch_crc_w_d_w: 1259bdd1243dSDimitry Andric case Intrinsic::loongarch_crcc_w_b_w: 1260bdd1243dSDimitry Andric case Intrinsic::loongarch_crcc_w_h_w: 1261bdd1243dSDimitry Andric case Intrinsic::loongarch_crcc_w_w_w: 126206c3fb27SDimitry Andric case Intrinsic::loongarch_crcc_w_d_w: 126306c3fb27SDimitry Andric return emitIntrinsicWithChainErrorMessage(Op, ErrorMsgReqLA64, DAG); 1264bdd1243dSDimitry Andric case Intrinsic::loongarch_csrrd_w: 1265bdd1243dSDimitry Andric case Intrinsic::loongarch_csrrd_d: { 1266*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(2); 126706c3fb27SDimitry Andric return !isUInt<14>(Imm) 126806c3fb27SDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 126906c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::CSRRD, DL, {GRLenVT, MVT::Other}, 127006c3fb27SDimitry Andric {Chain, DAG.getConstant(Imm, DL, GRLenVT)}); 1271bdd1243dSDimitry Andric } 1272bdd1243dSDimitry Andric case Intrinsic::loongarch_csrwr_w: 1273bdd1243dSDimitry Andric case Intrinsic::loongarch_csrwr_d: { 1274*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(3); 127506c3fb27SDimitry Andric return !isUInt<14>(Imm) 127606c3fb27SDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 127706c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::CSRWR, DL, {GRLenVT, MVT::Other}, 127806c3fb27SDimitry Andric {Chain, Op.getOperand(2), 127906c3fb27SDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)}); 1280bdd1243dSDimitry Andric } 1281bdd1243dSDimitry Andric case Intrinsic::loongarch_csrxchg_w: 1282bdd1243dSDimitry Andric case Intrinsic::loongarch_csrxchg_d: { 1283*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(4); 128406c3fb27SDimitry Andric return !isUInt<14>(Imm) 128506c3fb27SDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 128606c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::CSRXCHG, DL, {GRLenVT, MVT::Other}, 128706c3fb27SDimitry Andric {Chain, Op.getOperand(2), Op.getOperand(3), 128806c3fb27SDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)}); 1289bdd1243dSDimitry Andric } 1290bdd1243dSDimitry Andric case Intrinsic::loongarch_iocsrrd_d: { 129106c3fb27SDimitry Andric return DAG.getNode( 129206c3fb27SDimitry Andric LoongArchISD::IOCSRRD_D, DL, {GRLenVT, MVT::Other}, 129306c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op.getOperand(2))}); 1294bdd1243dSDimitry Andric } 1295bdd1243dSDimitry Andric #define IOCSRRD_CASE(NAME, NODE) \ 1296bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 129706c3fb27SDimitry Andric return DAG.getNode(LoongArchISD::NODE, DL, {GRLenVT, MVT::Other}, \ 129806c3fb27SDimitry Andric {Chain, Op.getOperand(2)}); \ 1299bdd1243dSDimitry Andric } 1300bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_b, IOCSRRD_B); 1301bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_h, IOCSRRD_H); 1302bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_w, IOCSRRD_W); 1303bdd1243dSDimitry Andric #undef IOCSRRD_CASE 1304bdd1243dSDimitry Andric case Intrinsic::loongarch_cpucfg: { 130506c3fb27SDimitry Andric return DAG.getNode(LoongArchISD::CPUCFG, DL, {GRLenVT, MVT::Other}, 130606c3fb27SDimitry Andric {Chain, Op.getOperand(2)}); 1307bdd1243dSDimitry Andric } 1308bdd1243dSDimitry Andric case Intrinsic::loongarch_lddir_d: { 1309*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(3); 131006c3fb27SDimitry Andric return !isUInt<8>(Imm) 131106c3fb27SDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 131206c3fb27SDimitry Andric : Op; 1313bdd1243dSDimitry Andric } 1314bdd1243dSDimitry Andric case Intrinsic::loongarch_movfcsr2gr: { 131506c3fb27SDimitry Andric if (!Subtarget.hasBasicF()) 131606c3fb27SDimitry Andric return emitIntrinsicWithChainErrorMessage(Op, ErrorMsgReqF, DAG); 1317*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(2); 131806c3fb27SDimitry Andric return !isUInt<2>(Imm) 131906c3fb27SDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 132006c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::MOVFCSR2GR, DL, {VT, MVT::Other}, 132106c3fb27SDimitry Andric {Chain, DAG.getConstant(Imm, DL, GRLenVT)}); 1322bdd1243dSDimitry Andric } 13235f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vld: 13245f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vldrepl_b: 13255f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvld: 13265f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvldrepl_b: 13275f757f3fSDimitry Andric return !isInt<12>(cast<ConstantSDNode>(Op.getOperand(3))->getSExtValue()) 13285f757f3fSDimitry Andric ? emitIntrinsicWithChainErrorMessage(Op, ErrorMsgOOR, DAG) 13295f757f3fSDimitry Andric : SDValue(); 13305f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vldrepl_h: 13315f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvldrepl_h: 13325f757f3fSDimitry Andric return !isShiftedInt<11, 1>( 13335f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(3))->getSExtValue()) 13345f757f3fSDimitry Andric ? emitIntrinsicWithChainErrorMessage( 13355f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 2", DAG) 13365f757f3fSDimitry Andric : SDValue(); 13375f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vldrepl_w: 13385f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvldrepl_w: 13395f757f3fSDimitry Andric return !isShiftedInt<10, 2>( 13405f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(3))->getSExtValue()) 13415f757f3fSDimitry Andric ? emitIntrinsicWithChainErrorMessage( 13425f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 4", DAG) 13435f757f3fSDimitry Andric : SDValue(); 13445f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vldrepl_d: 13455f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvldrepl_d: 13465f757f3fSDimitry Andric return !isShiftedInt<9, 3>( 13475f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(3))->getSExtValue()) 13485f757f3fSDimitry Andric ? emitIntrinsicWithChainErrorMessage( 13495f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 8", DAG) 13505f757f3fSDimitry Andric : SDValue(); 1351bdd1243dSDimitry Andric } 1352bdd1243dSDimitry Andric } 1353bdd1243dSDimitry Andric 1354bdd1243dSDimitry Andric // Helper function that emits error message for intrinsics with void return 135506c3fb27SDimitry Andric // value and return the chain. 1356bdd1243dSDimitry Andric static SDValue emitIntrinsicErrorMessage(SDValue Op, StringRef ErrorMsg, 1357bdd1243dSDimitry Andric SelectionDAG &DAG) { 1358bdd1243dSDimitry Andric 135906c3fb27SDimitry Andric DAG.getContext()->emitError(Op->getOperationName(0) + ": " + ErrorMsg + "."); 1360bdd1243dSDimitry Andric return Op.getOperand(0); 1361bdd1243dSDimitry Andric } 1362bdd1243dSDimitry Andric 1363bdd1243dSDimitry Andric SDValue LoongArchTargetLowering::lowerINTRINSIC_VOID(SDValue Op, 1364bdd1243dSDimitry Andric SelectionDAG &DAG) const { 1365bdd1243dSDimitry Andric SDLoc DL(Op); 1366bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 136706c3fb27SDimitry Andric SDValue Chain = Op.getOperand(0); 1368bdd1243dSDimitry Andric uint64_t IntrinsicEnum = Op.getConstantOperandVal(1); 1369bdd1243dSDimitry Andric SDValue Op2 = Op.getOperand(2); 137006c3fb27SDimitry Andric const StringRef ErrorMsgOOR = "argument out of range"; 137106c3fb27SDimitry Andric const StringRef ErrorMsgReqLA64 = "requires loongarch64"; 137206c3fb27SDimitry Andric const StringRef ErrorMsgReqLA32 = "requires loongarch32"; 137306c3fb27SDimitry Andric const StringRef ErrorMsgReqF = "requires basic 'f' target feature"; 1374bdd1243dSDimitry Andric 1375bdd1243dSDimitry Andric switch (IntrinsicEnum) { 1376bdd1243dSDimitry Andric default: 1377bdd1243dSDimitry Andric // TODO: Add more Intrinsics. 1378bdd1243dSDimitry Andric return SDValue(); 1379bdd1243dSDimitry Andric case Intrinsic::loongarch_cacop_d: 1380bdd1243dSDimitry Andric case Intrinsic::loongarch_cacop_w: { 138106c3fb27SDimitry Andric if (IntrinsicEnum == Intrinsic::loongarch_cacop_d && !Subtarget.is64Bit()) 138206c3fb27SDimitry Andric return emitIntrinsicErrorMessage(Op, ErrorMsgReqLA64, DAG); 138306c3fb27SDimitry Andric if (IntrinsicEnum == Intrinsic::loongarch_cacop_w && Subtarget.is64Bit()) 138406c3fb27SDimitry Andric return emitIntrinsicErrorMessage(Op, ErrorMsgReqLA32, DAG); 1385bdd1243dSDimitry Andric // call void @llvm.loongarch.cacop.[d/w](uimm5, rj, simm12) 1386bdd1243dSDimitry Andric unsigned Imm1 = cast<ConstantSDNode>(Op2)->getZExtValue(); 138706c3fb27SDimitry Andric int Imm2 = cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue(); 138806c3fb27SDimitry Andric if (!isUInt<5>(Imm1) || !isInt<12>(Imm2)) 1389bdd1243dSDimitry Andric return emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG); 1390bdd1243dSDimitry Andric return Op; 1391bdd1243dSDimitry Andric } 1392bdd1243dSDimitry Andric case Intrinsic::loongarch_dbar: { 1393bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 139406c3fb27SDimitry Andric return !isUInt<15>(Imm) 139506c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 139606c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::DBAR, DL, MVT::Other, Chain, 1397bdd1243dSDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)); 1398bdd1243dSDimitry Andric } 1399bdd1243dSDimitry Andric case Intrinsic::loongarch_ibar: { 1400bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 140106c3fb27SDimitry Andric return !isUInt<15>(Imm) 140206c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 140306c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::IBAR, DL, MVT::Other, Chain, 1404bdd1243dSDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)); 1405bdd1243dSDimitry Andric } 1406bdd1243dSDimitry Andric case Intrinsic::loongarch_break: { 1407bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 140806c3fb27SDimitry Andric return !isUInt<15>(Imm) 140906c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 141006c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::BREAK, DL, MVT::Other, Chain, 1411bdd1243dSDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)); 1412bdd1243dSDimitry Andric } 1413bdd1243dSDimitry Andric case Intrinsic::loongarch_movgr2fcsr: { 141406c3fb27SDimitry Andric if (!Subtarget.hasBasicF()) 141506c3fb27SDimitry Andric return emitIntrinsicErrorMessage(Op, ErrorMsgReqF, DAG); 1416bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 141706c3fb27SDimitry Andric return !isUInt<2>(Imm) 141806c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 141906c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::MOVGR2FCSR, DL, MVT::Other, Chain, 1420bdd1243dSDimitry Andric DAG.getConstant(Imm, DL, GRLenVT), 142106c3fb27SDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, GRLenVT, 142206c3fb27SDimitry Andric Op.getOperand(3))); 1423bdd1243dSDimitry Andric } 1424bdd1243dSDimitry Andric case Intrinsic::loongarch_syscall: { 1425bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 142606c3fb27SDimitry Andric return !isUInt<15>(Imm) 142706c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 142806c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::SYSCALL, DL, MVT::Other, Chain, 1429bdd1243dSDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)); 1430bdd1243dSDimitry Andric } 1431bdd1243dSDimitry Andric #define IOCSRWR_CASE(NAME, NODE) \ 1432bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 1433bdd1243dSDimitry Andric SDValue Op3 = Op.getOperand(3); \ 143406c3fb27SDimitry Andric return Subtarget.is64Bit() \ 143506c3fb27SDimitry Andric ? DAG.getNode(LoongArchISD::NODE, DL, MVT::Other, Chain, \ 1436bdd1243dSDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2), \ 143706c3fb27SDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op3)) \ 143806c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::NODE, DL, MVT::Other, Chain, Op2, \ 143906c3fb27SDimitry Andric Op3); \ 1440bdd1243dSDimitry Andric } 1441bdd1243dSDimitry Andric IOCSRWR_CASE(iocsrwr_b, IOCSRWR_B); 1442bdd1243dSDimitry Andric IOCSRWR_CASE(iocsrwr_h, IOCSRWR_H); 1443bdd1243dSDimitry Andric IOCSRWR_CASE(iocsrwr_w, IOCSRWR_W); 1444bdd1243dSDimitry Andric #undef IOCSRWR_CASE 1445bdd1243dSDimitry Andric case Intrinsic::loongarch_iocsrwr_d: { 144606c3fb27SDimitry Andric return !Subtarget.is64Bit() 144706c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgReqLA64, DAG) 144806c3fb27SDimitry Andric : DAG.getNode(LoongArchISD::IOCSRWR_D, DL, MVT::Other, Chain, 144906c3fb27SDimitry Andric Op2, 145006c3fb27SDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, 145106c3fb27SDimitry Andric Op.getOperand(3))); 1452bdd1243dSDimitry Andric } 1453bdd1243dSDimitry Andric #define ASRT_LE_GT_CASE(NAME) \ 1454bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 145506c3fb27SDimitry Andric return !Subtarget.is64Bit() \ 145606c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgReqLA64, DAG) \ 145706c3fb27SDimitry Andric : Op; \ 1458bdd1243dSDimitry Andric } 1459bdd1243dSDimitry Andric ASRT_LE_GT_CASE(asrtle_d) 1460bdd1243dSDimitry Andric ASRT_LE_GT_CASE(asrtgt_d) 1461bdd1243dSDimitry Andric #undef ASRT_LE_GT_CASE 1462bdd1243dSDimitry Andric case Intrinsic::loongarch_ldpte_d: { 1463*647cbc5dSDimitry Andric unsigned Imm = Op.getConstantOperandVal(3); 146406c3fb27SDimitry Andric return !Subtarget.is64Bit() 146506c3fb27SDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgReqLA64, DAG) 146606c3fb27SDimitry Andric : !isUInt<8>(Imm) ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 146706c3fb27SDimitry Andric : Op; 1468bdd1243dSDimitry Andric } 14695f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vst: 14705f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvst: 14715f757f3fSDimitry Andric return !isInt<12>(cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) 14725f757f3fSDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 14735f757f3fSDimitry Andric : SDValue(); 14745f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvstelm_b: 14755f757f3fSDimitry Andric return (!isInt<8>(cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1476*647cbc5dSDimitry Andric !isUInt<5>(Op.getConstantOperandVal(5))) 14775f757f3fSDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 14785f757f3fSDimitry Andric : SDValue(); 14795f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vstelm_b: 14805f757f3fSDimitry Andric return (!isInt<8>(cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1481*647cbc5dSDimitry Andric !isUInt<4>(Op.getConstantOperandVal(5))) 14825f757f3fSDimitry Andric ? emitIntrinsicErrorMessage(Op, ErrorMsgOOR, DAG) 14835f757f3fSDimitry Andric : SDValue(); 14845f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvstelm_h: 14855f757f3fSDimitry Andric return (!isShiftedInt<8, 1>( 14865f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1487*647cbc5dSDimitry Andric !isUInt<4>(Op.getConstantOperandVal(5))) 14885f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 14895f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 2", DAG) 14905f757f3fSDimitry Andric : SDValue(); 14915f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vstelm_h: 14925f757f3fSDimitry Andric return (!isShiftedInt<8, 1>( 14935f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1494*647cbc5dSDimitry Andric !isUInt<3>(Op.getConstantOperandVal(5))) 14955f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 14965f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 2", DAG) 14975f757f3fSDimitry Andric : SDValue(); 14985f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvstelm_w: 14995f757f3fSDimitry Andric return (!isShiftedInt<8, 2>( 15005f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1501*647cbc5dSDimitry Andric !isUInt<3>(Op.getConstantOperandVal(5))) 15025f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 15035f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 4", DAG) 15045f757f3fSDimitry Andric : SDValue(); 15055f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vstelm_w: 15065f757f3fSDimitry Andric return (!isShiftedInt<8, 2>( 15075f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1508*647cbc5dSDimitry Andric !isUInt<2>(Op.getConstantOperandVal(5))) 15095f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 15105f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 4", DAG) 15115f757f3fSDimitry Andric : SDValue(); 15125f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvstelm_d: 15135f757f3fSDimitry Andric return (!isShiftedInt<8, 3>( 15145f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1515*647cbc5dSDimitry Andric !isUInt<2>(Op.getConstantOperandVal(5))) 15165f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 15175f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 8", DAG) 15185f757f3fSDimitry Andric : SDValue(); 15195f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vstelm_d: 15205f757f3fSDimitry Andric return (!isShiftedInt<8, 3>( 15215f757f3fSDimitry Andric cast<ConstantSDNode>(Op.getOperand(4))->getSExtValue()) || 1522*647cbc5dSDimitry Andric !isUInt<1>(Op.getConstantOperandVal(5))) 15235f757f3fSDimitry Andric ? emitIntrinsicErrorMessage( 15245f757f3fSDimitry Andric Op, "argument out of range or not a multiple of 8", DAG) 15255f757f3fSDimitry Andric : SDValue(); 1526bdd1243dSDimitry Andric } 1527753f127fSDimitry Andric } 1528753f127fSDimitry Andric 152981ad6265SDimitry Andric SDValue LoongArchTargetLowering::lowerShiftLeftParts(SDValue Op, 153081ad6265SDimitry Andric SelectionDAG &DAG) const { 153181ad6265SDimitry Andric SDLoc DL(Op); 153281ad6265SDimitry Andric SDValue Lo = Op.getOperand(0); 153381ad6265SDimitry Andric SDValue Hi = Op.getOperand(1); 153481ad6265SDimitry Andric SDValue Shamt = Op.getOperand(2); 153581ad6265SDimitry Andric EVT VT = Lo.getValueType(); 153681ad6265SDimitry Andric 153781ad6265SDimitry Andric // if Shamt-GRLen < 0: // Shamt < GRLen 153881ad6265SDimitry Andric // Lo = Lo << Shamt 153981ad6265SDimitry Andric // Hi = (Hi << Shamt) | ((Lo >>u 1) >>u (GRLen-1 ^ Shamt)) 154081ad6265SDimitry Andric // else: 154181ad6265SDimitry Andric // Lo = 0 154281ad6265SDimitry Andric // Hi = Lo << (Shamt-GRLen) 154381ad6265SDimitry Andric 154481ad6265SDimitry Andric SDValue Zero = DAG.getConstant(0, DL, VT); 154581ad6265SDimitry Andric SDValue One = DAG.getConstant(1, DL, VT); 154681ad6265SDimitry Andric SDValue MinusGRLen = DAG.getConstant(-(int)Subtarget.getGRLen(), DL, VT); 154781ad6265SDimitry Andric SDValue GRLenMinus1 = DAG.getConstant(Subtarget.getGRLen() - 1, DL, VT); 154881ad6265SDimitry Andric SDValue ShamtMinusGRLen = DAG.getNode(ISD::ADD, DL, VT, Shamt, MinusGRLen); 154981ad6265SDimitry Andric SDValue GRLenMinus1Shamt = DAG.getNode(ISD::XOR, DL, VT, Shamt, GRLenMinus1); 155081ad6265SDimitry Andric 155181ad6265SDimitry Andric SDValue LoTrue = DAG.getNode(ISD::SHL, DL, VT, Lo, Shamt); 155281ad6265SDimitry Andric SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, VT, Lo, One); 155381ad6265SDimitry Andric SDValue ShiftRightLo = 155481ad6265SDimitry Andric DAG.getNode(ISD::SRL, DL, VT, ShiftRight1Lo, GRLenMinus1Shamt); 155581ad6265SDimitry Andric SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, Hi, Shamt); 155681ad6265SDimitry Andric SDValue HiTrue = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo); 155781ad6265SDimitry Andric SDValue HiFalse = DAG.getNode(ISD::SHL, DL, VT, Lo, ShamtMinusGRLen); 155881ad6265SDimitry Andric 155981ad6265SDimitry Andric SDValue CC = DAG.getSetCC(DL, VT, ShamtMinusGRLen, Zero, ISD::SETLT); 156081ad6265SDimitry Andric 156181ad6265SDimitry Andric Lo = DAG.getNode(ISD::SELECT, DL, VT, CC, LoTrue, Zero); 156281ad6265SDimitry Andric Hi = DAG.getNode(ISD::SELECT, DL, VT, CC, HiTrue, HiFalse); 156381ad6265SDimitry Andric 156481ad6265SDimitry Andric SDValue Parts[2] = {Lo, Hi}; 156581ad6265SDimitry Andric return DAG.getMergeValues(Parts, DL); 156681ad6265SDimitry Andric } 156781ad6265SDimitry Andric 156881ad6265SDimitry Andric SDValue LoongArchTargetLowering::lowerShiftRightParts(SDValue Op, 156981ad6265SDimitry Andric SelectionDAG &DAG, 157081ad6265SDimitry Andric bool IsSRA) const { 157181ad6265SDimitry Andric SDLoc DL(Op); 157281ad6265SDimitry Andric SDValue Lo = Op.getOperand(0); 157381ad6265SDimitry Andric SDValue Hi = Op.getOperand(1); 157481ad6265SDimitry Andric SDValue Shamt = Op.getOperand(2); 157581ad6265SDimitry Andric EVT VT = Lo.getValueType(); 157681ad6265SDimitry Andric 157781ad6265SDimitry Andric // SRA expansion: 157881ad6265SDimitry Andric // if Shamt-GRLen < 0: // Shamt < GRLen 157981ad6265SDimitry Andric // Lo = (Lo >>u Shamt) | ((Hi << 1) << (ShAmt ^ GRLen-1)) 158081ad6265SDimitry Andric // Hi = Hi >>s Shamt 158181ad6265SDimitry Andric // else: 158281ad6265SDimitry Andric // Lo = Hi >>s (Shamt-GRLen); 158381ad6265SDimitry Andric // Hi = Hi >>s (GRLen-1) 158481ad6265SDimitry Andric // 158581ad6265SDimitry Andric // SRL expansion: 158681ad6265SDimitry Andric // if Shamt-GRLen < 0: // Shamt < GRLen 158781ad6265SDimitry Andric // Lo = (Lo >>u Shamt) | ((Hi << 1) << (ShAmt ^ GRLen-1)) 158881ad6265SDimitry Andric // Hi = Hi >>u Shamt 158981ad6265SDimitry Andric // else: 159081ad6265SDimitry Andric // Lo = Hi >>u (Shamt-GRLen); 159181ad6265SDimitry Andric // Hi = 0; 159281ad6265SDimitry Andric 159381ad6265SDimitry Andric unsigned ShiftRightOp = IsSRA ? ISD::SRA : ISD::SRL; 159481ad6265SDimitry Andric 159581ad6265SDimitry Andric SDValue Zero = DAG.getConstant(0, DL, VT); 159681ad6265SDimitry Andric SDValue One = DAG.getConstant(1, DL, VT); 159781ad6265SDimitry Andric SDValue MinusGRLen = DAG.getConstant(-(int)Subtarget.getGRLen(), DL, VT); 159881ad6265SDimitry Andric SDValue GRLenMinus1 = DAG.getConstant(Subtarget.getGRLen() - 1, DL, VT); 159981ad6265SDimitry Andric SDValue ShamtMinusGRLen = DAG.getNode(ISD::ADD, DL, VT, Shamt, MinusGRLen); 160081ad6265SDimitry Andric SDValue GRLenMinus1Shamt = DAG.getNode(ISD::XOR, DL, VT, Shamt, GRLenMinus1); 160181ad6265SDimitry Andric 160281ad6265SDimitry Andric SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, Lo, Shamt); 160381ad6265SDimitry Andric SDValue ShiftLeftHi1 = DAG.getNode(ISD::SHL, DL, VT, Hi, One); 160481ad6265SDimitry Andric SDValue ShiftLeftHi = 160581ad6265SDimitry Andric DAG.getNode(ISD::SHL, DL, VT, ShiftLeftHi1, GRLenMinus1Shamt); 160681ad6265SDimitry Andric SDValue LoTrue = DAG.getNode(ISD::OR, DL, VT, ShiftRightLo, ShiftLeftHi); 160781ad6265SDimitry Andric SDValue HiTrue = DAG.getNode(ShiftRightOp, DL, VT, Hi, Shamt); 160881ad6265SDimitry Andric SDValue LoFalse = DAG.getNode(ShiftRightOp, DL, VT, Hi, ShamtMinusGRLen); 160981ad6265SDimitry Andric SDValue HiFalse = 161081ad6265SDimitry Andric IsSRA ? DAG.getNode(ISD::SRA, DL, VT, Hi, GRLenMinus1) : Zero; 161181ad6265SDimitry Andric 161281ad6265SDimitry Andric SDValue CC = DAG.getSetCC(DL, VT, ShamtMinusGRLen, Zero, ISD::SETLT); 161381ad6265SDimitry Andric 161481ad6265SDimitry Andric Lo = DAG.getNode(ISD::SELECT, DL, VT, CC, LoTrue, LoFalse); 161581ad6265SDimitry Andric Hi = DAG.getNode(ISD::SELECT, DL, VT, CC, HiTrue, HiFalse); 161681ad6265SDimitry Andric 161781ad6265SDimitry Andric SDValue Parts[2] = {Lo, Hi}; 161881ad6265SDimitry Andric return DAG.getMergeValues(Parts, DL); 161981ad6265SDimitry Andric } 162081ad6265SDimitry Andric 162181ad6265SDimitry Andric // Returns the opcode of the target-specific SDNode that implements the 32-bit 162281ad6265SDimitry Andric // form of the given Opcode. 162381ad6265SDimitry Andric static LoongArchISD::NodeType getLoongArchWOpcode(unsigned Opcode) { 162481ad6265SDimitry Andric switch (Opcode) { 162581ad6265SDimitry Andric default: 162681ad6265SDimitry Andric llvm_unreachable("Unexpected opcode"); 162781ad6265SDimitry Andric case ISD::SHL: 162881ad6265SDimitry Andric return LoongArchISD::SLL_W; 162981ad6265SDimitry Andric case ISD::SRA: 163081ad6265SDimitry Andric return LoongArchISD::SRA_W; 163181ad6265SDimitry Andric case ISD::SRL: 163281ad6265SDimitry Andric return LoongArchISD::SRL_W; 1633bdd1243dSDimitry Andric case ISD::ROTR: 1634bdd1243dSDimitry Andric return LoongArchISD::ROTR_W; 1635bdd1243dSDimitry Andric case ISD::ROTL: 1636bdd1243dSDimitry Andric return LoongArchISD::ROTL_W; 1637bdd1243dSDimitry Andric case ISD::CTTZ: 1638bdd1243dSDimitry Andric return LoongArchISD::CTZ_W; 1639bdd1243dSDimitry Andric case ISD::CTLZ: 1640bdd1243dSDimitry Andric return LoongArchISD::CLZ_W; 164181ad6265SDimitry Andric } 164281ad6265SDimitry Andric } 164381ad6265SDimitry Andric 164481ad6265SDimitry Andric // Converts the given i8/i16/i32 operation to a target-specific SelectionDAG 164581ad6265SDimitry Andric // node. Because i8/i16/i32 isn't a legal type for LA64, these operations would 164681ad6265SDimitry Andric // otherwise be promoted to i64, making it difficult to select the 164781ad6265SDimitry Andric // SLL_W/.../*W later one because the fact the operation was originally of 164881ad6265SDimitry Andric // type i8/i16/i32 is lost. 1649bdd1243dSDimitry Andric static SDValue customLegalizeToWOp(SDNode *N, SelectionDAG &DAG, int NumOp, 165081ad6265SDimitry Andric unsigned ExtOpc = ISD::ANY_EXTEND) { 165181ad6265SDimitry Andric SDLoc DL(N); 165281ad6265SDimitry Andric LoongArchISD::NodeType WOpcode = getLoongArchWOpcode(N->getOpcode()); 1653bdd1243dSDimitry Andric SDValue NewOp0, NewRes; 1654bdd1243dSDimitry Andric 1655bdd1243dSDimitry Andric switch (NumOp) { 1656bdd1243dSDimitry Andric default: 1657bdd1243dSDimitry Andric llvm_unreachable("Unexpected NumOp"); 1658bdd1243dSDimitry Andric case 1: { 1659bdd1243dSDimitry Andric NewOp0 = DAG.getNode(ExtOpc, DL, MVT::i64, N->getOperand(0)); 1660bdd1243dSDimitry Andric NewRes = DAG.getNode(WOpcode, DL, MVT::i64, NewOp0); 1661bdd1243dSDimitry Andric break; 1662bdd1243dSDimitry Andric } 1663bdd1243dSDimitry Andric case 2: { 1664bdd1243dSDimitry Andric NewOp0 = DAG.getNode(ExtOpc, DL, MVT::i64, N->getOperand(0)); 166581ad6265SDimitry Andric SDValue NewOp1 = DAG.getNode(ExtOpc, DL, MVT::i64, N->getOperand(1)); 1666bdd1243dSDimitry Andric NewRes = DAG.getNode(WOpcode, DL, MVT::i64, NewOp0, NewOp1); 1667bdd1243dSDimitry Andric break; 1668bdd1243dSDimitry Andric } 1669bdd1243dSDimitry Andric // TODO:Handle more NumOp. 1670bdd1243dSDimitry Andric } 1671bdd1243dSDimitry Andric 1672bdd1243dSDimitry Andric // ReplaceNodeResults requires we maintain the same type for the return 1673bdd1243dSDimitry Andric // value. 167481ad6265SDimitry Andric return DAG.getNode(ISD::TRUNCATE, DL, N->getValueType(0), NewRes); 167581ad6265SDimitry Andric } 167681ad6265SDimitry Andric 16775f757f3fSDimitry Andric // Helper function that emits error message for intrinsics with/without chain 16785f757f3fSDimitry Andric // and return a UNDEF or and the chain as the results. 16795f757f3fSDimitry Andric static void emitErrorAndReplaceIntrinsicResults( 168006c3fb27SDimitry Andric SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG, 16815f757f3fSDimitry Andric StringRef ErrorMsg, bool WithChain = true) { 168206c3fb27SDimitry Andric DAG.getContext()->emitError(N->getOperationName(0) + ": " + ErrorMsg + "."); 168306c3fb27SDimitry Andric Results.push_back(DAG.getUNDEF(N->getValueType(0))); 16845f757f3fSDimitry Andric if (!WithChain) 16855f757f3fSDimitry Andric return; 168606c3fb27SDimitry Andric Results.push_back(N->getOperand(0)); 168706c3fb27SDimitry Andric } 168806c3fb27SDimitry Andric 16895f757f3fSDimitry Andric template <unsigned N> 16905f757f3fSDimitry Andric static void 16915f757f3fSDimitry Andric replaceVPICKVE2GRResults(SDNode *Node, SmallVectorImpl<SDValue> &Results, 16925f757f3fSDimitry Andric SelectionDAG &DAG, const LoongArchSubtarget &Subtarget, 16935f757f3fSDimitry Andric unsigned ResOp) { 16945f757f3fSDimitry Andric const StringRef ErrorMsgOOR = "argument out of range"; 1695*647cbc5dSDimitry Andric unsigned Imm = Node->getConstantOperandVal(2); 16965f757f3fSDimitry Andric if (!isUInt<N>(Imm)) { 16975f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(Node, Results, DAG, ErrorMsgOOR, 16985f757f3fSDimitry Andric /*WithChain=*/false); 16995f757f3fSDimitry Andric return; 17005f757f3fSDimitry Andric } 17015f757f3fSDimitry Andric SDLoc DL(Node); 17025f757f3fSDimitry Andric SDValue Vec = Node->getOperand(1); 17035f757f3fSDimitry Andric 17045f757f3fSDimitry Andric SDValue PickElt = 17055f757f3fSDimitry Andric DAG.getNode(ResOp, DL, Subtarget.getGRLenVT(), Vec, 17065f757f3fSDimitry Andric DAG.getConstant(Imm, DL, Subtarget.getGRLenVT()), 17075f757f3fSDimitry Andric DAG.getValueType(Vec.getValueType().getVectorElementType())); 17085f757f3fSDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, Node->getValueType(0), 17095f757f3fSDimitry Andric PickElt.getValue(0))); 17105f757f3fSDimitry Andric } 17115f757f3fSDimitry Andric 17125f757f3fSDimitry Andric static void replaceVecCondBranchResults(SDNode *N, 17135f757f3fSDimitry Andric SmallVectorImpl<SDValue> &Results, 17145f757f3fSDimitry Andric SelectionDAG &DAG, 17155f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget, 17165f757f3fSDimitry Andric unsigned ResOp) { 17175f757f3fSDimitry Andric SDLoc DL(N); 17185f757f3fSDimitry Andric SDValue Vec = N->getOperand(1); 17195f757f3fSDimitry Andric 17205f757f3fSDimitry Andric SDValue CB = DAG.getNode(ResOp, DL, Subtarget.getGRLenVT(), Vec); 17215f757f3fSDimitry Andric Results.push_back( 17225f757f3fSDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, N->getValueType(0), CB.getValue(0))); 17235f757f3fSDimitry Andric } 17245f757f3fSDimitry Andric 17255f757f3fSDimitry Andric static void 17265f757f3fSDimitry Andric replaceINTRINSIC_WO_CHAINResults(SDNode *N, SmallVectorImpl<SDValue> &Results, 17275f757f3fSDimitry Andric SelectionDAG &DAG, 17285f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget) { 17295f757f3fSDimitry Andric switch (N->getConstantOperandVal(0)) { 17305f757f3fSDimitry Andric default: 17315f757f3fSDimitry Andric llvm_unreachable("Unexpected Intrinsic."); 17325f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_b: 17335f757f3fSDimitry Andric replaceVPICKVE2GRResults<4>(N, Results, DAG, Subtarget, 17345f757f3fSDimitry Andric LoongArchISD::VPICK_SEXT_ELT); 17355f757f3fSDimitry Andric break; 17365f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_h: 17375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve2gr_w: 17385f757f3fSDimitry Andric replaceVPICKVE2GRResults<3>(N, Results, DAG, Subtarget, 17395f757f3fSDimitry Andric LoongArchISD::VPICK_SEXT_ELT); 17405f757f3fSDimitry Andric break; 17415f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_w: 17425f757f3fSDimitry Andric replaceVPICKVE2GRResults<2>(N, Results, DAG, Subtarget, 17435f757f3fSDimitry Andric LoongArchISD::VPICK_SEXT_ELT); 17445f757f3fSDimitry Andric break; 17455f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_bu: 17465f757f3fSDimitry Andric replaceVPICKVE2GRResults<4>(N, Results, DAG, Subtarget, 17475f757f3fSDimitry Andric LoongArchISD::VPICK_ZEXT_ELT); 17485f757f3fSDimitry Andric break; 17495f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_hu: 17505f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpickve2gr_wu: 17515f757f3fSDimitry Andric replaceVPICKVE2GRResults<3>(N, Results, DAG, Subtarget, 17525f757f3fSDimitry Andric LoongArchISD::VPICK_ZEXT_ELT); 17535f757f3fSDimitry Andric break; 17545f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpickve2gr_wu: 17555f757f3fSDimitry Andric replaceVPICKVE2GRResults<2>(N, Results, DAG, Subtarget, 17565f757f3fSDimitry Andric LoongArchISD::VPICK_ZEXT_ELT); 17575f757f3fSDimitry Andric break; 17585f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bz_b: 17595f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bz_h: 17605f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bz_w: 17615f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bz_d: 17625f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbz_b: 17635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbz_h: 17645f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbz_w: 17655f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbz_d: 17665f757f3fSDimitry Andric replaceVecCondBranchResults(N, Results, DAG, Subtarget, 17675f757f3fSDimitry Andric LoongArchISD::VALL_ZERO); 17685f757f3fSDimitry Andric break; 17695f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bz_v: 17705f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbz_v: 17715f757f3fSDimitry Andric replaceVecCondBranchResults(N, Results, DAG, Subtarget, 17725f757f3fSDimitry Andric LoongArchISD::VANY_ZERO); 17735f757f3fSDimitry Andric break; 17745f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bnz_b: 17755f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bnz_h: 17765f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bnz_w: 17775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bnz_d: 17785f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbnz_b: 17795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbnz_h: 17805f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbnz_w: 17815f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbnz_d: 17825f757f3fSDimitry Andric replaceVecCondBranchResults(N, Results, DAG, Subtarget, 17835f757f3fSDimitry Andric LoongArchISD::VALL_NONZERO); 17845f757f3fSDimitry Andric break; 17855f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_bnz_v: 17865f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xbnz_v: 17875f757f3fSDimitry Andric replaceVecCondBranchResults(N, Results, DAG, Subtarget, 17885f757f3fSDimitry Andric LoongArchISD::VANY_NONZERO); 17895f757f3fSDimitry Andric break; 17905f757f3fSDimitry Andric } 17915f757f3fSDimitry Andric } 17925f757f3fSDimitry Andric 179381ad6265SDimitry Andric void LoongArchTargetLowering::ReplaceNodeResults( 179481ad6265SDimitry Andric SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const { 179581ad6265SDimitry Andric SDLoc DL(N); 1796bdd1243dSDimitry Andric EVT VT = N->getValueType(0); 179781ad6265SDimitry Andric switch (N->getOpcode()) { 179881ad6265SDimitry Andric default: 179981ad6265SDimitry Andric llvm_unreachable("Don't know how to legalize this operation"); 180081ad6265SDimitry Andric case ISD::SHL: 180181ad6265SDimitry Andric case ISD::SRA: 180281ad6265SDimitry Andric case ISD::SRL: 1803bdd1243dSDimitry Andric case ISD::ROTR: 1804bdd1243dSDimitry Andric assert(VT == MVT::i32 && Subtarget.is64Bit() && 180581ad6265SDimitry Andric "Unexpected custom legalisation"); 180681ad6265SDimitry Andric if (N->getOperand(1).getOpcode() != ISD::Constant) { 1807bdd1243dSDimitry Andric Results.push_back(customLegalizeToWOp(N, DAG, 2)); 1808bdd1243dSDimitry Andric break; 1809bdd1243dSDimitry Andric } 1810bdd1243dSDimitry Andric break; 1811bdd1243dSDimitry Andric case ISD::ROTL: 1812bdd1243dSDimitry Andric ConstantSDNode *CN; 1813bdd1243dSDimitry Andric if ((CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))) { 1814bdd1243dSDimitry Andric Results.push_back(customLegalizeToWOp(N, DAG, 2)); 181581ad6265SDimitry Andric break; 181681ad6265SDimitry Andric } 181781ad6265SDimitry Andric break; 1818753f127fSDimitry Andric case ISD::FP_TO_SINT: { 1819bdd1243dSDimitry Andric assert(VT == MVT::i32 && Subtarget.is64Bit() && 1820753f127fSDimitry Andric "Unexpected custom legalisation"); 1821753f127fSDimitry Andric SDValue Src = N->getOperand(0); 1822bdd1243dSDimitry Andric EVT FVT = EVT::getFloatingPointVT(N->getValueSizeInBits(0)); 1823bdd1243dSDimitry Andric if (getTypeAction(*DAG.getContext(), Src.getValueType()) != 1824bdd1243dSDimitry Andric TargetLowering::TypeSoftenFloat) { 1825bdd1243dSDimitry Andric SDValue Dst = DAG.getNode(LoongArchISD::FTINT, DL, FVT, Src); 1826bdd1243dSDimitry Andric Results.push_back(DAG.getNode(ISD::BITCAST, DL, VT, Dst)); 1827bdd1243dSDimitry Andric return; 1828bdd1243dSDimitry Andric } 1829bdd1243dSDimitry Andric // If the FP type needs to be softened, emit a library call using the 'si' 1830bdd1243dSDimitry Andric // version. If we left it to default legalization we'd end up with 'di'. 1831bdd1243dSDimitry Andric RTLIB::Libcall LC; 1832bdd1243dSDimitry Andric LC = RTLIB::getFPTOSINT(Src.getValueType(), VT); 1833bdd1243dSDimitry Andric MakeLibCallOptions CallOptions; 1834bdd1243dSDimitry Andric EVT OpVT = Src.getValueType(); 1835bdd1243dSDimitry Andric CallOptions.setTypeListBeforeSoften(OpVT, VT, true); 1836bdd1243dSDimitry Andric SDValue Chain = SDValue(); 1837bdd1243dSDimitry Andric SDValue Result; 1838bdd1243dSDimitry Andric std::tie(Result, Chain) = 1839bdd1243dSDimitry Andric makeLibCall(DAG, LC, VT, Src, CallOptions, DL, Chain); 1840bdd1243dSDimitry Andric Results.push_back(Result); 1841753f127fSDimitry Andric break; 1842753f127fSDimitry Andric } 1843753f127fSDimitry Andric case ISD::BITCAST: { 1844753f127fSDimitry Andric SDValue Src = N->getOperand(0); 1845753f127fSDimitry Andric EVT SrcVT = Src.getValueType(); 1846753f127fSDimitry Andric if (VT == MVT::i32 && SrcVT == MVT::f32 && Subtarget.is64Bit() && 1847753f127fSDimitry Andric Subtarget.hasBasicF()) { 1848753f127fSDimitry Andric SDValue Dst = 1849753f127fSDimitry Andric DAG.getNode(LoongArchISD::MOVFR2GR_S_LA64, DL, MVT::i64, Src); 1850753f127fSDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Dst)); 1851753f127fSDimitry Andric } 1852753f127fSDimitry Andric break; 1853753f127fSDimitry Andric } 1854753f127fSDimitry Andric case ISD::FP_TO_UINT: { 1855bdd1243dSDimitry Andric assert(VT == MVT::i32 && Subtarget.is64Bit() && 1856753f127fSDimitry Andric "Unexpected custom legalisation"); 1857753f127fSDimitry Andric auto &TLI = DAG.getTargetLoweringInfo(); 1858753f127fSDimitry Andric SDValue Tmp1, Tmp2; 1859753f127fSDimitry Andric TLI.expandFP_TO_UINT(N, Tmp1, Tmp2, DAG); 1860753f127fSDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, Tmp1)); 1861753f127fSDimitry Andric break; 1862753f127fSDimitry Andric } 1863bdd1243dSDimitry Andric case ISD::BSWAP: { 1864bdd1243dSDimitry Andric SDValue Src = N->getOperand(0); 1865bdd1243dSDimitry Andric assert((VT == MVT::i16 || VT == MVT::i32) && 1866bdd1243dSDimitry Andric "Unexpected custom legalization"); 1867bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 1868bdd1243dSDimitry Andric SDValue NewSrc = DAG.getNode(ISD::ANY_EXTEND, DL, GRLenVT, Src); 1869bdd1243dSDimitry Andric SDValue Tmp; 1870bdd1243dSDimitry Andric switch (VT.getSizeInBits()) { 1871bdd1243dSDimitry Andric default: 1872bdd1243dSDimitry Andric llvm_unreachable("Unexpected operand width"); 1873bdd1243dSDimitry Andric case 16: 1874bdd1243dSDimitry Andric Tmp = DAG.getNode(LoongArchISD::REVB_2H, DL, GRLenVT, NewSrc); 1875bdd1243dSDimitry Andric break; 1876bdd1243dSDimitry Andric case 32: 1877bdd1243dSDimitry Andric // Only LA64 will get to here due to the size mismatch between VT and 1878bdd1243dSDimitry Andric // GRLenVT, LA32 lowering is directly defined in LoongArchInstrInfo. 1879bdd1243dSDimitry Andric Tmp = DAG.getNode(LoongArchISD::REVB_2W, DL, GRLenVT, NewSrc); 1880bdd1243dSDimitry Andric break; 1881bdd1243dSDimitry Andric } 1882bdd1243dSDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, VT, Tmp)); 1883bdd1243dSDimitry Andric break; 1884bdd1243dSDimitry Andric } 1885bdd1243dSDimitry Andric case ISD::BITREVERSE: { 1886bdd1243dSDimitry Andric SDValue Src = N->getOperand(0); 1887bdd1243dSDimitry Andric assert((VT == MVT::i8 || (VT == MVT::i32 && Subtarget.is64Bit())) && 1888bdd1243dSDimitry Andric "Unexpected custom legalization"); 1889bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 1890bdd1243dSDimitry Andric SDValue NewSrc = DAG.getNode(ISD::ANY_EXTEND, DL, GRLenVT, Src); 1891bdd1243dSDimitry Andric SDValue Tmp; 1892bdd1243dSDimitry Andric switch (VT.getSizeInBits()) { 1893bdd1243dSDimitry Andric default: 1894bdd1243dSDimitry Andric llvm_unreachable("Unexpected operand width"); 1895bdd1243dSDimitry Andric case 8: 1896bdd1243dSDimitry Andric Tmp = DAG.getNode(LoongArchISD::BITREV_4B, DL, GRLenVT, NewSrc); 1897bdd1243dSDimitry Andric break; 1898bdd1243dSDimitry Andric case 32: 1899bdd1243dSDimitry Andric Tmp = DAG.getNode(LoongArchISD::BITREV_W, DL, GRLenVT, NewSrc); 1900bdd1243dSDimitry Andric break; 1901bdd1243dSDimitry Andric } 1902bdd1243dSDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, VT, Tmp)); 1903bdd1243dSDimitry Andric break; 1904bdd1243dSDimitry Andric } 1905bdd1243dSDimitry Andric case ISD::CTLZ: 1906bdd1243dSDimitry Andric case ISD::CTTZ: { 1907bdd1243dSDimitry Andric assert(VT == MVT::i32 && Subtarget.is64Bit() && 1908bdd1243dSDimitry Andric "Unexpected custom legalisation"); 1909bdd1243dSDimitry Andric Results.push_back(customLegalizeToWOp(N, DAG, 1)); 1910bdd1243dSDimitry Andric break; 1911bdd1243dSDimitry Andric } 1912bdd1243dSDimitry Andric case ISD::INTRINSIC_W_CHAIN: { 191306c3fb27SDimitry Andric SDValue Chain = N->getOperand(0); 1914bdd1243dSDimitry Andric SDValue Op2 = N->getOperand(2); 191506c3fb27SDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 191606c3fb27SDimitry Andric const StringRef ErrorMsgOOR = "argument out of range"; 191706c3fb27SDimitry Andric const StringRef ErrorMsgReqLA64 = "requires loongarch64"; 191806c3fb27SDimitry Andric const StringRef ErrorMsgReqF = "requires basic 'f' target feature"; 1919bdd1243dSDimitry Andric 192006c3fb27SDimitry Andric switch (N->getConstantOperandVal(1)) { 1921bdd1243dSDimitry Andric default: 1922bdd1243dSDimitry Andric llvm_unreachable("Unexpected Intrinsic."); 192306c3fb27SDimitry Andric case Intrinsic::loongarch_movfcsr2gr: { 192406c3fb27SDimitry Andric if (!Subtarget.hasBasicF()) { 19255f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgReqF); 192606c3fb27SDimitry Andric return; 192706c3fb27SDimitry Andric } 192806c3fb27SDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 192906c3fb27SDimitry Andric if (!isUInt<2>(Imm)) { 19305f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgOOR); 193106c3fb27SDimitry Andric return; 193206c3fb27SDimitry Andric } 193306c3fb27SDimitry Andric SDValue MOVFCSR2GRResults = DAG.getNode( 193406c3fb27SDimitry Andric LoongArchISD::MOVFCSR2GR, SDLoc(N), {MVT::i64, MVT::Other}, 193506c3fb27SDimitry Andric {Chain, DAG.getConstant(Imm, DL, GRLenVT)}); 193606c3fb27SDimitry Andric Results.push_back( 193706c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, MOVFCSR2GRResults.getValue(0))); 193806c3fb27SDimitry Andric Results.push_back(MOVFCSR2GRResults.getValue(1)); 193906c3fb27SDimitry Andric break; 194006c3fb27SDimitry Andric } 1941bdd1243dSDimitry Andric #define CRC_CASE_EXT_BINARYOP(NAME, NODE) \ 1942bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 194306c3fb27SDimitry Andric SDValue NODE = DAG.getNode( \ 194406c3fb27SDimitry Andric LoongArchISD::NODE, DL, {MVT::i64, MVT::Other}, \ 194506c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2), \ 194606c3fb27SDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, N->getOperand(3))}); \ 194706c3fb27SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, VT, NODE.getValue(0))); \ 194806c3fb27SDimitry Andric Results.push_back(NODE.getValue(1)); \ 1949bdd1243dSDimitry Andric break; \ 1950bdd1243dSDimitry Andric } 1951bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crc_w_b_w, CRC_W_B_W) 1952bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crc_w_h_w, CRC_W_H_W) 1953bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crc_w_w_w, CRC_W_W_W) 1954bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crcc_w_b_w, CRCC_W_B_W) 1955bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crcc_w_h_w, CRCC_W_H_W) 1956bdd1243dSDimitry Andric CRC_CASE_EXT_BINARYOP(crcc_w_w_w, CRCC_W_W_W) 1957bdd1243dSDimitry Andric #undef CRC_CASE_EXT_BINARYOP 1958bdd1243dSDimitry Andric 1959bdd1243dSDimitry Andric #define CRC_CASE_EXT_UNARYOP(NAME, NODE) \ 1960bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 196106c3fb27SDimitry Andric SDValue NODE = DAG.getNode( \ 196206c3fb27SDimitry Andric LoongArchISD::NODE, DL, {MVT::i64, MVT::Other}, \ 196306c3fb27SDimitry Andric {Chain, Op2, \ 196406c3fb27SDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, N->getOperand(3))}); \ 196506c3fb27SDimitry Andric Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, VT, NODE.getValue(0))); \ 196606c3fb27SDimitry Andric Results.push_back(NODE.getValue(1)); \ 1967bdd1243dSDimitry Andric break; \ 1968bdd1243dSDimitry Andric } 1969bdd1243dSDimitry Andric CRC_CASE_EXT_UNARYOP(crc_w_d_w, CRC_W_D_W) 1970bdd1243dSDimitry Andric CRC_CASE_EXT_UNARYOP(crcc_w_d_w, CRCC_W_D_W) 1971bdd1243dSDimitry Andric #undef CRC_CASE_EXT_UNARYOP 1972bdd1243dSDimitry Andric #define CSR_CASE(ID) \ 1973bdd1243dSDimitry Andric case Intrinsic::loongarch_##ID: { \ 197406c3fb27SDimitry Andric if (!Subtarget.is64Bit()) \ 19755f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgReqLA64); \ 1976bdd1243dSDimitry Andric break; \ 1977bdd1243dSDimitry Andric } 1978bdd1243dSDimitry Andric CSR_CASE(csrrd_d); 1979bdd1243dSDimitry Andric CSR_CASE(csrwr_d); 1980bdd1243dSDimitry Andric CSR_CASE(csrxchg_d); 1981bdd1243dSDimitry Andric CSR_CASE(iocsrrd_d); 1982bdd1243dSDimitry Andric #undef CSR_CASE 1983bdd1243dSDimitry Andric case Intrinsic::loongarch_csrrd_w: { 1984bdd1243dSDimitry Andric unsigned Imm = cast<ConstantSDNode>(Op2)->getZExtValue(); 1985bdd1243dSDimitry Andric if (!isUInt<14>(Imm)) { 19865f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgOOR); 198706c3fb27SDimitry Andric return; 1988bdd1243dSDimitry Andric } 198906c3fb27SDimitry Andric SDValue CSRRDResults = 199006c3fb27SDimitry Andric DAG.getNode(LoongArchISD::CSRRD, DL, {GRLenVT, MVT::Other}, 199106c3fb27SDimitry Andric {Chain, DAG.getConstant(Imm, DL, GRLenVT)}); 1992bdd1243dSDimitry Andric Results.push_back( 199306c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, CSRRDResults.getValue(0))); 199406c3fb27SDimitry Andric Results.push_back(CSRRDResults.getValue(1)); 1995bdd1243dSDimitry Andric break; 1996bdd1243dSDimitry Andric } 1997bdd1243dSDimitry Andric case Intrinsic::loongarch_csrwr_w: { 1998*647cbc5dSDimitry Andric unsigned Imm = N->getConstantOperandVal(3); 1999bdd1243dSDimitry Andric if (!isUInt<14>(Imm)) { 20005f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgOOR); 200106c3fb27SDimitry Andric return; 2002bdd1243dSDimitry Andric } 200306c3fb27SDimitry Andric SDValue CSRWRResults = 200406c3fb27SDimitry Andric DAG.getNode(LoongArchISD::CSRWR, DL, {GRLenVT, MVT::Other}, 200506c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2), 200606c3fb27SDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)}); 200706c3fb27SDimitry Andric Results.push_back( 200806c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, CSRWRResults.getValue(0))); 200906c3fb27SDimitry Andric Results.push_back(CSRWRResults.getValue(1)); 2010bdd1243dSDimitry Andric break; 2011bdd1243dSDimitry Andric } 2012bdd1243dSDimitry Andric case Intrinsic::loongarch_csrxchg_w: { 2013*647cbc5dSDimitry Andric unsigned Imm = N->getConstantOperandVal(4); 2014bdd1243dSDimitry Andric if (!isUInt<14>(Imm)) { 20155f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgOOR); 201606c3fb27SDimitry Andric return; 2017bdd1243dSDimitry Andric } 201806c3fb27SDimitry Andric SDValue CSRXCHGResults = DAG.getNode( 201906c3fb27SDimitry Andric LoongArchISD::CSRXCHG, DL, {GRLenVT, MVT::Other}, 202006c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2), 2021bdd1243dSDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, N->getOperand(3)), 202206c3fb27SDimitry Andric DAG.getConstant(Imm, DL, GRLenVT)}); 202306c3fb27SDimitry Andric Results.push_back( 202406c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, CSRXCHGResults.getValue(0))); 202506c3fb27SDimitry Andric Results.push_back(CSRXCHGResults.getValue(1)); 2026bdd1243dSDimitry Andric break; 2027bdd1243dSDimitry Andric } 2028bdd1243dSDimitry Andric #define IOCSRRD_CASE(NAME, NODE) \ 2029bdd1243dSDimitry Andric case Intrinsic::loongarch_##NAME: { \ 203006c3fb27SDimitry Andric SDValue IOCSRRDResults = \ 203106c3fb27SDimitry Andric DAG.getNode(LoongArchISD::NODE, DL, {MVT::i64, MVT::Other}, \ 203206c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2)}); \ 203306c3fb27SDimitry Andric Results.push_back( \ 203406c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, IOCSRRDResults.getValue(0))); \ 203506c3fb27SDimitry Andric Results.push_back(IOCSRRDResults.getValue(1)); \ 2036bdd1243dSDimitry Andric break; \ 2037bdd1243dSDimitry Andric } 2038bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_b, IOCSRRD_B); 2039bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_h, IOCSRRD_H); 2040bdd1243dSDimitry Andric IOCSRRD_CASE(iocsrrd_w, IOCSRRD_W); 2041bdd1243dSDimitry Andric #undef IOCSRRD_CASE 2042bdd1243dSDimitry Andric case Intrinsic::loongarch_cpucfg: { 204306c3fb27SDimitry Andric SDValue CPUCFGResults = 204406c3fb27SDimitry Andric DAG.getNode(LoongArchISD::CPUCFG, DL, {GRLenVT, MVT::Other}, 204506c3fb27SDimitry Andric {Chain, DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i64, Op2)}); 204606c3fb27SDimitry Andric Results.push_back( 204706c3fb27SDimitry Andric DAG.getNode(ISD::TRUNCATE, DL, VT, CPUCFGResults.getValue(0))); 204806c3fb27SDimitry Andric Results.push_back(CPUCFGResults.getValue(1)); 2049bdd1243dSDimitry Andric break; 2050bdd1243dSDimitry Andric } 2051bdd1243dSDimitry Andric case Intrinsic::loongarch_lddir_d: { 2052bdd1243dSDimitry Andric if (!Subtarget.is64Bit()) { 20535f757f3fSDimitry Andric emitErrorAndReplaceIntrinsicResults(N, Results, DAG, ErrorMsgReqLA64); 205406c3fb27SDimitry Andric return; 2055bdd1243dSDimitry Andric } 2056bdd1243dSDimitry Andric break; 2057bdd1243dSDimitry Andric } 2058bdd1243dSDimitry Andric } 2059bdd1243dSDimitry Andric break; 2060bdd1243dSDimitry Andric } 2061bdd1243dSDimitry Andric case ISD::READ_REGISTER: { 2062bdd1243dSDimitry Andric if (Subtarget.is64Bit()) 2063bdd1243dSDimitry Andric DAG.getContext()->emitError( 2064bdd1243dSDimitry Andric "On LA64, only 64-bit registers can be read."); 2065bdd1243dSDimitry Andric else 2066bdd1243dSDimitry Andric DAG.getContext()->emitError( 2067bdd1243dSDimitry Andric "On LA32, only 32-bit registers can be read."); 2068bdd1243dSDimitry Andric Results.push_back(DAG.getUNDEF(VT)); 2069bdd1243dSDimitry Andric Results.push_back(N->getOperand(0)); 2070bdd1243dSDimitry Andric break; 2071bdd1243dSDimitry Andric } 20725f757f3fSDimitry Andric case ISD::INTRINSIC_WO_CHAIN: { 20735f757f3fSDimitry Andric replaceINTRINSIC_WO_CHAINResults(N, Results, DAG, Subtarget); 20745f757f3fSDimitry Andric break; 20755f757f3fSDimitry Andric } 207681ad6265SDimitry Andric } 207781ad6265SDimitry Andric } 207881ad6265SDimitry Andric 207981ad6265SDimitry Andric static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG, 208081ad6265SDimitry Andric TargetLowering::DAGCombinerInfo &DCI, 208181ad6265SDimitry Andric const LoongArchSubtarget &Subtarget) { 208281ad6265SDimitry Andric if (DCI.isBeforeLegalizeOps()) 208381ad6265SDimitry Andric return SDValue(); 208481ad6265SDimitry Andric 208581ad6265SDimitry Andric SDValue FirstOperand = N->getOperand(0); 208681ad6265SDimitry Andric SDValue SecondOperand = N->getOperand(1); 208781ad6265SDimitry Andric unsigned FirstOperandOpc = FirstOperand.getOpcode(); 208881ad6265SDimitry Andric EVT ValTy = N->getValueType(0); 208981ad6265SDimitry Andric SDLoc DL(N); 209081ad6265SDimitry Andric uint64_t lsb, msb; 209181ad6265SDimitry Andric unsigned SMIdx, SMLen; 209281ad6265SDimitry Andric ConstantSDNode *CN; 209381ad6265SDimitry Andric SDValue NewOperand; 209481ad6265SDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 209581ad6265SDimitry Andric 209681ad6265SDimitry Andric // Op's second operand must be a shifted mask. 209781ad6265SDimitry Andric if (!(CN = dyn_cast<ConstantSDNode>(SecondOperand)) || 209881ad6265SDimitry Andric !isShiftedMask_64(CN->getZExtValue(), SMIdx, SMLen)) 209981ad6265SDimitry Andric return SDValue(); 210081ad6265SDimitry Andric 210181ad6265SDimitry Andric if (FirstOperandOpc == ISD::SRA || FirstOperandOpc == ISD::SRL) { 210281ad6265SDimitry Andric // Pattern match BSTRPICK. 210381ad6265SDimitry Andric // $dst = and ((sra or srl) $src , lsb), (2**len - 1) 210481ad6265SDimitry Andric // => BSTRPICK $dst, $src, msb, lsb 210581ad6265SDimitry Andric // where msb = lsb + len - 1 210681ad6265SDimitry Andric 210781ad6265SDimitry Andric // The second operand of the shift must be an immediate. 210881ad6265SDimitry Andric if (!(CN = dyn_cast<ConstantSDNode>(FirstOperand.getOperand(1)))) 210981ad6265SDimitry Andric return SDValue(); 211081ad6265SDimitry Andric 211181ad6265SDimitry Andric lsb = CN->getZExtValue(); 211281ad6265SDimitry Andric 211381ad6265SDimitry Andric // Return if the shifted mask does not start at bit 0 or the sum of its 211481ad6265SDimitry Andric // length and lsb exceeds the word's size. 211581ad6265SDimitry Andric if (SMIdx != 0 || lsb + SMLen > ValTy.getSizeInBits()) 211681ad6265SDimitry Andric return SDValue(); 211781ad6265SDimitry Andric 211881ad6265SDimitry Andric NewOperand = FirstOperand.getOperand(0); 211981ad6265SDimitry Andric } else { 212081ad6265SDimitry Andric // Pattern match BSTRPICK. 212181ad6265SDimitry Andric // $dst = and $src, (2**len- 1) , if len > 12 212281ad6265SDimitry Andric // => BSTRPICK $dst, $src, msb, lsb 212381ad6265SDimitry Andric // where lsb = 0 and msb = len - 1 212481ad6265SDimitry Andric 212581ad6265SDimitry Andric // If the mask is <= 0xfff, andi can be used instead. 212681ad6265SDimitry Andric if (CN->getZExtValue() <= 0xfff) 212781ad6265SDimitry Andric return SDValue(); 212881ad6265SDimitry Andric 212906c3fb27SDimitry Andric // Return if the MSB exceeds. 213006c3fb27SDimitry Andric if (SMIdx + SMLen > ValTy.getSizeInBits()) 213181ad6265SDimitry Andric return SDValue(); 213281ad6265SDimitry Andric 213306c3fb27SDimitry Andric if (SMIdx > 0) { 213406c3fb27SDimitry Andric // Omit if the constant has more than 2 uses. This a conservative 213506c3fb27SDimitry Andric // decision. Whether it is a win depends on the HW microarchitecture. 213606c3fb27SDimitry Andric // However it should always be better for 1 and 2 uses. 213706c3fb27SDimitry Andric if (CN->use_size() > 2) 213806c3fb27SDimitry Andric return SDValue(); 213906c3fb27SDimitry Andric // Return if the constant can be composed by a single LU12I.W. 214006c3fb27SDimitry Andric if ((CN->getZExtValue() & 0xfff) == 0) 214106c3fb27SDimitry Andric return SDValue(); 214206c3fb27SDimitry Andric // Return if the constand can be composed by a single ADDI with 214306c3fb27SDimitry Andric // the zero register. 214406c3fb27SDimitry Andric if (CN->getSExtValue() >= -2048 && CN->getSExtValue() < 0) 214506c3fb27SDimitry Andric return SDValue(); 214606c3fb27SDimitry Andric } 214706c3fb27SDimitry Andric 214806c3fb27SDimitry Andric lsb = SMIdx; 214981ad6265SDimitry Andric NewOperand = FirstOperand; 215081ad6265SDimitry Andric } 215106c3fb27SDimitry Andric 215281ad6265SDimitry Andric msb = lsb + SMLen - 1; 215306c3fb27SDimitry Andric SDValue NR0 = DAG.getNode(LoongArchISD::BSTRPICK, DL, ValTy, NewOperand, 215481ad6265SDimitry Andric DAG.getConstant(msb, DL, GRLenVT), 215581ad6265SDimitry Andric DAG.getConstant(lsb, DL, GRLenVT)); 215606c3fb27SDimitry Andric if (FirstOperandOpc == ISD::SRA || FirstOperandOpc == ISD::SRL || lsb == 0) 215706c3fb27SDimitry Andric return NR0; 215806c3fb27SDimitry Andric // Try to optimize to 215906c3fb27SDimitry Andric // bstrpick $Rd, $Rs, msb, lsb 216006c3fb27SDimitry Andric // slli $Rd, $Rd, lsb 216106c3fb27SDimitry Andric return DAG.getNode(ISD::SHL, DL, ValTy, NR0, 216206c3fb27SDimitry Andric DAG.getConstant(lsb, DL, GRLenVT)); 216381ad6265SDimitry Andric } 216481ad6265SDimitry Andric 216581ad6265SDimitry Andric static SDValue performSRLCombine(SDNode *N, SelectionDAG &DAG, 216681ad6265SDimitry Andric TargetLowering::DAGCombinerInfo &DCI, 216781ad6265SDimitry Andric const LoongArchSubtarget &Subtarget) { 216881ad6265SDimitry Andric if (DCI.isBeforeLegalizeOps()) 216981ad6265SDimitry Andric return SDValue(); 217081ad6265SDimitry Andric 217181ad6265SDimitry Andric // $dst = srl (and $src, Mask), Shamt 217281ad6265SDimitry Andric // => 217381ad6265SDimitry Andric // BSTRPICK $dst, $src, MaskIdx+MaskLen-1, Shamt 217481ad6265SDimitry Andric // when Mask is a shifted mask, and MaskIdx <= Shamt <= MaskIdx+MaskLen-1 217581ad6265SDimitry Andric // 217681ad6265SDimitry Andric 217781ad6265SDimitry Andric SDValue FirstOperand = N->getOperand(0); 217881ad6265SDimitry Andric ConstantSDNode *CN; 217981ad6265SDimitry Andric EVT ValTy = N->getValueType(0); 218081ad6265SDimitry Andric SDLoc DL(N); 218181ad6265SDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 218281ad6265SDimitry Andric unsigned MaskIdx, MaskLen; 218381ad6265SDimitry Andric uint64_t Shamt; 218481ad6265SDimitry Andric 218581ad6265SDimitry Andric // The first operand must be an AND and the second operand of the AND must be 218681ad6265SDimitry Andric // a shifted mask. 218781ad6265SDimitry Andric if (FirstOperand.getOpcode() != ISD::AND || 218881ad6265SDimitry Andric !(CN = dyn_cast<ConstantSDNode>(FirstOperand.getOperand(1))) || 218981ad6265SDimitry Andric !isShiftedMask_64(CN->getZExtValue(), MaskIdx, MaskLen)) 219081ad6265SDimitry Andric return SDValue(); 219181ad6265SDimitry Andric 219281ad6265SDimitry Andric // The second operand (shift amount) must be an immediate. 219381ad6265SDimitry Andric if (!(CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))) 219481ad6265SDimitry Andric return SDValue(); 219581ad6265SDimitry Andric 219681ad6265SDimitry Andric Shamt = CN->getZExtValue(); 219781ad6265SDimitry Andric if (MaskIdx <= Shamt && Shamt <= MaskIdx + MaskLen - 1) 219881ad6265SDimitry Andric return DAG.getNode(LoongArchISD::BSTRPICK, DL, ValTy, 219981ad6265SDimitry Andric FirstOperand->getOperand(0), 220081ad6265SDimitry Andric DAG.getConstant(MaskIdx + MaskLen - 1, DL, GRLenVT), 220181ad6265SDimitry Andric DAG.getConstant(Shamt, DL, GRLenVT)); 220281ad6265SDimitry Andric 220381ad6265SDimitry Andric return SDValue(); 220481ad6265SDimitry Andric } 220581ad6265SDimitry Andric 2206753f127fSDimitry Andric static SDValue performORCombine(SDNode *N, SelectionDAG &DAG, 2207753f127fSDimitry Andric TargetLowering::DAGCombinerInfo &DCI, 2208753f127fSDimitry Andric const LoongArchSubtarget &Subtarget) { 2209753f127fSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 2210753f127fSDimitry Andric EVT ValTy = N->getValueType(0); 2211753f127fSDimitry Andric SDValue N0 = N->getOperand(0), N1 = N->getOperand(1); 2212753f127fSDimitry Andric ConstantSDNode *CN0, *CN1; 2213753f127fSDimitry Andric SDLoc DL(N); 2214753f127fSDimitry Andric unsigned ValBits = ValTy.getSizeInBits(); 2215753f127fSDimitry Andric unsigned MaskIdx0, MaskLen0, MaskIdx1, MaskLen1; 2216753f127fSDimitry Andric unsigned Shamt; 2217753f127fSDimitry Andric bool SwapAndRetried = false; 2218753f127fSDimitry Andric 2219753f127fSDimitry Andric if (DCI.isBeforeLegalizeOps()) 2220753f127fSDimitry Andric return SDValue(); 2221753f127fSDimitry Andric 2222753f127fSDimitry Andric if (ValBits != 32 && ValBits != 64) 2223753f127fSDimitry Andric return SDValue(); 2224753f127fSDimitry Andric 2225753f127fSDimitry Andric Retry: 2226753f127fSDimitry Andric // 1st pattern to match BSTRINS: 2227753f127fSDimitry Andric // R = or (and X, mask0), (and (shl Y, lsb), mask1) 2228753f127fSDimitry Andric // where mask1 = (2**size - 1) << lsb, mask0 = ~mask1 2229753f127fSDimitry Andric // => 2230753f127fSDimitry Andric // R = BSTRINS X, Y, msb, lsb (where msb = lsb + size - 1) 2231753f127fSDimitry Andric if (N0.getOpcode() == ISD::AND && 2232753f127fSDimitry Andric (CN0 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) && 2233753f127fSDimitry Andric isShiftedMask_64(~CN0->getSExtValue(), MaskIdx0, MaskLen0) && 2234753f127fSDimitry Andric N1.getOpcode() == ISD::AND && N1.getOperand(0).getOpcode() == ISD::SHL && 2235753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2236753f127fSDimitry Andric isShiftedMask_64(CN1->getZExtValue(), MaskIdx1, MaskLen1) && 2237753f127fSDimitry Andric MaskIdx0 == MaskIdx1 && MaskLen0 == MaskLen1 && 2238753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1.getOperand(0).getOperand(1))) && 2239753f127fSDimitry Andric (Shamt = CN1->getZExtValue()) == MaskIdx0 && 2240753f127fSDimitry Andric (MaskIdx0 + MaskLen0 <= ValBits)) { 2241753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 1\n"); 2242753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0.getOperand(0), 2243753f127fSDimitry Andric N1.getOperand(0).getOperand(0), 2244753f127fSDimitry Andric DAG.getConstant((MaskIdx0 + MaskLen0 - 1), DL, GRLenVT), 2245753f127fSDimitry Andric DAG.getConstant(MaskIdx0, DL, GRLenVT)); 2246753f127fSDimitry Andric } 2247753f127fSDimitry Andric 2248753f127fSDimitry Andric // 2nd pattern to match BSTRINS: 2249753f127fSDimitry Andric // R = or (and X, mask0), (shl (and Y, mask1), lsb) 2250753f127fSDimitry Andric // where mask1 = (2**size - 1), mask0 = ~(mask1 << lsb) 2251753f127fSDimitry Andric // => 2252753f127fSDimitry Andric // R = BSTRINS X, Y, msb, lsb (where msb = lsb + size - 1) 2253753f127fSDimitry Andric if (N0.getOpcode() == ISD::AND && 2254753f127fSDimitry Andric (CN0 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) && 2255753f127fSDimitry Andric isShiftedMask_64(~CN0->getSExtValue(), MaskIdx0, MaskLen0) && 2256753f127fSDimitry Andric N1.getOpcode() == ISD::SHL && N1.getOperand(0).getOpcode() == ISD::AND && 2257753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2258753f127fSDimitry Andric (Shamt = CN1->getZExtValue()) == MaskIdx0 && 2259753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1.getOperand(0).getOperand(1))) && 2260753f127fSDimitry Andric isShiftedMask_64(CN1->getZExtValue(), MaskIdx1, MaskLen1) && 2261753f127fSDimitry Andric MaskLen0 == MaskLen1 && MaskIdx1 == 0 && 2262753f127fSDimitry Andric (MaskIdx0 + MaskLen0 <= ValBits)) { 2263753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 2\n"); 2264753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0.getOperand(0), 2265753f127fSDimitry Andric N1.getOperand(0).getOperand(0), 2266753f127fSDimitry Andric DAG.getConstant((MaskIdx0 + MaskLen0 - 1), DL, GRLenVT), 2267753f127fSDimitry Andric DAG.getConstant(MaskIdx0, DL, GRLenVT)); 2268753f127fSDimitry Andric } 2269753f127fSDimitry Andric 2270753f127fSDimitry Andric // 3rd pattern to match BSTRINS: 2271753f127fSDimitry Andric // R = or (and X, mask0), (and Y, mask1) 2272753f127fSDimitry Andric // where ~mask0 = (2**size - 1) << lsb, mask0 & mask1 = 0 2273753f127fSDimitry Andric // => 2274753f127fSDimitry Andric // R = BSTRINS X, (shr (and Y, mask1), lsb), msb, lsb 2275753f127fSDimitry Andric // where msb = lsb + size - 1 2276753f127fSDimitry Andric if (N0.getOpcode() == ISD::AND && N1.getOpcode() == ISD::AND && 2277753f127fSDimitry Andric (CN0 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) && 2278753f127fSDimitry Andric isShiftedMask_64(~CN0->getSExtValue(), MaskIdx0, MaskLen0) && 2279753f127fSDimitry Andric (MaskIdx0 + MaskLen0 <= 64) && 2280753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1->getOperand(1))) && 2281753f127fSDimitry Andric (CN1->getSExtValue() & CN0->getSExtValue()) == 0) { 2282753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 3\n"); 2283753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0.getOperand(0), 2284753f127fSDimitry Andric DAG.getNode(ISD::SRL, DL, N1->getValueType(0), N1, 2285753f127fSDimitry Andric DAG.getConstant(MaskIdx0, DL, GRLenVT)), 2286753f127fSDimitry Andric DAG.getConstant(ValBits == 32 2287753f127fSDimitry Andric ? (MaskIdx0 + (MaskLen0 & 31) - 1) 2288753f127fSDimitry Andric : (MaskIdx0 + MaskLen0 - 1), 2289753f127fSDimitry Andric DL, GRLenVT), 2290753f127fSDimitry Andric DAG.getConstant(MaskIdx0, DL, GRLenVT)); 2291753f127fSDimitry Andric } 2292753f127fSDimitry Andric 2293753f127fSDimitry Andric // 4th pattern to match BSTRINS: 2294753f127fSDimitry Andric // R = or (and X, mask), (shl Y, shamt) 2295753f127fSDimitry Andric // where mask = (2**shamt - 1) 2296753f127fSDimitry Andric // => 2297753f127fSDimitry Andric // R = BSTRINS X, Y, ValBits - 1, shamt 2298753f127fSDimitry Andric // where ValBits = 32 or 64 2299753f127fSDimitry Andric if (N0.getOpcode() == ISD::AND && N1.getOpcode() == ISD::SHL && 2300753f127fSDimitry Andric (CN0 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) && 2301753f127fSDimitry Andric isShiftedMask_64(CN0->getZExtValue(), MaskIdx0, MaskLen0) && 2302753f127fSDimitry Andric MaskIdx0 == 0 && (CN1 = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2303753f127fSDimitry Andric (Shamt = CN1->getZExtValue()) == MaskLen0 && 2304753f127fSDimitry Andric (MaskIdx0 + MaskLen0 <= ValBits)) { 2305753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 4\n"); 2306753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0.getOperand(0), 2307753f127fSDimitry Andric N1.getOperand(0), 2308753f127fSDimitry Andric DAG.getConstant((ValBits - 1), DL, GRLenVT), 2309753f127fSDimitry Andric DAG.getConstant(Shamt, DL, GRLenVT)); 2310753f127fSDimitry Andric } 2311753f127fSDimitry Andric 2312753f127fSDimitry Andric // 5th pattern to match BSTRINS: 2313753f127fSDimitry Andric // R = or (and X, mask), const 2314753f127fSDimitry Andric // where ~mask = (2**size - 1) << lsb, mask & const = 0 2315753f127fSDimitry Andric // => 2316753f127fSDimitry Andric // R = BSTRINS X, (const >> lsb), msb, lsb 2317753f127fSDimitry Andric // where msb = lsb + size - 1 2318753f127fSDimitry Andric if (N0.getOpcode() == ISD::AND && 2319753f127fSDimitry Andric (CN0 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) && 2320753f127fSDimitry Andric isShiftedMask_64(~CN0->getSExtValue(), MaskIdx0, MaskLen0) && 2321753f127fSDimitry Andric (CN1 = dyn_cast<ConstantSDNode>(N1)) && 2322753f127fSDimitry Andric (CN1->getSExtValue() & CN0->getSExtValue()) == 0) { 2323753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 5\n"); 2324753f127fSDimitry Andric return DAG.getNode( 2325753f127fSDimitry Andric LoongArchISD::BSTRINS, DL, ValTy, N0.getOperand(0), 2326753f127fSDimitry Andric DAG.getConstant(CN1->getSExtValue() >> MaskIdx0, DL, ValTy), 2327753f127fSDimitry Andric DAG.getConstant((MaskIdx0 + MaskLen0 - 1), DL, GRLenVT), 2328753f127fSDimitry Andric DAG.getConstant(MaskIdx0, DL, GRLenVT)); 2329753f127fSDimitry Andric } 2330753f127fSDimitry Andric 2331753f127fSDimitry Andric // 6th pattern. 2332753f127fSDimitry Andric // a = b | ((c & mask) << shamt), where all positions in b to be overwritten 2333753f127fSDimitry Andric // by the incoming bits are known to be zero. 2334753f127fSDimitry Andric // => 2335753f127fSDimitry Andric // a = BSTRINS b, c, shamt + MaskLen - 1, shamt 2336753f127fSDimitry Andric // 2337753f127fSDimitry Andric // Note that the 1st pattern is a special situation of the 6th, i.e. the 6th 2338753f127fSDimitry Andric // pattern is more common than the 1st. So we put the 1st before the 6th in 2339753f127fSDimitry Andric // order to match as many nodes as possible. 2340753f127fSDimitry Andric ConstantSDNode *CNMask, *CNShamt; 2341753f127fSDimitry Andric unsigned MaskIdx, MaskLen; 2342753f127fSDimitry Andric if (N1.getOpcode() == ISD::SHL && N1.getOperand(0).getOpcode() == ISD::AND && 2343753f127fSDimitry Andric (CNMask = dyn_cast<ConstantSDNode>(N1.getOperand(0).getOperand(1))) && 2344753f127fSDimitry Andric isShiftedMask_64(CNMask->getZExtValue(), MaskIdx, MaskLen) && 2345753f127fSDimitry Andric MaskIdx == 0 && (CNShamt = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2346753f127fSDimitry Andric CNShamt->getZExtValue() + MaskLen <= ValBits) { 2347753f127fSDimitry Andric Shamt = CNShamt->getZExtValue(); 2348753f127fSDimitry Andric APInt ShMask(ValBits, CNMask->getZExtValue() << Shamt); 2349753f127fSDimitry Andric if (ShMask.isSubsetOf(DAG.computeKnownBits(N0).Zero)) { 2350753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 6\n"); 2351753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0, 2352753f127fSDimitry Andric N1.getOperand(0).getOperand(0), 2353753f127fSDimitry Andric DAG.getConstant(Shamt + MaskLen - 1, DL, GRLenVT), 2354753f127fSDimitry Andric DAG.getConstant(Shamt, DL, GRLenVT)); 2355753f127fSDimitry Andric } 2356753f127fSDimitry Andric } 2357753f127fSDimitry Andric 2358753f127fSDimitry Andric // 7th pattern. 2359753f127fSDimitry Andric // a = b | ((c << shamt) & shifted_mask), where all positions in b to be 2360753f127fSDimitry Andric // overwritten by the incoming bits are known to be zero. 2361753f127fSDimitry Andric // => 2362753f127fSDimitry Andric // a = BSTRINS b, c, MaskIdx + MaskLen - 1, MaskIdx 2363753f127fSDimitry Andric // 2364753f127fSDimitry Andric // Similarly, the 7th pattern is more common than the 2nd. So we put the 2nd 2365753f127fSDimitry Andric // before the 7th in order to match as many nodes as possible. 2366753f127fSDimitry Andric if (N1.getOpcode() == ISD::AND && 2367753f127fSDimitry Andric (CNMask = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2368753f127fSDimitry Andric isShiftedMask_64(CNMask->getZExtValue(), MaskIdx, MaskLen) && 2369753f127fSDimitry Andric N1.getOperand(0).getOpcode() == ISD::SHL && 2370753f127fSDimitry Andric (CNShamt = dyn_cast<ConstantSDNode>(N1.getOperand(0).getOperand(1))) && 2371753f127fSDimitry Andric CNShamt->getZExtValue() == MaskIdx) { 2372753f127fSDimitry Andric APInt ShMask(ValBits, CNMask->getZExtValue()); 2373753f127fSDimitry Andric if (ShMask.isSubsetOf(DAG.computeKnownBits(N0).Zero)) { 2374753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 7\n"); 2375753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0, 2376753f127fSDimitry Andric N1.getOperand(0).getOperand(0), 2377753f127fSDimitry Andric DAG.getConstant(MaskIdx + MaskLen - 1, DL, GRLenVT), 2378753f127fSDimitry Andric DAG.getConstant(MaskIdx, DL, GRLenVT)); 2379753f127fSDimitry Andric } 2380753f127fSDimitry Andric } 2381753f127fSDimitry Andric 2382753f127fSDimitry Andric // (or a, b) and (or b, a) are equivalent, so swap the operands and retry. 2383753f127fSDimitry Andric if (!SwapAndRetried) { 2384753f127fSDimitry Andric std::swap(N0, N1); 2385753f127fSDimitry Andric SwapAndRetried = true; 2386753f127fSDimitry Andric goto Retry; 2387753f127fSDimitry Andric } 2388753f127fSDimitry Andric 2389753f127fSDimitry Andric SwapAndRetried = false; 2390753f127fSDimitry Andric Retry2: 2391753f127fSDimitry Andric // 8th pattern. 2392753f127fSDimitry Andric // a = b | (c & shifted_mask), where all positions in b to be overwritten by 2393753f127fSDimitry Andric // the incoming bits are known to be zero. 2394753f127fSDimitry Andric // => 2395753f127fSDimitry Andric // a = BSTRINS b, c >> MaskIdx, MaskIdx + MaskLen - 1, MaskIdx 2396753f127fSDimitry Andric // 2397753f127fSDimitry Andric // Similarly, the 8th pattern is more common than the 4th and 5th patterns. So 2398753f127fSDimitry Andric // we put it here in order to match as many nodes as possible or generate less 2399753f127fSDimitry Andric // instructions. 2400753f127fSDimitry Andric if (N1.getOpcode() == ISD::AND && 2401753f127fSDimitry Andric (CNMask = dyn_cast<ConstantSDNode>(N1.getOperand(1))) && 2402753f127fSDimitry Andric isShiftedMask_64(CNMask->getZExtValue(), MaskIdx, MaskLen)) { 2403753f127fSDimitry Andric APInt ShMask(ValBits, CNMask->getZExtValue()); 2404753f127fSDimitry Andric if (ShMask.isSubsetOf(DAG.computeKnownBits(N0).Zero)) { 2405753f127fSDimitry Andric LLVM_DEBUG(dbgs() << "Perform OR combine: match pattern 8\n"); 2406753f127fSDimitry Andric return DAG.getNode(LoongArchISD::BSTRINS, DL, ValTy, N0, 2407753f127fSDimitry Andric DAG.getNode(ISD::SRL, DL, N1->getValueType(0), 2408753f127fSDimitry Andric N1->getOperand(0), 2409753f127fSDimitry Andric DAG.getConstant(MaskIdx, DL, GRLenVT)), 2410753f127fSDimitry Andric DAG.getConstant(MaskIdx + MaskLen - 1, DL, GRLenVT), 2411753f127fSDimitry Andric DAG.getConstant(MaskIdx, DL, GRLenVT)); 2412753f127fSDimitry Andric } 2413753f127fSDimitry Andric } 2414753f127fSDimitry Andric // Swap N0/N1 and retry. 2415753f127fSDimitry Andric if (!SwapAndRetried) { 2416753f127fSDimitry Andric std::swap(N0, N1); 2417753f127fSDimitry Andric SwapAndRetried = true; 2418753f127fSDimitry Andric goto Retry2; 2419753f127fSDimitry Andric } 2420753f127fSDimitry Andric 2421753f127fSDimitry Andric return SDValue(); 2422753f127fSDimitry Andric } 2423753f127fSDimitry Andric 2424bdd1243dSDimitry Andric // Combine (loongarch_bitrev_w (loongarch_revb_2w X)) to loongarch_bitrev_4b. 2425bdd1243dSDimitry Andric static SDValue performBITREV_WCombine(SDNode *N, SelectionDAG &DAG, 2426bdd1243dSDimitry Andric TargetLowering::DAGCombinerInfo &DCI, 2427bdd1243dSDimitry Andric const LoongArchSubtarget &Subtarget) { 2428bdd1243dSDimitry Andric if (DCI.isBeforeLegalizeOps()) 2429bdd1243dSDimitry Andric return SDValue(); 2430bdd1243dSDimitry Andric 2431bdd1243dSDimitry Andric SDValue Src = N->getOperand(0); 2432bdd1243dSDimitry Andric if (Src.getOpcode() != LoongArchISD::REVB_2W) 2433bdd1243dSDimitry Andric return SDValue(); 2434bdd1243dSDimitry Andric 2435bdd1243dSDimitry Andric return DAG.getNode(LoongArchISD::BITREV_4B, SDLoc(N), N->getValueType(0), 2436bdd1243dSDimitry Andric Src.getOperand(0)); 2437bdd1243dSDimitry Andric } 2438bdd1243dSDimitry Andric 24395f757f3fSDimitry Andric template <unsigned N> 24405f757f3fSDimitry Andric static SDValue legalizeIntrinsicImmArg(SDNode *Node, unsigned ImmOp, 24415f757f3fSDimitry Andric SelectionDAG &DAG, 24425f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget, 24435f757f3fSDimitry Andric bool IsSigned = false) { 24445f757f3fSDimitry Andric SDLoc DL(Node); 24455f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Node->getOperand(ImmOp)); 24465f757f3fSDimitry Andric // Check the ImmArg. 24475f757f3fSDimitry Andric if ((IsSigned && !isInt<N>(CImm->getSExtValue())) || 24485f757f3fSDimitry Andric (!IsSigned && !isUInt<N>(CImm->getZExtValue()))) { 24495f757f3fSDimitry Andric DAG.getContext()->emitError(Node->getOperationName(0) + 24505f757f3fSDimitry Andric ": argument out of range."); 24515f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, DL, Subtarget.getGRLenVT()); 24525f757f3fSDimitry Andric } 24535f757f3fSDimitry Andric return DAG.getConstant(CImm->getZExtValue(), DL, Subtarget.getGRLenVT()); 24545f757f3fSDimitry Andric } 24555f757f3fSDimitry Andric 24565f757f3fSDimitry Andric template <unsigned N> 24575f757f3fSDimitry Andric static SDValue lowerVectorSplatImm(SDNode *Node, unsigned ImmOp, 24585f757f3fSDimitry Andric SelectionDAG &DAG, bool IsSigned = false) { 24595f757f3fSDimitry Andric SDLoc DL(Node); 24605f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 24615f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Node->getOperand(ImmOp)); 24625f757f3fSDimitry Andric 24635f757f3fSDimitry Andric // Check the ImmArg. 24645f757f3fSDimitry Andric if ((IsSigned && !isInt<N>(CImm->getSExtValue())) || 24655f757f3fSDimitry Andric (!IsSigned && !isUInt<N>(CImm->getZExtValue()))) { 24665f757f3fSDimitry Andric DAG.getContext()->emitError(Node->getOperationName(0) + 24675f757f3fSDimitry Andric ": argument out of range."); 24685f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, DL, ResTy); 24695f757f3fSDimitry Andric } 24705f757f3fSDimitry Andric return DAG.getConstant( 24715f757f3fSDimitry Andric APInt(ResTy.getScalarType().getSizeInBits(), 24725f757f3fSDimitry Andric IsSigned ? CImm->getSExtValue() : CImm->getZExtValue(), IsSigned), 24735f757f3fSDimitry Andric DL, ResTy); 24745f757f3fSDimitry Andric } 24755f757f3fSDimitry Andric 24765f757f3fSDimitry Andric static SDValue truncateVecElts(SDNode *Node, SelectionDAG &DAG) { 24775f757f3fSDimitry Andric SDLoc DL(Node); 24785f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 24795f757f3fSDimitry Andric SDValue Vec = Node->getOperand(2); 24805f757f3fSDimitry Andric SDValue Mask = DAG.getConstant(Vec.getScalarValueSizeInBits() - 1, DL, ResTy); 24815f757f3fSDimitry Andric return DAG.getNode(ISD::AND, DL, ResTy, Vec, Mask); 24825f757f3fSDimitry Andric } 24835f757f3fSDimitry Andric 24845f757f3fSDimitry Andric static SDValue lowerVectorBitClear(SDNode *Node, SelectionDAG &DAG) { 24855f757f3fSDimitry Andric SDLoc DL(Node); 24865f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 24875f757f3fSDimitry Andric SDValue One = DAG.getConstant(1, DL, ResTy); 24885f757f3fSDimitry Andric SDValue Bit = 24895f757f3fSDimitry Andric DAG.getNode(ISD::SHL, DL, ResTy, One, truncateVecElts(Node, DAG)); 24905f757f3fSDimitry Andric 24915f757f3fSDimitry Andric return DAG.getNode(ISD::AND, DL, ResTy, Node->getOperand(1), 24925f757f3fSDimitry Andric DAG.getNOT(DL, Bit, ResTy)); 24935f757f3fSDimitry Andric } 24945f757f3fSDimitry Andric 24955f757f3fSDimitry Andric template <unsigned N> 24965f757f3fSDimitry Andric static SDValue lowerVectorBitClearImm(SDNode *Node, SelectionDAG &DAG) { 24975f757f3fSDimitry Andric SDLoc DL(Node); 24985f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 24995f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Node->getOperand(2)); 25005f757f3fSDimitry Andric // Check the unsigned ImmArg. 25015f757f3fSDimitry Andric if (!isUInt<N>(CImm->getZExtValue())) { 25025f757f3fSDimitry Andric DAG.getContext()->emitError(Node->getOperationName(0) + 25035f757f3fSDimitry Andric ": argument out of range."); 25045f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, DL, ResTy); 25055f757f3fSDimitry Andric } 25065f757f3fSDimitry Andric 25075f757f3fSDimitry Andric APInt BitImm = APInt(ResTy.getScalarSizeInBits(), 1) << CImm->getAPIntValue(); 25085f757f3fSDimitry Andric SDValue Mask = DAG.getConstant(~BitImm, DL, ResTy); 25095f757f3fSDimitry Andric 25105f757f3fSDimitry Andric return DAG.getNode(ISD::AND, DL, ResTy, Node->getOperand(1), Mask); 25115f757f3fSDimitry Andric } 25125f757f3fSDimitry Andric 25135f757f3fSDimitry Andric template <unsigned N> 25145f757f3fSDimitry Andric static SDValue lowerVectorBitSetImm(SDNode *Node, SelectionDAG &DAG) { 25155f757f3fSDimitry Andric SDLoc DL(Node); 25165f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 25175f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Node->getOperand(2)); 25185f757f3fSDimitry Andric // Check the unsigned ImmArg. 25195f757f3fSDimitry Andric if (!isUInt<N>(CImm->getZExtValue())) { 25205f757f3fSDimitry Andric DAG.getContext()->emitError(Node->getOperationName(0) + 25215f757f3fSDimitry Andric ": argument out of range."); 25225f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, DL, ResTy); 25235f757f3fSDimitry Andric } 25245f757f3fSDimitry Andric 25255f757f3fSDimitry Andric APInt Imm = APInt(ResTy.getScalarSizeInBits(), 1) << CImm->getAPIntValue(); 25265f757f3fSDimitry Andric SDValue BitImm = DAG.getConstant(Imm, DL, ResTy); 25275f757f3fSDimitry Andric return DAG.getNode(ISD::OR, DL, ResTy, Node->getOperand(1), BitImm); 25285f757f3fSDimitry Andric } 25295f757f3fSDimitry Andric 25305f757f3fSDimitry Andric template <unsigned N> 25315f757f3fSDimitry Andric static SDValue lowerVectorBitRevImm(SDNode *Node, SelectionDAG &DAG) { 25325f757f3fSDimitry Andric SDLoc DL(Node); 25335f757f3fSDimitry Andric EVT ResTy = Node->getValueType(0); 25345f757f3fSDimitry Andric auto *CImm = cast<ConstantSDNode>(Node->getOperand(2)); 25355f757f3fSDimitry Andric // Check the unsigned ImmArg. 25365f757f3fSDimitry Andric if (!isUInt<N>(CImm->getZExtValue())) { 25375f757f3fSDimitry Andric DAG.getContext()->emitError(Node->getOperationName(0) + 25385f757f3fSDimitry Andric ": argument out of range."); 25395f757f3fSDimitry Andric return DAG.getNode(ISD::UNDEF, DL, ResTy); 25405f757f3fSDimitry Andric } 25415f757f3fSDimitry Andric 25425f757f3fSDimitry Andric APInt Imm = APInt(ResTy.getScalarSizeInBits(), 1) << CImm->getAPIntValue(); 25435f757f3fSDimitry Andric SDValue BitImm = DAG.getConstant(Imm, DL, ResTy); 25445f757f3fSDimitry Andric return DAG.getNode(ISD::XOR, DL, ResTy, Node->getOperand(1), BitImm); 25455f757f3fSDimitry Andric } 25465f757f3fSDimitry Andric 25475f757f3fSDimitry Andric static SDValue 25485f757f3fSDimitry Andric performINTRINSIC_WO_CHAINCombine(SDNode *N, SelectionDAG &DAG, 25495f757f3fSDimitry Andric TargetLowering::DAGCombinerInfo &DCI, 25505f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget) { 25515f757f3fSDimitry Andric SDLoc DL(N); 25525f757f3fSDimitry Andric switch (N->getConstantOperandVal(0)) { 25535f757f3fSDimitry Andric default: 25545f757f3fSDimitry Andric break; 25555f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vadd_b: 25565f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vadd_h: 25575f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vadd_w: 25585f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vadd_d: 25595f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvadd_b: 25605f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvadd_h: 25615f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvadd_w: 25625f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvadd_d: 25635f757f3fSDimitry Andric return DAG.getNode(ISD::ADD, DL, N->getValueType(0), N->getOperand(1), 25645f757f3fSDimitry Andric N->getOperand(2)); 25655f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vaddi_bu: 25665f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vaddi_hu: 25675f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vaddi_wu: 25685f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vaddi_du: 25695f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvaddi_bu: 25705f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvaddi_hu: 25715f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvaddi_wu: 25725f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvaddi_du: 25735f757f3fSDimitry Andric return DAG.getNode(ISD::ADD, DL, N->getValueType(0), N->getOperand(1), 25745f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 25755f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsub_b: 25765f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsub_h: 25775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsub_w: 25785f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsub_d: 25795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsub_b: 25805f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsub_h: 25815f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsub_w: 25825f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsub_d: 25835f757f3fSDimitry Andric return DAG.getNode(ISD::SUB, DL, N->getValueType(0), N->getOperand(1), 25845f757f3fSDimitry Andric N->getOperand(2)); 25855f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsubi_bu: 25865f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsubi_hu: 25875f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsubi_wu: 25885f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsubi_du: 25895f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsubi_bu: 25905f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsubi_hu: 25915f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsubi_wu: 25925f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsubi_du: 25935f757f3fSDimitry Andric return DAG.getNode(ISD::SUB, DL, N->getValueType(0), N->getOperand(1), 25945f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 25955f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vneg_b: 25965f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vneg_h: 25975f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vneg_w: 25985f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vneg_d: 25995f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvneg_b: 26005f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvneg_h: 26015f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvneg_w: 26025f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvneg_d: 26035f757f3fSDimitry Andric return DAG.getNode( 26045f757f3fSDimitry Andric ISD::SUB, DL, N->getValueType(0), 26055f757f3fSDimitry Andric DAG.getConstant( 26065f757f3fSDimitry Andric APInt(N->getValueType(0).getScalarType().getSizeInBits(), 0, 26075f757f3fSDimitry Andric /*isSigned=*/true), 26085f757f3fSDimitry Andric SDLoc(N), N->getValueType(0)), 26095f757f3fSDimitry Andric N->getOperand(1)); 26105f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_b: 26115f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_h: 26125f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_w: 26135f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_d: 26145f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_b: 26155f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_h: 26165f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_w: 26175f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_d: 26185f757f3fSDimitry Andric return DAG.getNode(ISD::SMAX, DL, N->getValueType(0), N->getOperand(1), 26195f757f3fSDimitry Andric N->getOperand(2)); 26205f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_bu: 26215f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_hu: 26225f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_wu: 26235f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmax_du: 26245f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_bu: 26255f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_hu: 26265f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_wu: 26275f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmax_du: 26285f757f3fSDimitry Andric return DAG.getNode(ISD::UMAX, DL, N->getValueType(0), N->getOperand(1), 26295f757f3fSDimitry Andric N->getOperand(2)); 26305f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_b: 26315f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_h: 26325f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_w: 26335f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_d: 26345f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_b: 26355f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_h: 26365f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_w: 26375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_d: 26385f757f3fSDimitry Andric return DAG.getNode(ISD::SMAX, DL, N->getValueType(0), N->getOperand(1), 26395f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG, /*IsSigned=*/true)); 26405f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_bu: 26415f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_hu: 26425f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_wu: 26435f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmaxi_du: 26445f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_bu: 26455f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_hu: 26465f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_wu: 26475f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmaxi_du: 26485f757f3fSDimitry Andric return DAG.getNode(ISD::UMAX, DL, N->getValueType(0), N->getOperand(1), 26495f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 26505f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_b: 26515f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_h: 26525f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_w: 26535f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_d: 26545f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_b: 26555f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_h: 26565f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_w: 26575f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_d: 26585f757f3fSDimitry Andric return DAG.getNode(ISD::SMIN, DL, N->getValueType(0), N->getOperand(1), 26595f757f3fSDimitry Andric N->getOperand(2)); 26605f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_bu: 26615f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_hu: 26625f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_wu: 26635f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmin_du: 26645f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_bu: 26655f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_hu: 26665f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_wu: 26675f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmin_du: 26685f757f3fSDimitry Andric return DAG.getNode(ISD::UMIN, DL, N->getValueType(0), N->getOperand(1), 26695f757f3fSDimitry Andric N->getOperand(2)); 26705f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_b: 26715f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_h: 26725f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_w: 26735f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_d: 26745f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_b: 26755f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_h: 26765f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_w: 26775f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_d: 26785f757f3fSDimitry Andric return DAG.getNode(ISD::SMIN, DL, N->getValueType(0), N->getOperand(1), 26795f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG, /*IsSigned=*/true)); 26805f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_bu: 26815f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_hu: 26825f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_wu: 26835f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmini_du: 26845f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_bu: 26855f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_hu: 26865f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_wu: 26875f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmini_du: 26885f757f3fSDimitry Andric return DAG.getNode(ISD::UMIN, DL, N->getValueType(0), N->getOperand(1), 26895f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 26905f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmul_b: 26915f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmul_h: 26925f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmul_w: 26935f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmul_d: 26945f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmul_b: 26955f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmul_h: 26965f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmul_w: 26975f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmul_d: 26985f757f3fSDimitry Andric return DAG.getNode(ISD::MUL, DL, N->getValueType(0), N->getOperand(1), 26995f757f3fSDimitry Andric N->getOperand(2)); 27005f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmadd_b: 27015f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmadd_h: 27025f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmadd_w: 27035f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmadd_d: 27045f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmadd_b: 27055f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmadd_h: 27065f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmadd_w: 27075f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmadd_d: { 27085f757f3fSDimitry Andric EVT ResTy = N->getValueType(0); 27095f757f3fSDimitry Andric return DAG.getNode(ISD::ADD, SDLoc(N), ResTy, N->getOperand(1), 27105f757f3fSDimitry Andric DAG.getNode(ISD::MUL, SDLoc(N), ResTy, N->getOperand(2), 27115f757f3fSDimitry Andric N->getOperand(3))); 27125f757f3fSDimitry Andric } 27135f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmsub_b: 27145f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmsub_h: 27155f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmsub_w: 27165f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmsub_d: 27175f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmsub_b: 27185f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmsub_h: 27195f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmsub_w: 27205f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmsub_d: { 27215f757f3fSDimitry Andric EVT ResTy = N->getValueType(0); 27225f757f3fSDimitry Andric return DAG.getNode(ISD::SUB, SDLoc(N), ResTy, N->getOperand(1), 27235f757f3fSDimitry Andric DAG.getNode(ISD::MUL, SDLoc(N), ResTy, N->getOperand(2), 27245f757f3fSDimitry Andric N->getOperand(3))); 27255f757f3fSDimitry Andric } 27265f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_b: 27275f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_h: 27285f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_w: 27295f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_d: 27305f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_b: 27315f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_h: 27325f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_w: 27335f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_d: 27345f757f3fSDimitry Andric return DAG.getNode(ISD::SDIV, DL, N->getValueType(0), N->getOperand(1), 27355f757f3fSDimitry Andric N->getOperand(2)); 27365f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_bu: 27375f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_hu: 27385f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_wu: 27395f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vdiv_du: 27405f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_bu: 27415f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_hu: 27425f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_wu: 27435f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvdiv_du: 27445f757f3fSDimitry Andric return DAG.getNode(ISD::UDIV, DL, N->getValueType(0), N->getOperand(1), 27455f757f3fSDimitry Andric N->getOperand(2)); 27465f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_b: 27475f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_h: 27485f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_w: 27495f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_d: 27505f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_b: 27515f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_h: 27525f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_w: 27535f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_d: 27545f757f3fSDimitry Andric return DAG.getNode(ISD::SREM, DL, N->getValueType(0), N->getOperand(1), 27555f757f3fSDimitry Andric N->getOperand(2)); 27565f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_bu: 27575f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_hu: 27585f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_wu: 27595f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vmod_du: 27605f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_bu: 27615f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_hu: 27625f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_wu: 27635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvmod_du: 27645f757f3fSDimitry Andric return DAG.getNode(ISD::UREM, DL, N->getValueType(0), N->getOperand(1), 27655f757f3fSDimitry Andric N->getOperand(2)); 27665f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vand_v: 27675f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvand_v: 27685f757f3fSDimitry Andric return DAG.getNode(ISD::AND, DL, N->getValueType(0), N->getOperand(1), 27695f757f3fSDimitry Andric N->getOperand(2)); 27705f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vor_v: 27715f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvor_v: 27725f757f3fSDimitry Andric return DAG.getNode(ISD::OR, DL, N->getValueType(0), N->getOperand(1), 27735f757f3fSDimitry Andric N->getOperand(2)); 27745f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vxor_v: 27755f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvxor_v: 27765f757f3fSDimitry Andric return DAG.getNode(ISD::XOR, DL, N->getValueType(0), N->getOperand(1), 27775f757f3fSDimitry Andric N->getOperand(2)); 27785f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vnor_v: 27795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvnor_v: { 27805f757f3fSDimitry Andric SDValue Res = DAG.getNode(ISD::OR, DL, N->getValueType(0), N->getOperand(1), 27815f757f3fSDimitry Andric N->getOperand(2)); 27825f757f3fSDimitry Andric return DAG.getNOT(DL, Res, Res->getValueType(0)); 27835f757f3fSDimitry Andric } 27845f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vandi_b: 27855f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvandi_b: 27865f757f3fSDimitry Andric return DAG.getNode(ISD::AND, DL, N->getValueType(0), N->getOperand(1), 27875f757f3fSDimitry Andric lowerVectorSplatImm<8>(N, 2, DAG)); 27885f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vori_b: 27895f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvori_b: 27905f757f3fSDimitry Andric return DAG.getNode(ISD::OR, DL, N->getValueType(0), N->getOperand(1), 27915f757f3fSDimitry Andric lowerVectorSplatImm<8>(N, 2, DAG)); 27925f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vxori_b: 27935f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvxori_b: 27945f757f3fSDimitry Andric return DAG.getNode(ISD::XOR, DL, N->getValueType(0), N->getOperand(1), 27955f757f3fSDimitry Andric lowerVectorSplatImm<8>(N, 2, DAG)); 27965f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsll_b: 27975f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsll_h: 27985f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsll_w: 27995f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsll_d: 28005f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsll_b: 28015f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsll_h: 28025f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsll_w: 28035f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsll_d: 28045f757f3fSDimitry Andric return DAG.getNode(ISD::SHL, DL, N->getValueType(0), N->getOperand(1), 28055f757f3fSDimitry Andric truncateVecElts(N, DAG)); 28065f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslli_b: 28075f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslli_b: 28085f757f3fSDimitry Andric return DAG.getNode(ISD::SHL, DL, N->getValueType(0), N->getOperand(1), 28095f757f3fSDimitry Andric lowerVectorSplatImm<3>(N, 2, DAG)); 28105f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslli_h: 28115f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslli_h: 28125f757f3fSDimitry Andric return DAG.getNode(ISD::SHL, DL, N->getValueType(0), N->getOperand(1), 28135f757f3fSDimitry Andric lowerVectorSplatImm<4>(N, 2, DAG)); 28145f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslli_w: 28155f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslli_w: 28165f757f3fSDimitry Andric return DAG.getNode(ISD::SHL, DL, N->getValueType(0), N->getOperand(1), 28175f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 28185f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vslli_d: 28195f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvslli_d: 28205f757f3fSDimitry Andric return DAG.getNode(ISD::SHL, DL, N->getValueType(0), N->getOperand(1), 28215f757f3fSDimitry Andric lowerVectorSplatImm<6>(N, 2, DAG)); 28225f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrl_b: 28235f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrl_h: 28245f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrl_w: 28255f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrl_d: 28265f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrl_b: 28275f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrl_h: 28285f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrl_w: 28295f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrl_d: 28305f757f3fSDimitry Andric return DAG.getNode(ISD::SRL, DL, N->getValueType(0), N->getOperand(1), 28315f757f3fSDimitry Andric truncateVecElts(N, DAG)); 28325f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrli_b: 28335f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrli_b: 28345f757f3fSDimitry Andric return DAG.getNode(ISD::SRL, DL, N->getValueType(0), N->getOperand(1), 28355f757f3fSDimitry Andric lowerVectorSplatImm<3>(N, 2, DAG)); 28365f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrli_h: 28375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrli_h: 28385f757f3fSDimitry Andric return DAG.getNode(ISD::SRL, DL, N->getValueType(0), N->getOperand(1), 28395f757f3fSDimitry Andric lowerVectorSplatImm<4>(N, 2, DAG)); 28405f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrli_w: 28415f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrli_w: 28425f757f3fSDimitry Andric return DAG.getNode(ISD::SRL, DL, N->getValueType(0), N->getOperand(1), 28435f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 28445f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrli_d: 28455f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrli_d: 28465f757f3fSDimitry Andric return DAG.getNode(ISD::SRL, DL, N->getValueType(0), N->getOperand(1), 28475f757f3fSDimitry Andric lowerVectorSplatImm<6>(N, 2, DAG)); 28485f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsra_b: 28495f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsra_h: 28505f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsra_w: 28515f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsra_d: 28525f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsra_b: 28535f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsra_h: 28545f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsra_w: 28555f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsra_d: 28565f757f3fSDimitry Andric return DAG.getNode(ISD::SRA, DL, N->getValueType(0), N->getOperand(1), 28575f757f3fSDimitry Andric truncateVecElts(N, DAG)); 28585f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrai_b: 28595f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrai_b: 28605f757f3fSDimitry Andric return DAG.getNode(ISD::SRA, DL, N->getValueType(0), N->getOperand(1), 28615f757f3fSDimitry Andric lowerVectorSplatImm<3>(N, 2, DAG)); 28625f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrai_h: 28635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrai_h: 28645f757f3fSDimitry Andric return DAG.getNode(ISD::SRA, DL, N->getValueType(0), N->getOperand(1), 28655f757f3fSDimitry Andric lowerVectorSplatImm<4>(N, 2, DAG)); 28665f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrai_w: 28675f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrai_w: 28685f757f3fSDimitry Andric return DAG.getNode(ISD::SRA, DL, N->getValueType(0), N->getOperand(1), 28695f757f3fSDimitry Andric lowerVectorSplatImm<5>(N, 2, DAG)); 28705f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vsrai_d: 28715f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvsrai_d: 28725f757f3fSDimitry Andric return DAG.getNode(ISD::SRA, DL, N->getValueType(0), N->getOperand(1), 28735f757f3fSDimitry Andric lowerVectorSplatImm<6>(N, 2, DAG)); 28745f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vclz_b: 28755f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vclz_h: 28765f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vclz_w: 28775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vclz_d: 28785f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvclz_b: 28795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvclz_h: 28805f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvclz_w: 28815f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvclz_d: 28825f757f3fSDimitry Andric return DAG.getNode(ISD::CTLZ, DL, N->getValueType(0), N->getOperand(1)); 28835f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpcnt_b: 28845f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpcnt_h: 28855f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpcnt_w: 28865f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vpcnt_d: 28875f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpcnt_b: 28885f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpcnt_h: 28895f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpcnt_w: 28905f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvpcnt_d: 28915f757f3fSDimitry Andric return DAG.getNode(ISD::CTPOP, DL, N->getValueType(0), N->getOperand(1)); 28925f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclr_b: 28935f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclr_h: 28945f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclr_w: 28955f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclr_d: 28965f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclr_b: 28975f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclr_h: 28985f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclr_w: 28995f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclr_d: 29005f757f3fSDimitry Andric return lowerVectorBitClear(N, DAG); 29015f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclri_b: 29025f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclri_b: 29035f757f3fSDimitry Andric return lowerVectorBitClearImm<3>(N, DAG); 29045f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclri_h: 29055f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclri_h: 29065f757f3fSDimitry Andric return lowerVectorBitClearImm<4>(N, DAG); 29075f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclri_w: 29085f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclri_w: 29095f757f3fSDimitry Andric return lowerVectorBitClearImm<5>(N, DAG); 29105f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitclri_d: 29115f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitclri_d: 29125f757f3fSDimitry Andric return lowerVectorBitClearImm<6>(N, DAG); 29135f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitset_b: 29145f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitset_h: 29155f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitset_w: 29165f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitset_d: 29175f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitset_b: 29185f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitset_h: 29195f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitset_w: 29205f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitset_d: { 29215f757f3fSDimitry Andric EVT VecTy = N->getValueType(0); 29225f757f3fSDimitry Andric SDValue One = DAG.getConstant(1, DL, VecTy); 29235f757f3fSDimitry Andric return DAG.getNode( 29245f757f3fSDimitry Andric ISD::OR, DL, VecTy, N->getOperand(1), 29255f757f3fSDimitry Andric DAG.getNode(ISD::SHL, DL, VecTy, One, truncateVecElts(N, DAG))); 29265f757f3fSDimitry Andric } 29275f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitseti_b: 29285f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitseti_b: 29295f757f3fSDimitry Andric return lowerVectorBitSetImm<3>(N, DAG); 29305f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitseti_h: 29315f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitseti_h: 29325f757f3fSDimitry Andric return lowerVectorBitSetImm<4>(N, DAG); 29335f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitseti_w: 29345f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitseti_w: 29355f757f3fSDimitry Andric return lowerVectorBitSetImm<5>(N, DAG); 29365f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitseti_d: 29375f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitseti_d: 29385f757f3fSDimitry Andric return lowerVectorBitSetImm<6>(N, DAG); 29395f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrev_b: 29405f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrev_h: 29415f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrev_w: 29425f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrev_d: 29435f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrev_b: 29445f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrev_h: 29455f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrev_w: 29465f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrev_d: { 29475f757f3fSDimitry Andric EVT VecTy = N->getValueType(0); 29485f757f3fSDimitry Andric SDValue One = DAG.getConstant(1, DL, VecTy); 29495f757f3fSDimitry Andric return DAG.getNode( 29505f757f3fSDimitry Andric ISD::XOR, DL, VecTy, N->getOperand(1), 29515f757f3fSDimitry Andric DAG.getNode(ISD::SHL, DL, VecTy, One, truncateVecElts(N, DAG))); 29525f757f3fSDimitry Andric } 29535f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrevi_b: 29545f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrevi_b: 29555f757f3fSDimitry Andric return lowerVectorBitRevImm<3>(N, DAG); 29565f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrevi_h: 29575f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrevi_h: 29585f757f3fSDimitry Andric return lowerVectorBitRevImm<4>(N, DAG); 29595f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrevi_w: 29605f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrevi_w: 29615f757f3fSDimitry Andric return lowerVectorBitRevImm<5>(N, DAG); 29625f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vbitrevi_d: 29635f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvbitrevi_d: 29645f757f3fSDimitry Andric return lowerVectorBitRevImm<6>(N, DAG); 29655f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfadd_s: 29665f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfadd_d: 29675f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfadd_s: 29685f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfadd_d: 29695f757f3fSDimitry Andric return DAG.getNode(ISD::FADD, DL, N->getValueType(0), N->getOperand(1), 29705f757f3fSDimitry Andric N->getOperand(2)); 29715f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfsub_s: 29725f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfsub_d: 29735f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfsub_s: 29745f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfsub_d: 29755f757f3fSDimitry Andric return DAG.getNode(ISD::FSUB, DL, N->getValueType(0), N->getOperand(1), 29765f757f3fSDimitry Andric N->getOperand(2)); 29775f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfmul_s: 29785f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfmul_d: 29795f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfmul_s: 29805f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfmul_d: 29815f757f3fSDimitry Andric return DAG.getNode(ISD::FMUL, DL, N->getValueType(0), N->getOperand(1), 29825f757f3fSDimitry Andric N->getOperand(2)); 29835f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfdiv_s: 29845f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfdiv_d: 29855f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfdiv_s: 29865f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfdiv_d: 29875f757f3fSDimitry Andric return DAG.getNode(ISD::FDIV, DL, N->getValueType(0), N->getOperand(1), 29885f757f3fSDimitry Andric N->getOperand(2)); 29895f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfmadd_s: 29905f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vfmadd_d: 29915f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfmadd_s: 29925f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvfmadd_d: 29935f757f3fSDimitry Andric return DAG.getNode(ISD::FMA, DL, N->getValueType(0), N->getOperand(1), 29945f757f3fSDimitry Andric N->getOperand(2), N->getOperand(3)); 29955f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vinsgr2vr_b: 29965f757f3fSDimitry Andric return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(N), N->getValueType(0), 29975f757f3fSDimitry Andric N->getOperand(1), N->getOperand(2), 29985f757f3fSDimitry Andric legalizeIntrinsicImmArg<4>(N, 3, DAG, Subtarget)); 29995f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vinsgr2vr_h: 30005f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvinsgr2vr_w: 30015f757f3fSDimitry Andric return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(N), N->getValueType(0), 30025f757f3fSDimitry Andric N->getOperand(1), N->getOperand(2), 30035f757f3fSDimitry Andric legalizeIntrinsicImmArg<3>(N, 3, DAG, Subtarget)); 30045f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vinsgr2vr_w: 30055f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvinsgr2vr_d: 30065f757f3fSDimitry Andric return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(N), N->getValueType(0), 30075f757f3fSDimitry Andric N->getOperand(1), N->getOperand(2), 30085f757f3fSDimitry Andric legalizeIntrinsicImmArg<2>(N, 3, DAG, Subtarget)); 30095f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vinsgr2vr_d: 30105f757f3fSDimitry Andric return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(N), N->getValueType(0), 30115f757f3fSDimitry Andric N->getOperand(1), N->getOperand(2), 30125f757f3fSDimitry Andric legalizeIntrinsicImmArg<1>(N, 3, DAG, Subtarget)); 30135f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplgr2vr_b: 30145f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplgr2vr_h: 30155f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplgr2vr_w: 30165f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplgr2vr_d: 30175f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplgr2vr_b: 30185f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplgr2vr_h: 30195f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplgr2vr_w: 30205f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplgr2vr_d: { 30215f757f3fSDimitry Andric EVT ResTy = N->getValueType(0); 30225f757f3fSDimitry Andric SmallVector<SDValue> Ops(ResTy.getVectorNumElements(), N->getOperand(1)); 30235f757f3fSDimitry Andric return DAG.getBuildVector(ResTy, DL, Ops); 30245f757f3fSDimitry Andric } 30255f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplve_b: 30265f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplve_h: 30275f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplve_w: 30285f757f3fSDimitry Andric case Intrinsic::loongarch_lsx_vreplve_d: 30295f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplve_b: 30305f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplve_h: 30315f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplve_w: 30325f757f3fSDimitry Andric case Intrinsic::loongarch_lasx_xvreplve_d: 30335f757f3fSDimitry Andric return DAG.getNode(LoongArchISD::VREPLVE, DL, N->getValueType(0), 30345f757f3fSDimitry Andric N->getOperand(1), 30355f757f3fSDimitry Andric DAG.getNode(ISD::ANY_EXTEND, DL, Subtarget.getGRLenVT(), 30365f757f3fSDimitry Andric N->getOperand(2))); 30375f757f3fSDimitry Andric } 30385f757f3fSDimitry Andric return SDValue(); 30395f757f3fSDimitry Andric } 30405f757f3fSDimitry Andric 304181ad6265SDimitry Andric SDValue LoongArchTargetLowering::PerformDAGCombine(SDNode *N, 304281ad6265SDimitry Andric DAGCombinerInfo &DCI) const { 304381ad6265SDimitry Andric SelectionDAG &DAG = DCI.DAG; 304481ad6265SDimitry Andric switch (N->getOpcode()) { 304581ad6265SDimitry Andric default: 304681ad6265SDimitry Andric break; 304781ad6265SDimitry Andric case ISD::AND: 304881ad6265SDimitry Andric return performANDCombine(N, DAG, DCI, Subtarget); 3049753f127fSDimitry Andric case ISD::OR: 3050753f127fSDimitry Andric return performORCombine(N, DAG, DCI, Subtarget); 305181ad6265SDimitry Andric case ISD::SRL: 305281ad6265SDimitry Andric return performSRLCombine(N, DAG, DCI, Subtarget); 3053bdd1243dSDimitry Andric case LoongArchISD::BITREV_W: 3054bdd1243dSDimitry Andric return performBITREV_WCombine(N, DAG, DCI, Subtarget); 30555f757f3fSDimitry Andric case ISD::INTRINSIC_WO_CHAIN: 30565f757f3fSDimitry Andric return performINTRINSIC_WO_CHAINCombine(N, DAG, DCI, Subtarget); 305781ad6265SDimitry Andric } 305881ad6265SDimitry Andric return SDValue(); 305981ad6265SDimitry Andric } 306081ad6265SDimitry Andric 3061753f127fSDimitry Andric static MachineBasicBlock *insertDivByZeroTrap(MachineInstr &MI, 3062bdd1243dSDimitry Andric MachineBasicBlock *MBB) { 3063753f127fSDimitry Andric if (!ZeroDivCheck) 3064bdd1243dSDimitry Andric return MBB; 3065753f127fSDimitry Andric 3066753f127fSDimitry Andric // Build instructions: 3067bdd1243dSDimitry Andric // MBB: 3068753f127fSDimitry Andric // div(or mod) $dst, $dividend, $divisor 3069bdd1243dSDimitry Andric // bnez $divisor, SinkMBB 3070bdd1243dSDimitry Andric // BreakMBB: 3071bdd1243dSDimitry Andric // break 7 // BRK_DIVZERO 3072bdd1243dSDimitry Andric // SinkMBB: 3073753f127fSDimitry Andric // fallthrough 3074bdd1243dSDimitry Andric const BasicBlock *LLVM_BB = MBB->getBasicBlock(); 3075bdd1243dSDimitry Andric MachineFunction::iterator It = ++MBB->getIterator(); 3076bdd1243dSDimitry Andric MachineFunction *MF = MBB->getParent(); 3077bdd1243dSDimitry Andric auto BreakMBB = MF->CreateMachineBasicBlock(LLVM_BB); 3078bdd1243dSDimitry Andric auto SinkMBB = MF->CreateMachineBasicBlock(LLVM_BB); 3079bdd1243dSDimitry Andric MF->insert(It, BreakMBB); 3080bdd1243dSDimitry Andric MF->insert(It, SinkMBB); 3081bdd1243dSDimitry Andric 3082bdd1243dSDimitry Andric // Transfer the remainder of MBB and its successor edges to SinkMBB. 3083bdd1243dSDimitry Andric SinkMBB->splice(SinkMBB->end(), MBB, std::next(MI.getIterator()), MBB->end()); 3084bdd1243dSDimitry Andric SinkMBB->transferSuccessorsAndUpdatePHIs(MBB); 3085bdd1243dSDimitry Andric 3086bdd1243dSDimitry Andric const TargetInstrInfo &TII = *MF->getSubtarget().getInstrInfo(); 3087bdd1243dSDimitry Andric DebugLoc DL = MI.getDebugLoc(); 3088753f127fSDimitry Andric MachineOperand &Divisor = MI.getOperand(2); 3089bdd1243dSDimitry Andric Register DivisorReg = Divisor.getReg(); 3090753f127fSDimitry Andric 3091bdd1243dSDimitry Andric // MBB: 3092bdd1243dSDimitry Andric BuildMI(MBB, DL, TII.get(LoongArch::BNEZ)) 3093bdd1243dSDimitry Andric .addReg(DivisorReg, getKillRegState(Divisor.isKill())) 3094bdd1243dSDimitry Andric .addMBB(SinkMBB); 3095bdd1243dSDimitry Andric MBB->addSuccessor(BreakMBB); 3096bdd1243dSDimitry Andric MBB->addSuccessor(SinkMBB); 3097753f127fSDimitry Andric 3098bdd1243dSDimitry Andric // BreakMBB: 3099753f127fSDimitry Andric // See linux header file arch/loongarch/include/uapi/asm/break.h for the 3100753f127fSDimitry Andric // definition of BRK_DIVZERO. 3101bdd1243dSDimitry Andric BuildMI(BreakMBB, DL, TII.get(LoongArch::BREAK)).addImm(7 /*BRK_DIVZERO*/); 3102bdd1243dSDimitry Andric BreakMBB->addSuccessor(SinkMBB); 3103753f127fSDimitry Andric 3104753f127fSDimitry Andric // Clear Divisor's kill flag. 3105753f127fSDimitry Andric Divisor.setIsKill(false); 3106753f127fSDimitry Andric 3107bdd1243dSDimitry Andric return SinkMBB; 3108753f127fSDimitry Andric } 3109753f127fSDimitry Andric 31105f757f3fSDimitry Andric static MachineBasicBlock * 31115f757f3fSDimitry Andric emitVecCondBranchPseudo(MachineInstr &MI, MachineBasicBlock *BB, 31125f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget) { 31135f757f3fSDimitry Andric unsigned CondOpc; 31145f757f3fSDimitry Andric switch (MI.getOpcode()) { 31155f757f3fSDimitry Andric default: 31165f757f3fSDimitry Andric llvm_unreachable("Unexpected opcode"); 31175f757f3fSDimitry Andric case LoongArch::PseudoVBZ: 31185f757f3fSDimitry Andric CondOpc = LoongArch::VSETEQZ_V; 31195f757f3fSDimitry Andric break; 31205f757f3fSDimitry Andric case LoongArch::PseudoVBZ_B: 31215f757f3fSDimitry Andric CondOpc = LoongArch::VSETANYEQZ_B; 31225f757f3fSDimitry Andric break; 31235f757f3fSDimitry Andric case LoongArch::PseudoVBZ_H: 31245f757f3fSDimitry Andric CondOpc = LoongArch::VSETANYEQZ_H; 31255f757f3fSDimitry Andric break; 31265f757f3fSDimitry Andric case LoongArch::PseudoVBZ_W: 31275f757f3fSDimitry Andric CondOpc = LoongArch::VSETANYEQZ_W; 31285f757f3fSDimitry Andric break; 31295f757f3fSDimitry Andric case LoongArch::PseudoVBZ_D: 31305f757f3fSDimitry Andric CondOpc = LoongArch::VSETANYEQZ_D; 31315f757f3fSDimitry Andric break; 31325f757f3fSDimitry Andric case LoongArch::PseudoVBNZ: 31335f757f3fSDimitry Andric CondOpc = LoongArch::VSETNEZ_V; 31345f757f3fSDimitry Andric break; 31355f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_B: 31365f757f3fSDimitry Andric CondOpc = LoongArch::VSETALLNEZ_B; 31375f757f3fSDimitry Andric break; 31385f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_H: 31395f757f3fSDimitry Andric CondOpc = LoongArch::VSETALLNEZ_H; 31405f757f3fSDimitry Andric break; 31415f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_W: 31425f757f3fSDimitry Andric CondOpc = LoongArch::VSETALLNEZ_W; 31435f757f3fSDimitry Andric break; 31445f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_D: 31455f757f3fSDimitry Andric CondOpc = LoongArch::VSETALLNEZ_D; 31465f757f3fSDimitry Andric break; 31475f757f3fSDimitry Andric case LoongArch::PseudoXVBZ: 31485f757f3fSDimitry Andric CondOpc = LoongArch::XVSETEQZ_V; 31495f757f3fSDimitry Andric break; 31505f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_B: 31515f757f3fSDimitry Andric CondOpc = LoongArch::XVSETANYEQZ_B; 31525f757f3fSDimitry Andric break; 31535f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_H: 31545f757f3fSDimitry Andric CondOpc = LoongArch::XVSETANYEQZ_H; 31555f757f3fSDimitry Andric break; 31565f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_W: 31575f757f3fSDimitry Andric CondOpc = LoongArch::XVSETANYEQZ_W; 31585f757f3fSDimitry Andric break; 31595f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_D: 31605f757f3fSDimitry Andric CondOpc = LoongArch::XVSETANYEQZ_D; 31615f757f3fSDimitry Andric break; 31625f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ: 31635f757f3fSDimitry Andric CondOpc = LoongArch::XVSETNEZ_V; 31645f757f3fSDimitry Andric break; 31655f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_B: 31665f757f3fSDimitry Andric CondOpc = LoongArch::XVSETALLNEZ_B; 31675f757f3fSDimitry Andric break; 31685f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_H: 31695f757f3fSDimitry Andric CondOpc = LoongArch::XVSETALLNEZ_H; 31705f757f3fSDimitry Andric break; 31715f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_W: 31725f757f3fSDimitry Andric CondOpc = LoongArch::XVSETALLNEZ_W; 31735f757f3fSDimitry Andric break; 31745f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_D: 31755f757f3fSDimitry Andric CondOpc = LoongArch::XVSETALLNEZ_D; 31765f757f3fSDimitry Andric break; 31775f757f3fSDimitry Andric } 31785f757f3fSDimitry Andric 31795f757f3fSDimitry Andric const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 31805f757f3fSDimitry Andric const BasicBlock *LLVM_BB = BB->getBasicBlock(); 31815f757f3fSDimitry Andric DebugLoc DL = MI.getDebugLoc(); 31825f757f3fSDimitry Andric MachineRegisterInfo &MRI = BB->getParent()->getRegInfo(); 31835f757f3fSDimitry Andric MachineFunction::iterator It = ++BB->getIterator(); 31845f757f3fSDimitry Andric 31855f757f3fSDimitry Andric MachineFunction *F = BB->getParent(); 31865f757f3fSDimitry Andric MachineBasicBlock *FalseBB = F->CreateMachineBasicBlock(LLVM_BB); 31875f757f3fSDimitry Andric MachineBasicBlock *TrueBB = F->CreateMachineBasicBlock(LLVM_BB); 31885f757f3fSDimitry Andric MachineBasicBlock *SinkBB = F->CreateMachineBasicBlock(LLVM_BB); 31895f757f3fSDimitry Andric 31905f757f3fSDimitry Andric F->insert(It, FalseBB); 31915f757f3fSDimitry Andric F->insert(It, TrueBB); 31925f757f3fSDimitry Andric F->insert(It, SinkBB); 31935f757f3fSDimitry Andric 31945f757f3fSDimitry Andric // Transfer the remainder of MBB and its successor edges to Sink. 31955f757f3fSDimitry Andric SinkBB->splice(SinkBB->end(), BB, std::next(MI.getIterator()), BB->end()); 31965f757f3fSDimitry Andric SinkBB->transferSuccessorsAndUpdatePHIs(BB); 31975f757f3fSDimitry Andric 31985f757f3fSDimitry Andric // Insert the real instruction to BB. 31995f757f3fSDimitry Andric Register FCC = MRI.createVirtualRegister(&LoongArch::CFRRegClass); 32005f757f3fSDimitry Andric BuildMI(BB, DL, TII->get(CondOpc), FCC).addReg(MI.getOperand(1).getReg()); 32015f757f3fSDimitry Andric 32025f757f3fSDimitry Andric // Insert branch. 32035f757f3fSDimitry Andric BuildMI(BB, DL, TII->get(LoongArch::BCNEZ)).addReg(FCC).addMBB(TrueBB); 32045f757f3fSDimitry Andric BB->addSuccessor(FalseBB); 32055f757f3fSDimitry Andric BB->addSuccessor(TrueBB); 32065f757f3fSDimitry Andric 32075f757f3fSDimitry Andric // FalseBB. 32085f757f3fSDimitry Andric Register RD1 = MRI.createVirtualRegister(&LoongArch::GPRRegClass); 32095f757f3fSDimitry Andric BuildMI(FalseBB, DL, TII->get(LoongArch::ADDI_W), RD1) 32105f757f3fSDimitry Andric .addReg(LoongArch::R0) 32115f757f3fSDimitry Andric .addImm(0); 32125f757f3fSDimitry Andric BuildMI(FalseBB, DL, TII->get(LoongArch::PseudoBR)).addMBB(SinkBB); 32135f757f3fSDimitry Andric FalseBB->addSuccessor(SinkBB); 32145f757f3fSDimitry Andric 32155f757f3fSDimitry Andric // TrueBB. 32165f757f3fSDimitry Andric Register RD2 = MRI.createVirtualRegister(&LoongArch::GPRRegClass); 32175f757f3fSDimitry Andric BuildMI(TrueBB, DL, TII->get(LoongArch::ADDI_W), RD2) 32185f757f3fSDimitry Andric .addReg(LoongArch::R0) 32195f757f3fSDimitry Andric .addImm(1); 32205f757f3fSDimitry Andric TrueBB->addSuccessor(SinkBB); 32215f757f3fSDimitry Andric 32225f757f3fSDimitry Andric // SinkBB: merge the results. 32235f757f3fSDimitry Andric BuildMI(*SinkBB, SinkBB->begin(), DL, TII->get(LoongArch::PHI), 32245f757f3fSDimitry Andric MI.getOperand(0).getReg()) 32255f757f3fSDimitry Andric .addReg(RD1) 32265f757f3fSDimitry Andric .addMBB(FalseBB) 32275f757f3fSDimitry Andric .addReg(RD2) 32285f757f3fSDimitry Andric .addMBB(TrueBB); 32295f757f3fSDimitry Andric 32305f757f3fSDimitry Andric // The pseudo instruction is gone now. 32315f757f3fSDimitry Andric MI.eraseFromParent(); 32325f757f3fSDimitry Andric return SinkBB; 32335f757f3fSDimitry Andric } 32345f757f3fSDimitry Andric 32355f757f3fSDimitry Andric static MachineBasicBlock * 32365f757f3fSDimitry Andric emitPseudoXVINSGR2VR(MachineInstr &MI, MachineBasicBlock *BB, 32375f757f3fSDimitry Andric const LoongArchSubtarget &Subtarget) { 32385f757f3fSDimitry Andric unsigned InsOp; 32395f757f3fSDimitry Andric unsigned HalfSize; 32405f757f3fSDimitry Andric switch (MI.getOpcode()) { 32415f757f3fSDimitry Andric default: 32425f757f3fSDimitry Andric llvm_unreachable("Unexpected opcode"); 32435f757f3fSDimitry Andric case LoongArch::PseudoXVINSGR2VR_B: 32445f757f3fSDimitry Andric HalfSize = 16; 32455f757f3fSDimitry Andric InsOp = LoongArch::VINSGR2VR_B; 32465f757f3fSDimitry Andric break; 32475f757f3fSDimitry Andric case LoongArch::PseudoXVINSGR2VR_H: 32485f757f3fSDimitry Andric HalfSize = 8; 32495f757f3fSDimitry Andric InsOp = LoongArch::VINSGR2VR_H; 32505f757f3fSDimitry Andric break; 32515f757f3fSDimitry Andric } 32525f757f3fSDimitry Andric const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 32535f757f3fSDimitry Andric const TargetRegisterClass *RC = &LoongArch::LASX256RegClass; 32545f757f3fSDimitry Andric const TargetRegisterClass *SubRC = &LoongArch::LSX128RegClass; 32555f757f3fSDimitry Andric DebugLoc DL = MI.getDebugLoc(); 32565f757f3fSDimitry Andric MachineRegisterInfo &MRI = BB->getParent()->getRegInfo(); 32575f757f3fSDimitry Andric // XDst = vector_insert XSrc, Elt, Idx 32585f757f3fSDimitry Andric Register XDst = MI.getOperand(0).getReg(); 32595f757f3fSDimitry Andric Register XSrc = MI.getOperand(1).getReg(); 32605f757f3fSDimitry Andric Register Elt = MI.getOperand(2).getReg(); 32615f757f3fSDimitry Andric unsigned Idx = MI.getOperand(3).getImm(); 32625f757f3fSDimitry Andric 32635f757f3fSDimitry Andric Register ScratchReg1 = XSrc; 32645f757f3fSDimitry Andric if (Idx >= HalfSize) { 32655f757f3fSDimitry Andric ScratchReg1 = MRI.createVirtualRegister(RC); 32665f757f3fSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::XVPERMI_Q), ScratchReg1) 32675f757f3fSDimitry Andric .addReg(XSrc) 32685f757f3fSDimitry Andric .addReg(XSrc) 32695f757f3fSDimitry Andric .addImm(1); 32705f757f3fSDimitry Andric } 32715f757f3fSDimitry Andric 32725f757f3fSDimitry Andric Register ScratchSubReg1 = MRI.createVirtualRegister(SubRC); 32735f757f3fSDimitry Andric Register ScratchSubReg2 = MRI.createVirtualRegister(SubRC); 32745f757f3fSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::COPY), ScratchSubReg1) 32755f757f3fSDimitry Andric .addReg(ScratchReg1, 0, LoongArch::sub_128); 32765f757f3fSDimitry Andric BuildMI(*BB, MI, DL, TII->get(InsOp), ScratchSubReg2) 32775f757f3fSDimitry Andric .addReg(ScratchSubReg1) 32785f757f3fSDimitry Andric .addReg(Elt) 32795f757f3fSDimitry Andric .addImm(Idx >= HalfSize ? Idx - HalfSize : Idx); 32805f757f3fSDimitry Andric 32815f757f3fSDimitry Andric Register ScratchReg2 = XDst; 32825f757f3fSDimitry Andric if (Idx >= HalfSize) 32835f757f3fSDimitry Andric ScratchReg2 = MRI.createVirtualRegister(RC); 32845f757f3fSDimitry Andric 32855f757f3fSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::SUBREG_TO_REG), ScratchReg2) 32865f757f3fSDimitry Andric .addImm(0) 32875f757f3fSDimitry Andric .addReg(ScratchSubReg2) 32885f757f3fSDimitry Andric .addImm(LoongArch::sub_128); 32895f757f3fSDimitry Andric 32905f757f3fSDimitry Andric if (Idx >= HalfSize) 32915f757f3fSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::XVPERMI_Q), XDst) 32925f757f3fSDimitry Andric .addReg(XSrc) 32935f757f3fSDimitry Andric .addReg(ScratchReg2) 32945f757f3fSDimitry Andric .addImm(2); 32955f757f3fSDimitry Andric 32965f757f3fSDimitry Andric MI.eraseFromParent(); 32975f757f3fSDimitry Andric return BB; 32985f757f3fSDimitry Andric } 32995f757f3fSDimitry Andric 3300753f127fSDimitry Andric MachineBasicBlock *LoongArchTargetLowering::EmitInstrWithCustomInserter( 3301753f127fSDimitry Andric MachineInstr &MI, MachineBasicBlock *BB) const { 3302bdd1243dSDimitry Andric const TargetInstrInfo *TII = Subtarget.getInstrInfo(); 3303bdd1243dSDimitry Andric DebugLoc DL = MI.getDebugLoc(); 3304753f127fSDimitry Andric 3305753f127fSDimitry Andric switch (MI.getOpcode()) { 3306753f127fSDimitry Andric default: 3307753f127fSDimitry Andric llvm_unreachable("Unexpected instr type to insert"); 3308753f127fSDimitry Andric case LoongArch::DIV_W: 3309753f127fSDimitry Andric case LoongArch::DIV_WU: 3310753f127fSDimitry Andric case LoongArch::MOD_W: 3311753f127fSDimitry Andric case LoongArch::MOD_WU: 3312753f127fSDimitry Andric case LoongArch::DIV_D: 3313753f127fSDimitry Andric case LoongArch::DIV_DU: 3314753f127fSDimitry Andric case LoongArch::MOD_D: 3315753f127fSDimitry Andric case LoongArch::MOD_DU: 3316bdd1243dSDimitry Andric return insertDivByZeroTrap(MI, BB); 3317753f127fSDimitry Andric break; 3318bdd1243dSDimitry Andric case LoongArch::WRFCSR: { 3319bdd1243dSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::MOVGR2FCSR), 3320bdd1243dSDimitry Andric LoongArch::FCSR0 + MI.getOperand(0).getImm()) 3321bdd1243dSDimitry Andric .addReg(MI.getOperand(1).getReg()); 3322bdd1243dSDimitry Andric MI.eraseFromParent(); 3323bdd1243dSDimitry Andric return BB; 3324bdd1243dSDimitry Andric } 3325bdd1243dSDimitry Andric case LoongArch::RDFCSR: { 3326bdd1243dSDimitry Andric MachineInstr *ReadFCSR = 3327bdd1243dSDimitry Andric BuildMI(*BB, MI, DL, TII->get(LoongArch::MOVFCSR2GR), 3328bdd1243dSDimitry Andric MI.getOperand(0).getReg()) 3329bdd1243dSDimitry Andric .addReg(LoongArch::FCSR0 + MI.getOperand(1).getImm()); 3330bdd1243dSDimitry Andric ReadFCSR->getOperand(1).setIsUndef(); 3331bdd1243dSDimitry Andric MI.eraseFromParent(); 3332bdd1243dSDimitry Andric return BB; 3333bdd1243dSDimitry Andric } 33345f757f3fSDimitry Andric case LoongArch::PseudoVBZ: 33355f757f3fSDimitry Andric case LoongArch::PseudoVBZ_B: 33365f757f3fSDimitry Andric case LoongArch::PseudoVBZ_H: 33375f757f3fSDimitry Andric case LoongArch::PseudoVBZ_W: 33385f757f3fSDimitry Andric case LoongArch::PseudoVBZ_D: 33395f757f3fSDimitry Andric case LoongArch::PseudoVBNZ: 33405f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_B: 33415f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_H: 33425f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_W: 33435f757f3fSDimitry Andric case LoongArch::PseudoVBNZ_D: 33445f757f3fSDimitry Andric case LoongArch::PseudoXVBZ: 33455f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_B: 33465f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_H: 33475f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_W: 33485f757f3fSDimitry Andric case LoongArch::PseudoXVBZ_D: 33495f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ: 33505f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_B: 33515f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_H: 33525f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_W: 33535f757f3fSDimitry Andric case LoongArch::PseudoXVBNZ_D: 33545f757f3fSDimitry Andric return emitVecCondBranchPseudo(MI, BB, Subtarget); 33555f757f3fSDimitry Andric case LoongArch::PseudoXVINSGR2VR_B: 33565f757f3fSDimitry Andric case LoongArch::PseudoXVINSGR2VR_H: 33575f757f3fSDimitry Andric return emitPseudoXVINSGR2VR(MI, BB, Subtarget); 3358753f127fSDimitry Andric } 3359753f127fSDimitry Andric } 3360753f127fSDimitry Andric 336106c3fb27SDimitry Andric bool LoongArchTargetLowering::allowsMisalignedMemoryAccesses( 336206c3fb27SDimitry Andric EVT VT, unsigned AddrSpace, Align Alignment, MachineMemOperand::Flags Flags, 336306c3fb27SDimitry Andric unsigned *Fast) const { 336406c3fb27SDimitry Andric if (!Subtarget.hasUAL()) 336506c3fb27SDimitry Andric return false; 336606c3fb27SDimitry Andric 336706c3fb27SDimitry Andric // TODO: set reasonable speed number. 336806c3fb27SDimitry Andric if (Fast) 336906c3fb27SDimitry Andric *Fast = 1; 337006c3fb27SDimitry Andric return true; 337106c3fb27SDimitry Andric } 337206c3fb27SDimitry Andric 337381ad6265SDimitry Andric const char *LoongArchTargetLowering::getTargetNodeName(unsigned Opcode) const { 337481ad6265SDimitry Andric switch ((LoongArchISD::NodeType)Opcode) { 337581ad6265SDimitry Andric case LoongArchISD::FIRST_NUMBER: 337681ad6265SDimitry Andric break; 337781ad6265SDimitry Andric 337881ad6265SDimitry Andric #define NODE_NAME_CASE(node) \ 337981ad6265SDimitry Andric case LoongArchISD::node: \ 338081ad6265SDimitry Andric return "LoongArchISD::" #node; 338181ad6265SDimitry Andric 338281ad6265SDimitry Andric // TODO: Add more target-dependent nodes later. 3383753f127fSDimitry Andric NODE_NAME_CASE(CALL) 338481ad6265SDimitry Andric NODE_NAME_CASE(RET) 3385bdd1243dSDimitry Andric NODE_NAME_CASE(TAIL) 338681ad6265SDimitry Andric NODE_NAME_CASE(SLL_W) 338781ad6265SDimitry Andric NODE_NAME_CASE(SRA_W) 338881ad6265SDimitry Andric NODE_NAME_CASE(SRL_W) 3389753f127fSDimitry Andric NODE_NAME_CASE(BSTRINS) 339081ad6265SDimitry Andric NODE_NAME_CASE(BSTRPICK) 3391753f127fSDimitry Andric NODE_NAME_CASE(MOVGR2FR_W_LA64) 3392753f127fSDimitry Andric NODE_NAME_CASE(MOVFR2GR_S_LA64) 3393753f127fSDimitry Andric NODE_NAME_CASE(FTINT) 3394bdd1243dSDimitry Andric NODE_NAME_CASE(REVB_2H) 3395bdd1243dSDimitry Andric NODE_NAME_CASE(REVB_2W) 3396bdd1243dSDimitry Andric NODE_NAME_CASE(BITREV_4B) 3397bdd1243dSDimitry Andric NODE_NAME_CASE(BITREV_W) 3398bdd1243dSDimitry Andric NODE_NAME_CASE(ROTR_W) 3399bdd1243dSDimitry Andric NODE_NAME_CASE(ROTL_W) 3400bdd1243dSDimitry Andric NODE_NAME_CASE(CLZ_W) 3401bdd1243dSDimitry Andric NODE_NAME_CASE(CTZ_W) 3402bdd1243dSDimitry Andric NODE_NAME_CASE(DBAR) 3403bdd1243dSDimitry Andric NODE_NAME_CASE(IBAR) 3404bdd1243dSDimitry Andric NODE_NAME_CASE(BREAK) 3405bdd1243dSDimitry Andric NODE_NAME_CASE(SYSCALL) 3406bdd1243dSDimitry Andric NODE_NAME_CASE(CRC_W_B_W) 3407bdd1243dSDimitry Andric NODE_NAME_CASE(CRC_W_H_W) 3408bdd1243dSDimitry Andric NODE_NAME_CASE(CRC_W_W_W) 3409bdd1243dSDimitry Andric NODE_NAME_CASE(CRC_W_D_W) 3410bdd1243dSDimitry Andric NODE_NAME_CASE(CRCC_W_B_W) 3411bdd1243dSDimitry Andric NODE_NAME_CASE(CRCC_W_H_W) 3412bdd1243dSDimitry Andric NODE_NAME_CASE(CRCC_W_W_W) 3413bdd1243dSDimitry Andric NODE_NAME_CASE(CRCC_W_D_W) 3414bdd1243dSDimitry Andric NODE_NAME_CASE(CSRRD) 3415bdd1243dSDimitry Andric NODE_NAME_CASE(CSRWR) 3416bdd1243dSDimitry Andric NODE_NAME_CASE(CSRXCHG) 3417bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRRD_B) 3418bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRRD_H) 3419bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRRD_W) 3420bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRRD_D) 3421bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRWR_B) 3422bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRWR_H) 3423bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRWR_W) 3424bdd1243dSDimitry Andric NODE_NAME_CASE(IOCSRWR_D) 3425bdd1243dSDimitry Andric NODE_NAME_CASE(CPUCFG) 3426bdd1243dSDimitry Andric NODE_NAME_CASE(MOVGR2FCSR) 3427bdd1243dSDimitry Andric NODE_NAME_CASE(MOVFCSR2GR) 3428bdd1243dSDimitry Andric NODE_NAME_CASE(CACOP_D) 3429bdd1243dSDimitry Andric NODE_NAME_CASE(CACOP_W) 34305f757f3fSDimitry Andric NODE_NAME_CASE(VPICK_SEXT_ELT) 34315f757f3fSDimitry Andric NODE_NAME_CASE(VPICK_ZEXT_ELT) 34325f757f3fSDimitry Andric NODE_NAME_CASE(VREPLVE) 34335f757f3fSDimitry Andric NODE_NAME_CASE(VALL_ZERO) 34345f757f3fSDimitry Andric NODE_NAME_CASE(VANY_ZERO) 34355f757f3fSDimitry Andric NODE_NAME_CASE(VALL_NONZERO) 34365f757f3fSDimitry Andric NODE_NAME_CASE(VANY_NONZERO) 343781ad6265SDimitry Andric } 343881ad6265SDimitry Andric #undef NODE_NAME_CASE 343981ad6265SDimitry Andric return nullptr; 344081ad6265SDimitry Andric } 344181ad6265SDimitry Andric 344281ad6265SDimitry Andric //===----------------------------------------------------------------------===// 344381ad6265SDimitry Andric // Calling Convention Implementation 344481ad6265SDimitry Andric //===----------------------------------------------------------------------===// 3445bdd1243dSDimitry Andric 3446bdd1243dSDimitry Andric // Eight general-purpose registers a0-a7 used for passing integer arguments, 3447bdd1243dSDimitry Andric // with a0-a1 reused to return values. Generally, the GPRs are used to pass 3448bdd1243dSDimitry Andric // fixed-point arguments, and floating-point arguments when no FPR is available 3449bdd1243dSDimitry Andric // or with soft float ABI. 345081ad6265SDimitry Andric const MCPhysReg ArgGPRs[] = {LoongArch::R4, LoongArch::R5, LoongArch::R6, 345181ad6265SDimitry Andric LoongArch::R7, LoongArch::R8, LoongArch::R9, 345281ad6265SDimitry Andric LoongArch::R10, LoongArch::R11}; 3453bdd1243dSDimitry Andric // Eight floating-point registers fa0-fa7 used for passing floating-point 3454bdd1243dSDimitry Andric // arguments, and fa0-fa1 are also used to return values. 345581ad6265SDimitry Andric const MCPhysReg ArgFPR32s[] = {LoongArch::F0, LoongArch::F1, LoongArch::F2, 345681ad6265SDimitry Andric LoongArch::F3, LoongArch::F4, LoongArch::F5, 345781ad6265SDimitry Andric LoongArch::F6, LoongArch::F7}; 3458bdd1243dSDimitry Andric // FPR32 and FPR64 alias each other. 345981ad6265SDimitry Andric const MCPhysReg ArgFPR64s[] = { 346081ad6265SDimitry Andric LoongArch::F0_64, LoongArch::F1_64, LoongArch::F2_64, LoongArch::F3_64, 346181ad6265SDimitry Andric LoongArch::F4_64, LoongArch::F5_64, LoongArch::F6_64, LoongArch::F7_64}; 346281ad6265SDimitry Andric 34635f757f3fSDimitry Andric const MCPhysReg ArgVRs[] = {LoongArch::VR0, LoongArch::VR1, LoongArch::VR2, 34645f757f3fSDimitry Andric LoongArch::VR3, LoongArch::VR4, LoongArch::VR5, 34655f757f3fSDimitry Andric LoongArch::VR6, LoongArch::VR7}; 34665f757f3fSDimitry Andric 34675f757f3fSDimitry Andric const MCPhysReg ArgXRs[] = {LoongArch::XR0, LoongArch::XR1, LoongArch::XR2, 34685f757f3fSDimitry Andric LoongArch::XR3, LoongArch::XR4, LoongArch::XR5, 34695f757f3fSDimitry Andric LoongArch::XR6, LoongArch::XR7}; 34705f757f3fSDimitry Andric 3471bdd1243dSDimitry Andric // Pass a 2*GRLen argument that has been split into two GRLen values through 3472bdd1243dSDimitry Andric // registers or the stack as necessary. 3473bdd1243dSDimitry Andric static bool CC_LoongArchAssign2GRLen(unsigned GRLen, CCState &State, 3474bdd1243dSDimitry Andric CCValAssign VA1, ISD::ArgFlagsTy ArgFlags1, 3475bdd1243dSDimitry Andric unsigned ValNo2, MVT ValVT2, MVT LocVT2, 3476bdd1243dSDimitry Andric ISD::ArgFlagsTy ArgFlags2) { 3477bdd1243dSDimitry Andric unsigned GRLenInBytes = GRLen / 8; 3478bdd1243dSDimitry Andric if (Register Reg = State.AllocateReg(ArgGPRs)) { 3479bdd1243dSDimitry Andric // At least one half can be passed via register. 3480bdd1243dSDimitry Andric State.addLoc(CCValAssign::getReg(VA1.getValNo(), VA1.getValVT(), Reg, 3481bdd1243dSDimitry Andric VA1.getLocVT(), CCValAssign::Full)); 3482bdd1243dSDimitry Andric } else { 3483bdd1243dSDimitry Andric // Both halves must be passed on the stack, with proper alignment. 3484bdd1243dSDimitry Andric Align StackAlign = 3485bdd1243dSDimitry Andric std::max(Align(GRLenInBytes), ArgFlags1.getNonZeroOrigAlign()); 3486bdd1243dSDimitry Andric State.addLoc( 3487bdd1243dSDimitry Andric CCValAssign::getMem(VA1.getValNo(), VA1.getValVT(), 3488bdd1243dSDimitry Andric State.AllocateStack(GRLenInBytes, StackAlign), 3489bdd1243dSDimitry Andric VA1.getLocVT(), CCValAssign::Full)); 3490bdd1243dSDimitry Andric State.addLoc(CCValAssign::getMem( 3491bdd1243dSDimitry Andric ValNo2, ValVT2, State.AllocateStack(GRLenInBytes, Align(GRLenInBytes)), 3492bdd1243dSDimitry Andric LocVT2, CCValAssign::Full)); 3493bdd1243dSDimitry Andric return false; 3494bdd1243dSDimitry Andric } 3495bdd1243dSDimitry Andric if (Register Reg = State.AllocateReg(ArgGPRs)) { 3496bdd1243dSDimitry Andric // The second half can also be passed via register. 3497bdd1243dSDimitry Andric State.addLoc( 3498bdd1243dSDimitry Andric CCValAssign::getReg(ValNo2, ValVT2, Reg, LocVT2, CCValAssign::Full)); 3499bdd1243dSDimitry Andric } else { 3500bdd1243dSDimitry Andric // The second half is passed via the stack, without additional alignment. 3501bdd1243dSDimitry Andric State.addLoc(CCValAssign::getMem( 3502bdd1243dSDimitry Andric ValNo2, ValVT2, State.AllocateStack(GRLenInBytes, Align(GRLenInBytes)), 3503bdd1243dSDimitry Andric LocVT2, CCValAssign::Full)); 3504bdd1243dSDimitry Andric } 350581ad6265SDimitry Andric return false; 350681ad6265SDimitry Andric } 350781ad6265SDimitry Andric 3508bdd1243dSDimitry Andric // Implements the LoongArch calling convention. Returns true upon failure. 3509bdd1243dSDimitry Andric static bool CC_LoongArch(const DataLayout &DL, LoongArchABI::ABI ABI, 3510bdd1243dSDimitry Andric unsigned ValNo, MVT ValVT, 3511bdd1243dSDimitry Andric CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, 3512bdd1243dSDimitry Andric CCState &State, bool IsFixed, bool IsRet, 3513bdd1243dSDimitry Andric Type *OrigTy) { 3514bdd1243dSDimitry Andric unsigned GRLen = DL.getLargestLegalIntTypeSizeInBits(); 3515bdd1243dSDimitry Andric assert((GRLen == 32 || GRLen == 64) && "Unspport GRLen"); 3516bdd1243dSDimitry Andric MVT GRLenVT = GRLen == 32 ? MVT::i32 : MVT::i64; 3517bdd1243dSDimitry Andric MVT LocVT = ValVT; 3518bdd1243dSDimitry Andric 3519bdd1243dSDimitry Andric // Any return value split into more than two values can't be returned 3520bdd1243dSDimitry Andric // directly. 3521bdd1243dSDimitry Andric if (IsRet && ValNo > 1) 352281ad6265SDimitry Andric return true; 3523bdd1243dSDimitry Andric 3524bdd1243dSDimitry Andric // If passing a variadic argument, or if no FPR is available. 3525bdd1243dSDimitry Andric bool UseGPRForFloat = true; 3526bdd1243dSDimitry Andric 3527bdd1243dSDimitry Andric switch (ABI) { 3528bdd1243dSDimitry Andric default: 3529bdd1243dSDimitry Andric llvm_unreachable("Unexpected ABI"); 3530bdd1243dSDimitry Andric case LoongArchABI::ABI_ILP32S: 3531bdd1243dSDimitry Andric case LoongArchABI::ABI_ILP32F: 3532bdd1243dSDimitry Andric case LoongArchABI::ABI_LP64F: 3533bdd1243dSDimitry Andric report_fatal_error("Unimplemented ABI"); 3534bdd1243dSDimitry Andric break; 3535bdd1243dSDimitry Andric case LoongArchABI::ABI_ILP32D: 3536bdd1243dSDimitry Andric case LoongArchABI::ABI_LP64D: 3537bdd1243dSDimitry Andric UseGPRForFloat = !IsFixed; 3538bdd1243dSDimitry Andric break; 353906c3fb27SDimitry Andric case LoongArchABI::ABI_LP64S: 354006c3fb27SDimitry Andric break; 3541bdd1243dSDimitry Andric } 3542bdd1243dSDimitry Andric 3543bdd1243dSDimitry Andric // FPR32 and FPR64 alias each other. 3544bdd1243dSDimitry Andric if (State.getFirstUnallocated(ArgFPR32s) == std::size(ArgFPR32s)) 3545bdd1243dSDimitry Andric UseGPRForFloat = true; 3546bdd1243dSDimitry Andric 3547bdd1243dSDimitry Andric if (UseGPRForFloat && ValVT == MVT::f32) { 3548bdd1243dSDimitry Andric LocVT = GRLenVT; 3549bdd1243dSDimitry Andric LocInfo = CCValAssign::BCvt; 3550bdd1243dSDimitry Andric } else if (UseGPRForFloat && GRLen == 64 && ValVT == MVT::f64) { 3551bdd1243dSDimitry Andric LocVT = MVT::i64; 3552bdd1243dSDimitry Andric LocInfo = CCValAssign::BCvt; 3553bdd1243dSDimitry Andric } else if (UseGPRForFloat && GRLen == 32 && ValVT == MVT::f64) { 3554bdd1243dSDimitry Andric // TODO: Handle passing f64 on LA32 with D feature. 3555bdd1243dSDimitry Andric report_fatal_error("Passing f64 with GPR on LA32 is undefined"); 3556bdd1243dSDimitry Andric } 3557bdd1243dSDimitry Andric 3558bdd1243dSDimitry Andric // If this is a variadic argument, the LoongArch calling convention requires 3559bdd1243dSDimitry Andric // that it is assigned an 'even' or 'aligned' register if it has (2*GRLen)/8 3560bdd1243dSDimitry Andric // byte alignment. An aligned register should be used regardless of whether 3561bdd1243dSDimitry Andric // the original argument was split during legalisation or not. The argument 3562bdd1243dSDimitry Andric // will not be passed by registers if the original type is larger than 3563bdd1243dSDimitry Andric // 2*GRLen, so the register alignment rule does not apply. 3564bdd1243dSDimitry Andric unsigned TwoGRLenInBytes = (2 * GRLen) / 8; 3565bdd1243dSDimitry Andric if (!IsFixed && ArgFlags.getNonZeroOrigAlign() == TwoGRLenInBytes && 3566bdd1243dSDimitry Andric DL.getTypeAllocSize(OrigTy) == TwoGRLenInBytes) { 3567bdd1243dSDimitry Andric unsigned RegIdx = State.getFirstUnallocated(ArgGPRs); 3568bdd1243dSDimitry Andric // Skip 'odd' register if necessary. 3569bdd1243dSDimitry Andric if (RegIdx != std::size(ArgGPRs) && RegIdx % 2 == 1) 3570bdd1243dSDimitry Andric State.AllocateReg(ArgGPRs); 3571bdd1243dSDimitry Andric } 3572bdd1243dSDimitry Andric 3573bdd1243dSDimitry Andric SmallVectorImpl<CCValAssign> &PendingLocs = State.getPendingLocs(); 3574bdd1243dSDimitry Andric SmallVectorImpl<ISD::ArgFlagsTy> &PendingArgFlags = 3575bdd1243dSDimitry Andric State.getPendingArgFlags(); 3576bdd1243dSDimitry Andric 3577bdd1243dSDimitry Andric assert(PendingLocs.size() == PendingArgFlags.size() && 3578bdd1243dSDimitry Andric "PendingLocs and PendingArgFlags out of sync"); 3579bdd1243dSDimitry Andric 3580bdd1243dSDimitry Andric // Split arguments might be passed indirectly, so keep track of the pending 3581bdd1243dSDimitry Andric // values. 3582bdd1243dSDimitry Andric if (ValVT.isScalarInteger() && (ArgFlags.isSplit() || !PendingLocs.empty())) { 3583bdd1243dSDimitry Andric LocVT = GRLenVT; 3584bdd1243dSDimitry Andric LocInfo = CCValAssign::Indirect; 3585bdd1243dSDimitry Andric PendingLocs.push_back( 3586bdd1243dSDimitry Andric CCValAssign::getPending(ValNo, ValVT, LocVT, LocInfo)); 3587bdd1243dSDimitry Andric PendingArgFlags.push_back(ArgFlags); 3588bdd1243dSDimitry Andric if (!ArgFlags.isSplitEnd()) { 3589bdd1243dSDimitry Andric return false; 3590bdd1243dSDimitry Andric } 3591bdd1243dSDimitry Andric } 3592bdd1243dSDimitry Andric 3593bdd1243dSDimitry Andric // If the split argument only had two elements, it should be passed directly 3594bdd1243dSDimitry Andric // in registers or on the stack. 3595bdd1243dSDimitry Andric if (ValVT.isScalarInteger() && ArgFlags.isSplitEnd() && 3596bdd1243dSDimitry Andric PendingLocs.size() <= 2) { 3597bdd1243dSDimitry Andric assert(PendingLocs.size() == 2 && "Unexpected PendingLocs.size()"); 3598bdd1243dSDimitry Andric // Apply the normal calling convention rules to the first half of the 3599bdd1243dSDimitry Andric // split argument. 3600bdd1243dSDimitry Andric CCValAssign VA = PendingLocs[0]; 3601bdd1243dSDimitry Andric ISD::ArgFlagsTy AF = PendingArgFlags[0]; 3602bdd1243dSDimitry Andric PendingLocs.clear(); 3603bdd1243dSDimitry Andric PendingArgFlags.clear(); 3604bdd1243dSDimitry Andric return CC_LoongArchAssign2GRLen(GRLen, State, VA, AF, ValNo, ValVT, LocVT, 3605bdd1243dSDimitry Andric ArgFlags); 3606bdd1243dSDimitry Andric } 3607bdd1243dSDimitry Andric 3608bdd1243dSDimitry Andric // Allocate to a register if possible, or else a stack slot. 3609bdd1243dSDimitry Andric Register Reg; 3610bdd1243dSDimitry Andric unsigned StoreSizeBytes = GRLen / 8; 3611bdd1243dSDimitry Andric Align StackAlign = Align(GRLen / 8); 3612bdd1243dSDimitry Andric 3613bdd1243dSDimitry Andric if (ValVT == MVT::f32 && !UseGPRForFloat) 3614bdd1243dSDimitry Andric Reg = State.AllocateReg(ArgFPR32s); 3615bdd1243dSDimitry Andric else if (ValVT == MVT::f64 && !UseGPRForFloat) 3616bdd1243dSDimitry Andric Reg = State.AllocateReg(ArgFPR64s); 36175f757f3fSDimitry Andric else if (ValVT.is128BitVector()) 36185f757f3fSDimitry Andric Reg = State.AllocateReg(ArgVRs); 36195f757f3fSDimitry Andric else if (ValVT.is256BitVector()) 36205f757f3fSDimitry Andric Reg = State.AllocateReg(ArgXRs); 3621bdd1243dSDimitry Andric else 3622bdd1243dSDimitry Andric Reg = State.AllocateReg(ArgGPRs); 3623bdd1243dSDimitry Andric 3624bdd1243dSDimitry Andric unsigned StackOffset = 3625bdd1243dSDimitry Andric Reg ? 0 : State.AllocateStack(StoreSizeBytes, StackAlign); 3626bdd1243dSDimitry Andric 3627bdd1243dSDimitry Andric // If we reach this point and PendingLocs is non-empty, we must be at the 3628bdd1243dSDimitry Andric // end of a split argument that must be passed indirectly. 3629bdd1243dSDimitry Andric if (!PendingLocs.empty()) { 3630bdd1243dSDimitry Andric assert(ArgFlags.isSplitEnd() && "Expected ArgFlags.isSplitEnd()"); 3631bdd1243dSDimitry Andric assert(PendingLocs.size() > 2 && "Unexpected PendingLocs.size()"); 3632bdd1243dSDimitry Andric for (auto &It : PendingLocs) { 3633bdd1243dSDimitry Andric if (Reg) 3634bdd1243dSDimitry Andric It.convertToReg(Reg); 3635bdd1243dSDimitry Andric else 3636bdd1243dSDimitry Andric It.convertToMem(StackOffset); 3637bdd1243dSDimitry Andric State.addLoc(It); 3638bdd1243dSDimitry Andric } 3639bdd1243dSDimitry Andric PendingLocs.clear(); 3640bdd1243dSDimitry Andric PendingArgFlags.clear(); 3641bdd1243dSDimitry Andric return false; 3642bdd1243dSDimitry Andric } 3643bdd1243dSDimitry Andric assert((!UseGPRForFloat || LocVT == GRLenVT) && 3644bdd1243dSDimitry Andric "Expected an GRLenVT at this stage"); 3645bdd1243dSDimitry Andric 3646bdd1243dSDimitry Andric if (Reg) { 3647bdd1243dSDimitry Andric State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 3648bdd1243dSDimitry Andric return false; 3649bdd1243dSDimitry Andric } 3650bdd1243dSDimitry Andric 3651bdd1243dSDimitry Andric // When a floating-point value is passed on the stack, no bit-cast is needed. 3652bdd1243dSDimitry Andric if (ValVT.isFloatingPoint()) { 3653bdd1243dSDimitry Andric LocVT = ValVT; 3654bdd1243dSDimitry Andric LocInfo = CCValAssign::Full; 3655bdd1243dSDimitry Andric } 3656bdd1243dSDimitry Andric 3657bdd1243dSDimitry Andric State.addLoc(CCValAssign::getMem(ValNo, ValVT, StackOffset, LocVT, LocInfo)); 3658bdd1243dSDimitry Andric return false; 365981ad6265SDimitry Andric } 366081ad6265SDimitry Andric 366181ad6265SDimitry Andric void LoongArchTargetLowering::analyzeInputArgs( 3662bdd1243dSDimitry Andric MachineFunction &MF, CCState &CCInfo, 3663bdd1243dSDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, bool IsRet, 366481ad6265SDimitry Andric LoongArchCCAssignFn Fn) const { 3665bdd1243dSDimitry Andric FunctionType *FType = MF.getFunction().getFunctionType(); 366681ad6265SDimitry Andric for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 366781ad6265SDimitry Andric MVT ArgVT = Ins[i].VT; 3668bdd1243dSDimitry Andric Type *ArgTy = nullptr; 3669bdd1243dSDimitry Andric if (IsRet) 3670bdd1243dSDimitry Andric ArgTy = FType->getReturnType(); 3671bdd1243dSDimitry Andric else if (Ins[i].isOrigArg()) 3672bdd1243dSDimitry Andric ArgTy = FType->getParamType(Ins[i].getOrigArgIndex()); 3673bdd1243dSDimitry Andric LoongArchABI::ABI ABI = 3674bdd1243dSDimitry Andric MF.getSubtarget<LoongArchSubtarget>().getTargetABI(); 3675bdd1243dSDimitry Andric if (Fn(MF.getDataLayout(), ABI, i, ArgVT, CCValAssign::Full, Ins[i].Flags, 3676bdd1243dSDimitry Andric CCInfo, /*IsFixed=*/true, IsRet, ArgTy)) { 367706c3fb27SDimitry Andric LLVM_DEBUG(dbgs() << "InputArg #" << i << " has unhandled type " << ArgVT 367806c3fb27SDimitry Andric << '\n'); 367981ad6265SDimitry Andric llvm_unreachable(""); 368081ad6265SDimitry Andric } 368181ad6265SDimitry Andric } 368281ad6265SDimitry Andric } 368381ad6265SDimitry Andric 368481ad6265SDimitry Andric void LoongArchTargetLowering::analyzeOutputArgs( 3685bdd1243dSDimitry Andric MachineFunction &MF, CCState &CCInfo, 3686bdd1243dSDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsRet, 3687bdd1243dSDimitry Andric CallLoweringInfo *CLI, LoongArchCCAssignFn Fn) const { 368881ad6265SDimitry Andric for (unsigned i = 0, e = Outs.size(); i != e; ++i) { 368981ad6265SDimitry Andric MVT ArgVT = Outs[i].VT; 3690bdd1243dSDimitry Andric Type *OrigTy = CLI ? CLI->getArgs()[Outs[i].OrigArgIndex].Ty : nullptr; 3691bdd1243dSDimitry Andric LoongArchABI::ABI ABI = 3692bdd1243dSDimitry Andric MF.getSubtarget<LoongArchSubtarget>().getTargetABI(); 3693bdd1243dSDimitry Andric if (Fn(MF.getDataLayout(), ABI, i, ArgVT, CCValAssign::Full, Outs[i].Flags, 3694bdd1243dSDimitry Andric CCInfo, Outs[i].IsFixed, IsRet, OrigTy)) { 369506c3fb27SDimitry Andric LLVM_DEBUG(dbgs() << "OutputArg #" << i << " has unhandled type " << ArgVT 369606c3fb27SDimitry Andric << "\n"); 369781ad6265SDimitry Andric llvm_unreachable(""); 369881ad6265SDimitry Andric } 369981ad6265SDimitry Andric } 370081ad6265SDimitry Andric } 370181ad6265SDimitry Andric 3702bdd1243dSDimitry Andric // Convert Val to a ValVT. Should not be called for CCValAssign::Indirect 3703bdd1243dSDimitry Andric // values. 3704bdd1243dSDimitry Andric static SDValue convertLocVTToValVT(SelectionDAG &DAG, SDValue Val, 3705bdd1243dSDimitry Andric const CCValAssign &VA, const SDLoc &DL) { 3706bdd1243dSDimitry Andric switch (VA.getLocInfo()) { 3707bdd1243dSDimitry Andric default: 3708bdd1243dSDimitry Andric llvm_unreachable("Unexpected CCValAssign::LocInfo"); 3709bdd1243dSDimitry Andric case CCValAssign::Full: 3710bdd1243dSDimitry Andric case CCValAssign::Indirect: 3711bdd1243dSDimitry Andric break; 3712bdd1243dSDimitry Andric case CCValAssign::BCvt: 3713bdd1243dSDimitry Andric if (VA.getLocVT() == MVT::i64 && VA.getValVT() == MVT::f32) 3714bdd1243dSDimitry Andric Val = DAG.getNode(LoongArchISD::MOVGR2FR_W_LA64, DL, MVT::f32, Val); 3715bdd1243dSDimitry Andric else 3716bdd1243dSDimitry Andric Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val); 3717bdd1243dSDimitry Andric break; 3718bdd1243dSDimitry Andric } 3719bdd1243dSDimitry Andric return Val; 3720bdd1243dSDimitry Andric } 3721bdd1243dSDimitry Andric 372281ad6265SDimitry Andric static SDValue unpackFromRegLoc(SelectionDAG &DAG, SDValue Chain, 372381ad6265SDimitry Andric const CCValAssign &VA, const SDLoc &DL, 372481ad6265SDimitry Andric const LoongArchTargetLowering &TLI) { 372581ad6265SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 372681ad6265SDimitry Andric MachineRegisterInfo &RegInfo = MF.getRegInfo(); 372781ad6265SDimitry Andric EVT LocVT = VA.getLocVT(); 3728bdd1243dSDimitry Andric SDValue Val; 372981ad6265SDimitry Andric const TargetRegisterClass *RC = TLI.getRegClassFor(LocVT.getSimpleVT()); 373081ad6265SDimitry Andric Register VReg = RegInfo.createVirtualRegister(RC); 373181ad6265SDimitry Andric RegInfo.addLiveIn(VA.getLocReg(), VReg); 3732bdd1243dSDimitry Andric Val = DAG.getCopyFromReg(Chain, DL, VReg, LocVT); 373381ad6265SDimitry Andric 3734bdd1243dSDimitry Andric return convertLocVTToValVT(DAG, Val, VA, DL); 3735bdd1243dSDimitry Andric } 3736bdd1243dSDimitry Andric 3737bdd1243dSDimitry Andric // The caller is responsible for loading the full value if the argument is 3738bdd1243dSDimitry Andric // passed with CCValAssign::Indirect. 3739bdd1243dSDimitry Andric static SDValue unpackFromMemLoc(SelectionDAG &DAG, SDValue Chain, 3740bdd1243dSDimitry Andric const CCValAssign &VA, const SDLoc &DL) { 3741bdd1243dSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 3742bdd1243dSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 3743bdd1243dSDimitry Andric EVT ValVT = VA.getValVT(); 3744bdd1243dSDimitry Andric int FI = MFI.CreateFixedObject(ValVT.getStoreSize(), VA.getLocMemOffset(), 3745bdd1243dSDimitry Andric /*IsImmutable=*/true); 3746bdd1243dSDimitry Andric SDValue FIN = DAG.getFrameIndex( 3747bdd1243dSDimitry Andric FI, MVT::getIntegerVT(DAG.getDataLayout().getPointerSizeInBits(0))); 3748bdd1243dSDimitry Andric 3749bdd1243dSDimitry Andric ISD::LoadExtType ExtType; 3750bdd1243dSDimitry Andric switch (VA.getLocInfo()) { 3751bdd1243dSDimitry Andric default: 3752bdd1243dSDimitry Andric llvm_unreachable("Unexpected CCValAssign::LocInfo"); 3753bdd1243dSDimitry Andric case CCValAssign::Full: 3754bdd1243dSDimitry Andric case CCValAssign::Indirect: 3755bdd1243dSDimitry Andric case CCValAssign::BCvt: 3756bdd1243dSDimitry Andric ExtType = ISD::NON_EXTLOAD; 3757bdd1243dSDimitry Andric break; 3758bdd1243dSDimitry Andric } 3759bdd1243dSDimitry Andric return DAG.getExtLoad( 3760bdd1243dSDimitry Andric ExtType, DL, VA.getLocVT(), Chain, FIN, 3761bdd1243dSDimitry Andric MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), ValVT); 3762bdd1243dSDimitry Andric } 3763bdd1243dSDimitry Andric 3764bdd1243dSDimitry Andric static SDValue convertValVTToLocVT(SelectionDAG &DAG, SDValue Val, 3765bdd1243dSDimitry Andric const CCValAssign &VA, const SDLoc &DL) { 3766bdd1243dSDimitry Andric EVT LocVT = VA.getLocVT(); 3767bdd1243dSDimitry Andric 3768bdd1243dSDimitry Andric switch (VA.getLocInfo()) { 3769bdd1243dSDimitry Andric default: 3770bdd1243dSDimitry Andric llvm_unreachable("Unexpected CCValAssign::LocInfo"); 3771bdd1243dSDimitry Andric case CCValAssign::Full: 3772bdd1243dSDimitry Andric break; 3773bdd1243dSDimitry Andric case CCValAssign::BCvt: 3774bdd1243dSDimitry Andric if (VA.getLocVT() == MVT::i64 && VA.getValVT() == MVT::f32) 3775bdd1243dSDimitry Andric Val = DAG.getNode(LoongArchISD::MOVFR2GR_S_LA64, DL, MVT::i64, Val); 3776bdd1243dSDimitry Andric else 3777bdd1243dSDimitry Andric Val = DAG.getNode(ISD::BITCAST, DL, LocVT, Val); 3778bdd1243dSDimitry Andric break; 3779bdd1243dSDimitry Andric } 3780bdd1243dSDimitry Andric return Val; 3781bdd1243dSDimitry Andric } 3782bdd1243dSDimitry Andric 3783bdd1243dSDimitry Andric static bool CC_LoongArch_GHC(unsigned ValNo, MVT ValVT, MVT LocVT, 3784bdd1243dSDimitry Andric CCValAssign::LocInfo LocInfo, 3785bdd1243dSDimitry Andric ISD::ArgFlagsTy ArgFlags, CCState &State) { 3786bdd1243dSDimitry Andric if (LocVT == MVT::i32 || LocVT == MVT::i64) { 3787bdd1243dSDimitry Andric // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, R5, SpLim 3788bdd1243dSDimitry Andric // s0 s1 s2 s3 s4 s5 s6 s7 s8 3789bdd1243dSDimitry Andric static const MCPhysReg GPRList[] = { 379006c3fb27SDimitry Andric LoongArch::R23, LoongArch::R24, LoongArch::R25, 379106c3fb27SDimitry Andric LoongArch::R26, LoongArch::R27, LoongArch::R28, 379206c3fb27SDimitry Andric LoongArch::R29, LoongArch::R30, LoongArch::R31}; 3793bdd1243dSDimitry Andric if (unsigned Reg = State.AllocateReg(GPRList)) { 3794bdd1243dSDimitry Andric State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 3795bdd1243dSDimitry Andric return false; 3796bdd1243dSDimitry Andric } 3797bdd1243dSDimitry Andric } 3798bdd1243dSDimitry Andric 3799bdd1243dSDimitry Andric if (LocVT == MVT::f32) { 3800bdd1243dSDimitry Andric // Pass in STG registers: F1, F2, F3, F4 3801bdd1243dSDimitry Andric // fs0,fs1,fs2,fs3 3802bdd1243dSDimitry Andric static const MCPhysReg FPR32List[] = {LoongArch::F24, LoongArch::F25, 3803bdd1243dSDimitry Andric LoongArch::F26, LoongArch::F27}; 3804bdd1243dSDimitry Andric if (unsigned Reg = State.AllocateReg(FPR32List)) { 3805bdd1243dSDimitry Andric State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 3806bdd1243dSDimitry Andric return false; 3807bdd1243dSDimitry Andric } 3808bdd1243dSDimitry Andric } 3809bdd1243dSDimitry Andric 3810bdd1243dSDimitry Andric if (LocVT == MVT::f64) { 3811bdd1243dSDimitry Andric // Pass in STG registers: D1, D2, D3, D4 3812bdd1243dSDimitry Andric // fs4,fs5,fs6,fs7 3813bdd1243dSDimitry Andric static const MCPhysReg FPR64List[] = {LoongArch::F28_64, LoongArch::F29_64, 3814bdd1243dSDimitry Andric LoongArch::F30_64, LoongArch::F31_64}; 3815bdd1243dSDimitry Andric if (unsigned Reg = State.AllocateReg(FPR64List)) { 3816bdd1243dSDimitry Andric State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 3817bdd1243dSDimitry Andric return false; 3818bdd1243dSDimitry Andric } 3819bdd1243dSDimitry Andric } 3820bdd1243dSDimitry Andric 3821bdd1243dSDimitry Andric report_fatal_error("No registers left in GHC calling convention"); 3822bdd1243dSDimitry Andric return true; 382381ad6265SDimitry Andric } 382481ad6265SDimitry Andric 382581ad6265SDimitry Andric // Transform physical registers into virtual registers. 382681ad6265SDimitry Andric SDValue LoongArchTargetLowering::LowerFormalArguments( 382781ad6265SDimitry Andric SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, 382881ad6265SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL, 382981ad6265SDimitry Andric SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 383081ad6265SDimitry Andric 383181ad6265SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 383281ad6265SDimitry Andric 383381ad6265SDimitry Andric switch (CallConv) { 383481ad6265SDimitry Andric default: 383581ad6265SDimitry Andric llvm_unreachable("Unsupported calling convention"); 383681ad6265SDimitry Andric case CallingConv::C: 3837bdd1243dSDimitry Andric case CallingConv::Fast: 383881ad6265SDimitry Andric break; 3839bdd1243dSDimitry Andric case CallingConv::GHC: 384006c3fb27SDimitry Andric if (!MF.getSubtarget().hasFeature(LoongArch::FeatureBasicF) || 384106c3fb27SDimitry Andric !MF.getSubtarget().hasFeature(LoongArch::FeatureBasicD)) 3842bdd1243dSDimitry Andric report_fatal_error( 3843bdd1243dSDimitry Andric "GHC calling convention requires the F and D extensions"); 384481ad6265SDimitry Andric } 384581ad6265SDimitry Andric 3846bdd1243dSDimitry Andric EVT PtrVT = getPointerTy(DAG.getDataLayout()); 3847bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 3848bdd1243dSDimitry Andric unsigned GRLenInBytes = Subtarget.getGRLen() / 8; 3849bdd1243dSDimitry Andric // Used with varargs to acumulate store chains. 3850bdd1243dSDimitry Andric std::vector<SDValue> OutChains; 3851bdd1243dSDimitry Andric 385281ad6265SDimitry Andric // Assign locations to all of the incoming arguments. 385381ad6265SDimitry Andric SmallVector<CCValAssign> ArgLocs; 385481ad6265SDimitry Andric CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext()); 385581ad6265SDimitry Andric 3856bdd1243dSDimitry Andric if (CallConv == CallingConv::GHC) 3857bdd1243dSDimitry Andric CCInfo.AnalyzeFormalArguments(Ins, CC_LoongArch_GHC); 3858bdd1243dSDimitry Andric else 3859bdd1243dSDimitry Andric analyzeInputArgs(MF, CCInfo, Ins, /*IsRet=*/false, CC_LoongArch); 386081ad6265SDimitry Andric 3861bdd1243dSDimitry Andric for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 3862bdd1243dSDimitry Andric CCValAssign &VA = ArgLocs[i]; 3863bdd1243dSDimitry Andric SDValue ArgValue; 3864bdd1243dSDimitry Andric if (VA.isRegLoc()) 3865bdd1243dSDimitry Andric ArgValue = unpackFromRegLoc(DAG, Chain, VA, DL, *this); 3866bdd1243dSDimitry Andric else 3867bdd1243dSDimitry Andric ArgValue = unpackFromMemLoc(DAG, Chain, VA, DL); 3868bdd1243dSDimitry Andric if (VA.getLocInfo() == CCValAssign::Indirect) { 3869bdd1243dSDimitry Andric // If the original argument was split and passed by reference, we need to 3870bdd1243dSDimitry Andric // load all parts of it here (using the same address). 3871bdd1243dSDimitry Andric InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain, ArgValue, 3872bdd1243dSDimitry Andric MachinePointerInfo())); 3873bdd1243dSDimitry Andric unsigned ArgIndex = Ins[i].OrigArgIndex; 3874bdd1243dSDimitry Andric unsigned ArgPartOffset = Ins[i].PartOffset; 3875bdd1243dSDimitry Andric assert(ArgPartOffset == 0); 3876bdd1243dSDimitry Andric while (i + 1 != e && Ins[i + 1].OrigArgIndex == ArgIndex) { 3877bdd1243dSDimitry Andric CCValAssign &PartVA = ArgLocs[i + 1]; 3878bdd1243dSDimitry Andric unsigned PartOffset = Ins[i + 1].PartOffset - ArgPartOffset; 3879bdd1243dSDimitry Andric SDValue Offset = DAG.getIntPtrConstant(PartOffset, DL); 3880bdd1243dSDimitry Andric SDValue Address = DAG.getNode(ISD::ADD, DL, PtrVT, ArgValue, Offset); 3881bdd1243dSDimitry Andric InVals.push_back(DAG.getLoad(PartVA.getValVT(), DL, Chain, Address, 3882bdd1243dSDimitry Andric MachinePointerInfo())); 3883bdd1243dSDimitry Andric ++i; 3884bdd1243dSDimitry Andric } 3885bdd1243dSDimitry Andric continue; 3886bdd1243dSDimitry Andric } 3887bdd1243dSDimitry Andric InVals.push_back(ArgValue); 3888bdd1243dSDimitry Andric } 3889bdd1243dSDimitry Andric 3890bdd1243dSDimitry Andric if (IsVarArg) { 3891bdd1243dSDimitry Andric ArrayRef<MCPhysReg> ArgRegs = ArrayRef(ArgGPRs); 3892bdd1243dSDimitry Andric unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs); 3893bdd1243dSDimitry Andric const TargetRegisterClass *RC = &LoongArch::GPRRegClass; 3894bdd1243dSDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 3895bdd1243dSDimitry Andric MachineRegisterInfo &RegInfo = MF.getRegInfo(); 3896bdd1243dSDimitry Andric auto *LoongArchFI = MF.getInfo<LoongArchMachineFunctionInfo>(); 3897bdd1243dSDimitry Andric 3898bdd1243dSDimitry Andric // Offset of the first variable argument from stack pointer, and size of 3899bdd1243dSDimitry Andric // the vararg save area. For now, the varargs save area is either zero or 3900bdd1243dSDimitry Andric // large enough to hold a0-a7. 3901bdd1243dSDimitry Andric int VaArgOffset, VarArgsSaveSize; 3902bdd1243dSDimitry Andric 3903bdd1243dSDimitry Andric // If all registers are allocated, then all varargs must be passed on the 3904bdd1243dSDimitry Andric // stack and we don't need to save any argregs. 3905bdd1243dSDimitry Andric if (ArgRegs.size() == Idx) { 390606c3fb27SDimitry Andric VaArgOffset = CCInfo.getStackSize(); 3907bdd1243dSDimitry Andric VarArgsSaveSize = 0; 3908bdd1243dSDimitry Andric } else { 3909bdd1243dSDimitry Andric VarArgsSaveSize = GRLenInBytes * (ArgRegs.size() - Idx); 3910bdd1243dSDimitry Andric VaArgOffset = -VarArgsSaveSize; 3911bdd1243dSDimitry Andric } 3912bdd1243dSDimitry Andric 3913bdd1243dSDimitry Andric // Record the frame index of the first variable argument 3914bdd1243dSDimitry Andric // which is a value necessary to VASTART. 3915bdd1243dSDimitry Andric int FI = MFI.CreateFixedObject(GRLenInBytes, VaArgOffset, true); 3916bdd1243dSDimitry Andric LoongArchFI->setVarArgsFrameIndex(FI); 3917bdd1243dSDimitry Andric 3918bdd1243dSDimitry Andric // If saving an odd number of registers then create an extra stack slot to 3919bdd1243dSDimitry Andric // ensure that the frame pointer is 2*GRLen-aligned, which in turn ensures 3920bdd1243dSDimitry Andric // offsets to even-numbered registered remain 2*GRLen-aligned. 3921bdd1243dSDimitry Andric if (Idx % 2) { 3922bdd1243dSDimitry Andric MFI.CreateFixedObject(GRLenInBytes, VaArgOffset - (int)GRLenInBytes, 3923bdd1243dSDimitry Andric true); 3924bdd1243dSDimitry Andric VarArgsSaveSize += GRLenInBytes; 3925bdd1243dSDimitry Andric } 3926bdd1243dSDimitry Andric 3927bdd1243dSDimitry Andric // Copy the integer registers that may have been used for passing varargs 3928bdd1243dSDimitry Andric // to the vararg save area. 3929bdd1243dSDimitry Andric for (unsigned I = Idx; I < ArgRegs.size(); 3930bdd1243dSDimitry Andric ++I, VaArgOffset += GRLenInBytes) { 3931bdd1243dSDimitry Andric const Register Reg = RegInfo.createVirtualRegister(RC); 3932bdd1243dSDimitry Andric RegInfo.addLiveIn(ArgRegs[I], Reg); 3933bdd1243dSDimitry Andric SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, GRLenVT); 3934bdd1243dSDimitry Andric FI = MFI.CreateFixedObject(GRLenInBytes, VaArgOffset, true); 3935bdd1243dSDimitry Andric SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout())); 3936bdd1243dSDimitry Andric SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff, 3937bdd1243dSDimitry Andric MachinePointerInfo::getFixedStack(MF, FI)); 3938bdd1243dSDimitry Andric cast<StoreSDNode>(Store.getNode()) 3939bdd1243dSDimitry Andric ->getMemOperand() 3940bdd1243dSDimitry Andric ->setValue((Value *)nullptr); 3941bdd1243dSDimitry Andric OutChains.push_back(Store); 3942bdd1243dSDimitry Andric } 3943bdd1243dSDimitry Andric LoongArchFI->setVarArgsSaveSize(VarArgsSaveSize); 3944bdd1243dSDimitry Andric } 3945bdd1243dSDimitry Andric 3946bdd1243dSDimitry Andric // All stores are grouped in one node to allow the matching between 3947bdd1243dSDimitry Andric // the size of Ins and InVals. This only happens for vararg functions. 3948bdd1243dSDimitry Andric if (!OutChains.empty()) { 3949bdd1243dSDimitry Andric OutChains.push_back(Chain); 3950bdd1243dSDimitry Andric Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains); 3951bdd1243dSDimitry Andric } 395281ad6265SDimitry Andric 395381ad6265SDimitry Andric return Chain; 395481ad6265SDimitry Andric } 395581ad6265SDimitry Andric 3956bdd1243dSDimitry Andric bool LoongArchTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const { 3957bdd1243dSDimitry Andric return CI->isTailCall(); 3958bdd1243dSDimitry Andric } 3959bdd1243dSDimitry Andric 396006c3fb27SDimitry Andric // Check if the return value is used as only a return value, as otherwise 396106c3fb27SDimitry Andric // we can't perform a tail-call. 396206c3fb27SDimitry Andric bool LoongArchTargetLowering::isUsedByReturnOnly(SDNode *N, 396306c3fb27SDimitry Andric SDValue &Chain) const { 396406c3fb27SDimitry Andric if (N->getNumValues() != 1) 396506c3fb27SDimitry Andric return false; 396606c3fb27SDimitry Andric if (!N->hasNUsesOfValue(1, 0)) 396706c3fb27SDimitry Andric return false; 396806c3fb27SDimitry Andric 396906c3fb27SDimitry Andric SDNode *Copy = *N->use_begin(); 397006c3fb27SDimitry Andric if (Copy->getOpcode() != ISD::CopyToReg) 397106c3fb27SDimitry Andric return false; 397206c3fb27SDimitry Andric 397306c3fb27SDimitry Andric // If the ISD::CopyToReg has a glue operand, we conservatively assume it 397406c3fb27SDimitry Andric // isn't safe to perform a tail call. 397506c3fb27SDimitry Andric if (Copy->getGluedNode()) 397606c3fb27SDimitry Andric return false; 397706c3fb27SDimitry Andric 397806c3fb27SDimitry Andric // The copy must be used by a LoongArchISD::RET, and nothing else. 397906c3fb27SDimitry Andric bool HasRet = false; 398006c3fb27SDimitry Andric for (SDNode *Node : Copy->uses()) { 398106c3fb27SDimitry Andric if (Node->getOpcode() != LoongArchISD::RET) 398206c3fb27SDimitry Andric return false; 398306c3fb27SDimitry Andric HasRet = true; 398406c3fb27SDimitry Andric } 398506c3fb27SDimitry Andric 398606c3fb27SDimitry Andric if (!HasRet) 398706c3fb27SDimitry Andric return false; 398806c3fb27SDimitry Andric 398906c3fb27SDimitry Andric Chain = Copy->getOperand(0); 399006c3fb27SDimitry Andric return true; 399106c3fb27SDimitry Andric } 399206c3fb27SDimitry Andric 3993bdd1243dSDimitry Andric // Check whether the call is eligible for tail call optimization. 3994bdd1243dSDimitry Andric bool LoongArchTargetLowering::isEligibleForTailCallOptimization( 3995bdd1243dSDimitry Andric CCState &CCInfo, CallLoweringInfo &CLI, MachineFunction &MF, 3996bdd1243dSDimitry Andric const SmallVectorImpl<CCValAssign> &ArgLocs) const { 3997bdd1243dSDimitry Andric 3998bdd1243dSDimitry Andric auto CalleeCC = CLI.CallConv; 3999bdd1243dSDimitry Andric auto &Outs = CLI.Outs; 4000bdd1243dSDimitry Andric auto &Caller = MF.getFunction(); 4001bdd1243dSDimitry Andric auto CallerCC = Caller.getCallingConv(); 4002bdd1243dSDimitry Andric 4003bdd1243dSDimitry Andric // Do not tail call opt if the stack is used to pass parameters. 400406c3fb27SDimitry Andric if (CCInfo.getStackSize() != 0) 4005bdd1243dSDimitry Andric return false; 4006bdd1243dSDimitry Andric 4007bdd1243dSDimitry Andric // Do not tail call opt if any parameters need to be passed indirectly. 4008bdd1243dSDimitry Andric for (auto &VA : ArgLocs) 4009bdd1243dSDimitry Andric if (VA.getLocInfo() == CCValAssign::Indirect) 4010bdd1243dSDimitry Andric return false; 4011bdd1243dSDimitry Andric 4012bdd1243dSDimitry Andric // Do not tail call opt if either caller or callee uses struct return 4013bdd1243dSDimitry Andric // semantics. 4014bdd1243dSDimitry Andric auto IsCallerStructRet = Caller.hasStructRetAttr(); 4015bdd1243dSDimitry Andric auto IsCalleeStructRet = Outs.empty() ? false : Outs[0].Flags.isSRet(); 4016bdd1243dSDimitry Andric if (IsCallerStructRet || IsCalleeStructRet) 4017bdd1243dSDimitry Andric return false; 4018bdd1243dSDimitry Andric 4019bdd1243dSDimitry Andric // Do not tail call opt if either the callee or caller has a byval argument. 4020bdd1243dSDimitry Andric for (auto &Arg : Outs) 4021bdd1243dSDimitry Andric if (Arg.Flags.isByVal()) 4022bdd1243dSDimitry Andric return false; 4023bdd1243dSDimitry Andric 4024bdd1243dSDimitry Andric // The callee has to preserve all registers the caller needs to preserve. 4025bdd1243dSDimitry Andric const LoongArchRegisterInfo *TRI = Subtarget.getRegisterInfo(); 4026bdd1243dSDimitry Andric const uint32_t *CallerPreserved = TRI->getCallPreservedMask(MF, CallerCC); 4027bdd1243dSDimitry Andric if (CalleeCC != CallerCC) { 4028bdd1243dSDimitry Andric const uint32_t *CalleePreserved = TRI->getCallPreservedMask(MF, CalleeCC); 4029bdd1243dSDimitry Andric if (!TRI->regmaskSubsetEqual(CallerPreserved, CalleePreserved)) 4030bdd1243dSDimitry Andric return false; 4031bdd1243dSDimitry Andric } 4032bdd1243dSDimitry Andric return true; 4033bdd1243dSDimitry Andric } 4034bdd1243dSDimitry Andric 4035bdd1243dSDimitry Andric static Align getPrefTypeAlign(EVT VT, SelectionDAG &DAG) { 4036bdd1243dSDimitry Andric return DAG.getDataLayout().getPrefTypeAlign( 4037bdd1243dSDimitry Andric VT.getTypeForEVT(*DAG.getContext())); 4038bdd1243dSDimitry Andric } 4039bdd1243dSDimitry Andric 4040753f127fSDimitry Andric // Lower a call to a callseq_start + CALL + callseq_end chain, and add input 4041753f127fSDimitry Andric // and output parameter nodes. 4042753f127fSDimitry Andric SDValue 4043753f127fSDimitry Andric LoongArchTargetLowering::LowerCall(CallLoweringInfo &CLI, 4044753f127fSDimitry Andric SmallVectorImpl<SDValue> &InVals) const { 4045753f127fSDimitry Andric SelectionDAG &DAG = CLI.DAG; 4046753f127fSDimitry Andric SDLoc &DL = CLI.DL; 4047753f127fSDimitry Andric SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 4048753f127fSDimitry Andric SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 4049753f127fSDimitry Andric SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 4050753f127fSDimitry Andric SDValue Chain = CLI.Chain; 4051753f127fSDimitry Andric SDValue Callee = CLI.Callee; 4052753f127fSDimitry Andric CallingConv::ID CallConv = CLI.CallConv; 4053753f127fSDimitry Andric bool IsVarArg = CLI.IsVarArg; 4054753f127fSDimitry Andric EVT PtrVT = getPointerTy(DAG.getDataLayout()); 4055bdd1243dSDimitry Andric MVT GRLenVT = Subtarget.getGRLenVT(); 4056bdd1243dSDimitry Andric bool &IsTailCall = CLI.IsTailCall; 4057753f127fSDimitry Andric 4058753f127fSDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 4059753f127fSDimitry Andric 4060753f127fSDimitry Andric // Analyze the operands of the call, assigning locations to each operand. 4061753f127fSDimitry Andric SmallVector<CCValAssign> ArgLocs; 4062753f127fSDimitry Andric CCState ArgCCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext()); 4063753f127fSDimitry Andric 4064bdd1243dSDimitry Andric if (CallConv == CallingConv::GHC) 4065bdd1243dSDimitry Andric ArgCCInfo.AnalyzeCallOperands(Outs, CC_LoongArch_GHC); 4066bdd1243dSDimitry Andric else 4067bdd1243dSDimitry Andric analyzeOutputArgs(MF, ArgCCInfo, Outs, /*IsRet=*/false, &CLI, CC_LoongArch); 4068bdd1243dSDimitry Andric 4069bdd1243dSDimitry Andric // Check if it's really possible to do a tail call. 4070bdd1243dSDimitry Andric if (IsTailCall) 4071bdd1243dSDimitry Andric IsTailCall = isEligibleForTailCallOptimization(ArgCCInfo, CLI, MF, ArgLocs); 4072bdd1243dSDimitry Andric 4073bdd1243dSDimitry Andric if (IsTailCall) 4074bdd1243dSDimitry Andric ++NumTailCalls; 4075bdd1243dSDimitry Andric else if (CLI.CB && CLI.CB->isMustTailCall()) 4076bdd1243dSDimitry Andric report_fatal_error("failed to perform tail call elimination on a call " 4077bdd1243dSDimitry Andric "site marked musttail"); 4078753f127fSDimitry Andric 4079753f127fSDimitry Andric // Get a count of how many bytes are to be pushed on the stack. 408006c3fb27SDimitry Andric unsigned NumBytes = ArgCCInfo.getStackSize(); 4081753f127fSDimitry Andric 4082bdd1243dSDimitry Andric // Create local copies for byval args. 4083bdd1243dSDimitry Andric SmallVector<SDValue> ByValArgs; 4084bdd1243dSDimitry Andric for (unsigned i = 0, e = Outs.size(); i != e; ++i) { 4085bdd1243dSDimitry Andric ISD::ArgFlagsTy Flags = Outs[i].Flags; 4086bdd1243dSDimitry Andric if (!Flags.isByVal()) 4087753f127fSDimitry Andric continue; 4088bdd1243dSDimitry Andric 4089bdd1243dSDimitry Andric SDValue Arg = OutVals[i]; 4090bdd1243dSDimitry Andric unsigned Size = Flags.getByValSize(); 4091bdd1243dSDimitry Andric Align Alignment = Flags.getNonZeroByValAlign(); 4092bdd1243dSDimitry Andric 4093bdd1243dSDimitry Andric int FI = 4094bdd1243dSDimitry Andric MF.getFrameInfo().CreateStackObject(Size, Alignment, /*isSS=*/false); 4095bdd1243dSDimitry Andric SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout())); 4096bdd1243dSDimitry Andric SDValue SizeNode = DAG.getConstant(Size, DL, GRLenVT); 4097bdd1243dSDimitry Andric 4098bdd1243dSDimitry Andric Chain = DAG.getMemcpy(Chain, DL, FIPtr, Arg, SizeNode, Alignment, 4099bdd1243dSDimitry Andric /*IsVolatile=*/false, 4100bdd1243dSDimitry Andric /*AlwaysInline=*/false, /*isTailCall=*/IsTailCall, 4101bdd1243dSDimitry Andric MachinePointerInfo(), MachinePointerInfo()); 4102bdd1243dSDimitry Andric ByValArgs.push_back(FIPtr); 4103753f127fSDimitry Andric } 4104753f127fSDimitry Andric 4105bdd1243dSDimitry Andric if (!IsTailCall) 4106753f127fSDimitry Andric Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, CLI.DL); 4107753f127fSDimitry Andric 4108753f127fSDimitry Andric // Copy argument values to their designated locations. 4109753f127fSDimitry Andric SmallVector<std::pair<Register, SDValue>> RegsToPass; 4110bdd1243dSDimitry Andric SmallVector<SDValue> MemOpChains; 4111bdd1243dSDimitry Andric SDValue StackPtr; 4112bdd1243dSDimitry Andric for (unsigned i = 0, j = 0, e = ArgLocs.size(); i != e; ++i) { 4113753f127fSDimitry Andric CCValAssign &VA = ArgLocs[i]; 4114753f127fSDimitry Andric SDValue ArgValue = OutVals[i]; 4115bdd1243dSDimitry Andric ISD::ArgFlagsTy Flags = Outs[i].Flags; 4116753f127fSDimitry Andric 4117753f127fSDimitry Andric // Promote the value if needed. 4118bdd1243dSDimitry Andric // For now, only handle fully promoted and indirect arguments. 4119bdd1243dSDimitry Andric if (VA.getLocInfo() == CCValAssign::Indirect) { 4120bdd1243dSDimitry Andric // Store the argument in a stack slot and pass its address. 4121bdd1243dSDimitry Andric Align StackAlign = 4122bdd1243dSDimitry Andric std::max(getPrefTypeAlign(Outs[i].ArgVT, DAG), 4123bdd1243dSDimitry Andric getPrefTypeAlign(ArgValue.getValueType(), DAG)); 4124bdd1243dSDimitry Andric TypeSize StoredSize = ArgValue.getValueType().getStoreSize(); 4125bdd1243dSDimitry Andric // If the original argument was split and passed by reference, we need to 4126bdd1243dSDimitry Andric // store the required parts of it here (and pass just one address). 4127bdd1243dSDimitry Andric unsigned ArgIndex = Outs[i].OrigArgIndex; 4128bdd1243dSDimitry Andric unsigned ArgPartOffset = Outs[i].PartOffset; 4129bdd1243dSDimitry Andric assert(ArgPartOffset == 0); 4130bdd1243dSDimitry Andric // Calculate the total size to store. We don't have access to what we're 4131bdd1243dSDimitry Andric // actually storing other than performing the loop and collecting the 4132bdd1243dSDimitry Andric // info. 4133bdd1243dSDimitry Andric SmallVector<std::pair<SDValue, SDValue>> Parts; 4134bdd1243dSDimitry Andric while (i + 1 != e && Outs[i + 1].OrigArgIndex == ArgIndex) { 4135bdd1243dSDimitry Andric SDValue PartValue = OutVals[i + 1]; 4136bdd1243dSDimitry Andric unsigned PartOffset = Outs[i + 1].PartOffset - ArgPartOffset; 4137bdd1243dSDimitry Andric SDValue Offset = DAG.getIntPtrConstant(PartOffset, DL); 4138bdd1243dSDimitry Andric EVT PartVT = PartValue.getValueType(); 4139bdd1243dSDimitry Andric 4140bdd1243dSDimitry Andric StoredSize += PartVT.getStoreSize(); 4141bdd1243dSDimitry Andric StackAlign = std::max(StackAlign, getPrefTypeAlign(PartVT, DAG)); 4142bdd1243dSDimitry Andric Parts.push_back(std::make_pair(PartValue, Offset)); 4143bdd1243dSDimitry Andric ++i; 4144bdd1243dSDimitry Andric } 4145bdd1243dSDimitry Andric SDValue SpillSlot = DAG.CreateStackTemporary(StoredSize, StackAlign); 4146bdd1243dSDimitry Andric int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex(); 4147bdd1243dSDimitry Andric MemOpChains.push_back( 4148bdd1243dSDimitry Andric DAG.getStore(Chain, DL, ArgValue, SpillSlot, 4149bdd1243dSDimitry Andric MachinePointerInfo::getFixedStack(MF, FI))); 4150bdd1243dSDimitry Andric for (const auto &Part : Parts) { 4151bdd1243dSDimitry Andric SDValue PartValue = Part.first; 4152bdd1243dSDimitry Andric SDValue PartOffset = Part.second; 4153bdd1243dSDimitry Andric SDValue Address = 4154bdd1243dSDimitry Andric DAG.getNode(ISD::ADD, DL, PtrVT, SpillSlot, PartOffset); 4155bdd1243dSDimitry Andric MemOpChains.push_back( 4156bdd1243dSDimitry Andric DAG.getStore(Chain, DL, PartValue, Address, 4157bdd1243dSDimitry Andric MachinePointerInfo::getFixedStack(MF, FI))); 4158bdd1243dSDimitry Andric } 4159bdd1243dSDimitry Andric ArgValue = SpillSlot; 4160bdd1243dSDimitry Andric } else { 4161bdd1243dSDimitry Andric ArgValue = convertValVTToLocVT(DAG, ArgValue, VA, DL); 4162bdd1243dSDimitry Andric } 4163bdd1243dSDimitry Andric 4164bdd1243dSDimitry Andric // Use local copy if it is a byval arg. 4165bdd1243dSDimitry Andric if (Flags.isByVal()) 4166bdd1243dSDimitry Andric ArgValue = ByValArgs[j++]; 4167753f127fSDimitry Andric 4168753f127fSDimitry Andric if (VA.isRegLoc()) { 4169753f127fSDimitry Andric // Queue up the argument copies and emit them at the end. 4170753f127fSDimitry Andric RegsToPass.push_back(std::make_pair(VA.getLocReg(), ArgValue)); 4171753f127fSDimitry Andric } else { 4172bdd1243dSDimitry Andric assert(VA.isMemLoc() && "Argument not register or memory"); 4173bdd1243dSDimitry Andric assert(!IsTailCall && "Tail call not allowed if stack is used " 4174bdd1243dSDimitry Andric "for passing parameters"); 4175bdd1243dSDimitry Andric 4176bdd1243dSDimitry Andric // Work out the address of the stack slot. 4177bdd1243dSDimitry Andric if (!StackPtr.getNode()) 4178bdd1243dSDimitry Andric StackPtr = DAG.getCopyFromReg(Chain, DL, LoongArch::R3, PtrVT); 4179bdd1243dSDimitry Andric SDValue Address = 4180bdd1243dSDimitry Andric DAG.getNode(ISD::ADD, DL, PtrVT, StackPtr, 4181bdd1243dSDimitry Andric DAG.getIntPtrConstant(VA.getLocMemOffset(), DL)); 4182bdd1243dSDimitry Andric 4183bdd1243dSDimitry Andric // Emit the store. 4184bdd1243dSDimitry Andric MemOpChains.push_back( 4185bdd1243dSDimitry Andric DAG.getStore(Chain, DL, ArgValue, Address, MachinePointerInfo())); 4186753f127fSDimitry Andric } 4187753f127fSDimitry Andric } 4188753f127fSDimitry Andric 4189bdd1243dSDimitry Andric // Join the stores, which are independent of one another. 4190bdd1243dSDimitry Andric if (!MemOpChains.empty()) 4191bdd1243dSDimitry Andric Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains); 4192bdd1243dSDimitry Andric 4193753f127fSDimitry Andric SDValue Glue; 4194753f127fSDimitry Andric 4195753f127fSDimitry Andric // Build a sequence of copy-to-reg nodes, chained and glued together. 4196753f127fSDimitry Andric for (auto &Reg : RegsToPass) { 4197753f127fSDimitry Andric Chain = DAG.getCopyToReg(Chain, DL, Reg.first, Reg.second, Glue); 4198753f127fSDimitry Andric Glue = Chain.getValue(1); 4199753f127fSDimitry Andric } 4200753f127fSDimitry Andric 4201753f127fSDimitry Andric // If the callee is a GlobalAddress/ExternalSymbol node, turn it into a 4202753f127fSDimitry Andric // TargetGlobalAddress/TargetExternalSymbol node so that legalize won't 4203753f127fSDimitry Andric // split it and then direct call can be matched by PseudoCALL. 4204bdd1243dSDimitry Andric if (GlobalAddressSDNode *S = dyn_cast<GlobalAddressSDNode>(Callee)) { 4205bdd1243dSDimitry Andric const GlobalValue *GV = S->getGlobal(); 4206bdd1243dSDimitry Andric unsigned OpFlags = 4207bdd1243dSDimitry Andric getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV) 4208bdd1243dSDimitry Andric ? LoongArchII::MO_CALL 4209bdd1243dSDimitry Andric : LoongArchII::MO_CALL_PLT; 4210bdd1243dSDimitry Andric Callee = DAG.getTargetGlobalAddress(S->getGlobal(), DL, PtrVT, 0, OpFlags); 4211bdd1243dSDimitry Andric } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { 4212bdd1243dSDimitry Andric unsigned OpFlags = getTargetMachine().shouldAssumeDSOLocal( 4213bdd1243dSDimitry Andric *MF.getFunction().getParent(), nullptr) 4214bdd1243dSDimitry Andric ? LoongArchII::MO_CALL 4215bdd1243dSDimitry Andric : LoongArchII::MO_CALL_PLT; 4216bdd1243dSDimitry Andric Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT, OpFlags); 4217bdd1243dSDimitry Andric } 4218753f127fSDimitry Andric 4219753f127fSDimitry Andric // The first call operand is the chain and the second is the target address. 4220753f127fSDimitry Andric SmallVector<SDValue> Ops; 4221753f127fSDimitry Andric Ops.push_back(Chain); 4222753f127fSDimitry Andric Ops.push_back(Callee); 4223753f127fSDimitry Andric 4224753f127fSDimitry Andric // Add argument registers to the end of the list so that they are 4225753f127fSDimitry Andric // known live into the call. 4226753f127fSDimitry Andric for (auto &Reg : RegsToPass) 4227753f127fSDimitry Andric Ops.push_back(DAG.getRegister(Reg.first, Reg.second.getValueType())); 4228753f127fSDimitry Andric 4229bdd1243dSDimitry Andric if (!IsTailCall) { 4230753f127fSDimitry Andric // Add a register mask operand representing the call-preserved registers. 4231753f127fSDimitry Andric const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo(); 4232753f127fSDimitry Andric const uint32_t *Mask = TRI->getCallPreservedMask(MF, CallConv); 4233753f127fSDimitry Andric assert(Mask && "Missing call preserved mask for calling convention"); 4234753f127fSDimitry Andric Ops.push_back(DAG.getRegisterMask(Mask)); 4235bdd1243dSDimitry Andric } 4236753f127fSDimitry Andric 4237753f127fSDimitry Andric // Glue the call to the argument copies, if any. 4238753f127fSDimitry Andric if (Glue.getNode()) 4239753f127fSDimitry Andric Ops.push_back(Glue); 4240753f127fSDimitry Andric 4241753f127fSDimitry Andric // Emit the call. 4242753f127fSDimitry Andric SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 4243753f127fSDimitry Andric 4244bdd1243dSDimitry Andric if (IsTailCall) { 4245bdd1243dSDimitry Andric MF.getFrameInfo().setHasTailCall(); 424606c3fb27SDimitry Andric SDValue Ret = DAG.getNode(LoongArchISD::TAIL, DL, NodeTys, Ops); 424706c3fb27SDimitry Andric DAG.addNoMergeSiteInfo(Ret.getNode(), CLI.NoMerge); 424806c3fb27SDimitry Andric return Ret; 4249bdd1243dSDimitry Andric } 4250bdd1243dSDimitry Andric 4251753f127fSDimitry Andric Chain = DAG.getNode(LoongArchISD::CALL, DL, NodeTys, Ops); 4252753f127fSDimitry Andric DAG.addNoMergeSiteInfo(Chain.getNode(), CLI.NoMerge); 4253753f127fSDimitry Andric Glue = Chain.getValue(1); 4254753f127fSDimitry Andric 4255753f127fSDimitry Andric // Mark the end of the call, which is glued to the call itself. 4256bdd1243dSDimitry Andric Chain = DAG.getCALLSEQ_END(Chain, NumBytes, 0, Glue, DL); 4257753f127fSDimitry Andric Glue = Chain.getValue(1); 4258753f127fSDimitry Andric 4259753f127fSDimitry Andric // Assign locations to each value returned by this call. 4260753f127fSDimitry Andric SmallVector<CCValAssign> RVLocs; 4261753f127fSDimitry Andric CCState RetCCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext()); 4262bdd1243dSDimitry Andric analyzeInputArgs(MF, RetCCInfo, Ins, /*IsRet=*/true, CC_LoongArch); 4263753f127fSDimitry Andric 4264753f127fSDimitry Andric // Copy all of the result registers out of their specified physreg. 4265753f127fSDimitry Andric for (auto &VA : RVLocs) { 4266753f127fSDimitry Andric // Copy the value out. 4267753f127fSDimitry Andric SDValue RetValue = 4268753f127fSDimitry Andric DAG.getCopyFromReg(Chain, DL, VA.getLocReg(), VA.getLocVT(), Glue); 4269bdd1243dSDimitry Andric // Glue the RetValue to the end of the call sequence. 4270753f127fSDimitry Andric Chain = RetValue.getValue(1); 4271753f127fSDimitry Andric Glue = RetValue.getValue(2); 4272753f127fSDimitry Andric 4273bdd1243dSDimitry Andric RetValue = convertLocVTToValVT(DAG, RetValue, VA, DL); 4274bdd1243dSDimitry Andric 4275bdd1243dSDimitry Andric InVals.push_back(RetValue); 4276753f127fSDimitry Andric } 4277753f127fSDimitry Andric 4278753f127fSDimitry Andric return Chain; 4279753f127fSDimitry Andric } 4280753f127fSDimitry Andric 428181ad6265SDimitry Andric bool LoongArchTargetLowering::CanLowerReturn( 428281ad6265SDimitry Andric CallingConv::ID CallConv, MachineFunction &MF, bool IsVarArg, 428381ad6265SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, LLVMContext &Context) const { 4284bdd1243dSDimitry Andric SmallVector<CCValAssign> RVLocs; 4285bdd1243dSDimitry Andric CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context); 4286bdd1243dSDimitry Andric 4287bdd1243dSDimitry Andric for (unsigned i = 0, e = Outs.size(); i != e; ++i) { 4288bdd1243dSDimitry Andric LoongArchABI::ABI ABI = 4289bdd1243dSDimitry Andric MF.getSubtarget<LoongArchSubtarget>().getTargetABI(); 4290bdd1243dSDimitry Andric if (CC_LoongArch(MF.getDataLayout(), ABI, i, Outs[i].VT, CCValAssign::Full, 4291bdd1243dSDimitry Andric Outs[i].Flags, CCInfo, /*IsFixed=*/true, /*IsRet=*/true, 4292bdd1243dSDimitry Andric nullptr)) 4293bdd1243dSDimitry Andric return false; 4294bdd1243dSDimitry Andric } 4295bdd1243dSDimitry Andric return true; 429681ad6265SDimitry Andric } 429781ad6265SDimitry Andric 429881ad6265SDimitry Andric SDValue LoongArchTargetLowering::LowerReturn( 429981ad6265SDimitry Andric SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, 430081ad6265SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 430181ad6265SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL, 430281ad6265SDimitry Andric SelectionDAG &DAG) const { 430381ad6265SDimitry Andric // Stores the assignment of the return value to a location. 430481ad6265SDimitry Andric SmallVector<CCValAssign> RVLocs; 430581ad6265SDimitry Andric 430681ad6265SDimitry Andric // Info about the registers and stack slot. 430781ad6265SDimitry Andric CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs, 430881ad6265SDimitry Andric *DAG.getContext()); 430981ad6265SDimitry Andric 4310bdd1243dSDimitry Andric analyzeOutputArgs(DAG.getMachineFunction(), CCInfo, Outs, /*IsRet=*/true, 4311bdd1243dSDimitry Andric nullptr, CC_LoongArch); 4312bdd1243dSDimitry Andric if (CallConv == CallingConv::GHC && !RVLocs.empty()) 4313bdd1243dSDimitry Andric report_fatal_error("GHC functions return void only"); 431481ad6265SDimitry Andric SDValue Glue; 431581ad6265SDimitry Andric SmallVector<SDValue, 4> RetOps(1, Chain); 431681ad6265SDimitry Andric 431781ad6265SDimitry Andric // Copy the result values into the output registers. 431881ad6265SDimitry Andric for (unsigned i = 0, e = RVLocs.size(); i < e; ++i) { 431981ad6265SDimitry Andric CCValAssign &VA = RVLocs[i]; 432081ad6265SDimitry Andric assert(VA.isRegLoc() && "Can only return in registers!"); 432181ad6265SDimitry Andric 432281ad6265SDimitry Andric // Handle a 'normal' return. 4323bdd1243dSDimitry Andric SDValue Val = convertValVTToLocVT(DAG, OutVals[i], VA, DL); 4324bdd1243dSDimitry Andric Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Glue); 432581ad6265SDimitry Andric 432681ad6265SDimitry Andric // Guarantee that all emitted copies are stuck together. 432781ad6265SDimitry Andric Glue = Chain.getValue(1); 432881ad6265SDimitry Andric RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 432981ad6265SDimitry Andric } 433081ad6265SDimitry Andric 433181ad6265SDimitry Andric RetOps[0] = Chain; // Update chain. 433281ad6265SDimitry Andric 433381ad6265SDimitry Andric // Add the glue node if we have it. 433481ad6265SDimitry Andric if (Glue.getNode()) 433581ad6265SDimitry Andric RetOps.push_back(Glue); 433681ad6265SDimitry Andric 433781ad6265SDimitry Andric return DAG.getNode(LoongArchISD::RET, DL, MVT::Other, RetOps); 433881ad6265SDimitry Andric } 4339753f127fSDimitry Andric 4340753f127fSDimitry Andric bool LoongArchTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT, 4341753f127fSDimitry Andric bool ForCodeSize) const { 4342bdd1243dSDimitry Andric // TODO: Maybe need more checks here after vector extension is supported. 4343753f127fSDimitry Andric if (VT == MVT::f32 && !Subtarget.hasBasicF()) 4344753f127fSDimitry Andric return false; 4345753f127fSDimitry Andric if (VT == MVT::f64 && !Subtarget.hasBasicD()) 4346753f127fSDimitry Andric return false; 4347753f127fSDimitry Andric return (Imm.isZero() || Imm.isExactlyValue(+1.0)); 4348753f127fSDimitry Andric } 4349bdd1243dSDimitry Andric 4350bdd1243dSDimitry Andric bool LoongArchTargetLowering::isCheapToSpeculateCttz(Type *) const { 4351bdd1243dSDimitry Andric return true; 4352bdd1243dSDimitry Andric } 4353bdd1243dSDimitry Andric 4354bdd1243dSDimitry Andric bool LoongArchTargetLowering::isCheapToSpeculateCtlz(Type *) const { 4355bdd1243dSDimitry Andric return true; 4356bdd1243dSDimitry Andric } 4357bdd1243dSDimitry Andric 4358bdd1243dSDimitry Andric bool LoongArchTargetLowering::shouldInsertFencesForAtomic( 4359bdd1243dSDimitry Andric const Instruction *I) const { 4360bdd1243dSDimitry Andric if (!Subtarget.is64Bit()) 4361bdd1243dSDimitry Andric return isa<LoadInst>(I) || isa<StoreInst>(I); 4362bdd1243dSDimitry Andric 4363bdd1243dSDimitry Andric if (isa<LoadInst>(I)) 4364bdd1243dSDimitry Andric return true; 4365bdd1243dSDimitry Andric 4366bdd1243dSDimitry Andric // On LA64, atomic store operations with IntegerBitWidth of 32 and 64 do not 4367bdd1243dSDimitry Andric // require fences beacuse we can use amswap_db.[w/d]. 4368bdd1243dSDimitry Andric if (isa<StoreInst>(I)) { 4369bdd1243dSDimitry Andric unsigned Size = I->getOperand(0)->getType()->getIntegerBitWidth(); 4370bdd1243dSDimitry Andric return (Size == 8 || Size == 16); 4371bdd1243dSDimitry Andric } 4372bdd1243dSDimitry Andric 4373bdd1243dSDimitry Andric return false; 4374bdd1243dSDimitry Andric } 4375bdd1243dSDimitry Andric 4376bdd1243dSDimitry Andric EVT LoongArchTargetLowering::getSetCCResultType(const DataLayout &DL, 4377bdd1243dSDimitry Andric LLVMContext &Context, 4378bdd1243dSDimitry Andric EVT VT) const { 4379bdd1243dSDimitry Andric if (!VT.isVector()) 4380bdd1243dSDimitry Andric return getPointerTy(DL); 4381bdd1243dSDimitry Andric return VT.changeVectorElementTypeToInteger(); 4382bdd1243dSDimitry Andric } 4383bdd1243dSDimitry Andric 4384bdd1243dSDimitry Andric bool LoongArchTargetLowering::hasAndNot(SDValue Y) const { 4385bdd1243dSDimitry Andric // TODO: Support vectors. 4386bdd1243dSDimitry Andric return Y.getValueType().isScalarInteger() && !isa<ConstantSDNode>(Y); 4387bdd1243dSDimitry Andric } 4388bdd1243dSDimitry Andric 4389bdd1243dSDimitry Andric bool LoongArchTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 4390bdd1243dSDimitry Andric const CallInst &I, 4391bdd1243dSDimitry Andric MachineFunction &MF, 4392bdd1243dSDimitry Andric unsigned Intrinsic) const { 4393bdd1243dSDimitry Andric switch (Intrinsic) { 4394bdd1243dSDimitry Andric default: 4395bdd1243dSDimitry Andric return false; 4396bdd1243dSDimitry Andric case Intrinsic::loongarch_masked_atomicrmw_xchg_i32: 4397bdd1243dSDimitry Andric case Intrinsic::loongarch_masked_atomicrmw_add_i32: 4398bdd1243dSDimitry Andric case Intrinsic::loongarch_masked_atomicrmw_sub_i32: 4399bdd1243dSDimitry Andric case Intrinsic::loongarch_masked_atomicrmw_nand_i32: 4400bdd1243dSDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 4401bdd1243dSDimitry Andric Info.memVT = MVT::i32; 4402bdd1243dSDimitry Andric Info.ptrVal = I.getArgOperand(0); 4403bdd1243dSDimitry Andric Info.offset = 0; 4404bdd1243dSDimitry Andric Info.align = Align(4); 4405bdd1243dSDimitry Andric Info.flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore | 4406bdd1243dSDimitry Andric MachineMemOperand::MOVolatile; 4407bdd1243dSDimitry Andric return true; 4408bdd1243dSDimitry Andric // TODO: Add more Intrinsics later. 4409bdd1243dSDimitry Andric } 4410bdd1243dSDimitry Andric } 4411bdd1243dSDimitry Andric 4412bdd1243dSDimitry Andric TargetLowering::AtomicExpansionKind 4413bdd1243dSDimitry Andric LoongArchTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const { 4414bdd1243dSDimitry Andric // TODO: Add more AtomicRMWInst that needs to be extended. 4415bdd1243dSDimitry Andric 4416bdd1243dSDimitry Andric // Since floating-point operation requires a non-trivial set of data 4417bdd1243dSDimitry Andric // operations, use CmpXChg to expand. 4418bdd1243dSDimitry Andric if (AI->isFloatingPointOperation() || 4419bdd1243dSDimitry Andric AI->getOperation() == AtomicRMWInst::UIncWrap || 4420bdd1243dSDimitry Andric AI->getOperation() == AtomicRMWInst::UDecWrap) 4421bdd1243dSDimitry Andric return AtomicExpansionKind::CmpXChg; 4422bdd1243dSDimitry Andric 4423bdd1243dSDimitry Andric unsigned Size = AI->getType()->getPrimitiveSizeInBits(); 4424bdd1243dSDimitry Andric if (Size == 8 || Size == 16) 4425bdd1243dSDimitry Andric return AtomicExpansionKind::MaskedIntrinsic; 4426bdd1243dSDimitry Andric return AtomicExpansionKind::None; 4427bdd1243dSDimitry Andric } 4428bdd1243dSDimitry Andric 4429bdd1243dSDimitry Andric static Intrinsic::ID 4430bdd1243dSDimitry Andric getIntrinsicForMaskedAtomicRMWBinOp(unsigned GRLen, 4431bdd1243dSDimitry Andric AtomicRMWInst::BinOp BinOp) { 4432bdd1243dSDimitry Andric if (GRLen == 64) { 4433bdd1243dSDimitry Andric switch (BinOp) { 4434bdd1243dSDimitry Andric default: 4435bdd1243dSDimitry Andric llvm_unreachable("Unexpected AtomicRMW BinOp"); 4436bdd1243dSDimitry Andric case AtomicRMWInst::Xchg: 4437bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_xchg_i64; 4438bdd1243dSDimitry Andric case AtomicRMWInst::Add: 4439bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_add_i64; 4440bdd1243dSDimitry Andric case AtomicRMWInst::Sub: 4441bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_sub_i64; 4442bdd1243dSDimitry Andric case AtomicRMWInst::Nand: 4443bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_nand_i64; 4444bdd1243dSDimitry Andric case AtomicRMWInst::UMax: 4445bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_umax_i64; 4446bdd1243dSDimitry Andric case AtomicRMWInst::UMin: 4447bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_umin_i64; 4448bdd1243dSDimitry Andric case AtomicRMWInst::Max: 4449bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_max_i64; 4450bdd1243dSDimitry Andric case AtomicRMWInst::Min: 4451bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_min_i64; 4452bdd1243dSDimitry Andric // TODO: support other AtomicRMWInst. 4453bdd1243dSDimitry Andric } 4454bdd1243dSDimitry Andric } 4455bdd1243dSDimitry Andric 4456bdd1243dSDimitry Andric if (GRLen == 32) { 4457bdd1243dSDimitry Andric switch (BinOp) { 4458bdd1243dSDimitry Andric default: 4459bdd1243dSDimitry Andric llvm_unreachable("Unexpected AtomicRMW BinOp"); 4460bdd1243dSDimitry Andric case AtomicRMWInst::Xchg: 4461bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_xchg_i32; 4462bdd1243dSDimitry Andric case AtomicRMWInst::Add: 4463bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_add_i32; 4464bdd1243dSDimitry Andric case AtomicRMWInst::Sub: 4465bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_sub_i32; 4466bdd1243dSDimitry Andric case AtomicRMWInst::Nand: 4467bdd1243dSDimitry Andric return Intrinsic::loongarch_masked_atomicrmw_nand_i32; 4468bdd1243dSDimitry Andric // TODO: support other AtomicRMWInst. 4469bdd1243dSDimitry Andric } 4470bdd1243dSDimitry Andric } 4471bdd1243dSDimitry Andric 4472bdd1243dSDimitry Andric llvm_unreachable("Unexpected GRLen\n"); 4473bdd1243dSDimitry Andric } 4474bdd1243dSDimitry Andric 4475bdd1243dSDimitry Andric TargetLowering::AtomicExpansionKind 4476bdd1243dSDimitry Andric LoongArchTargetLowering::shouldExpandAtomicCmpXchgInIR( 4477bdd1243dSDimitry Andric AtomicCmpXchgInst *CI) const { 4478bdd1243dSDimitry Andric unsigned Size = CI->getCompareOperand()->getType()->getPrimitiveSizeInBits(); 4479bdd1243dSDimitry Andric if (Size == 8 || Size == 16) 4480bdd1243dSDimitry Andric return AtomicExpansionKind::MaskedIntrinsic; 4481bdd1243dSDimitry Andric return AtomicExpansionKind::None; 4482bdd1243dSDimitry Andric } 4483bdd1243dSDimitry Andric 4484bdd1243dSDimitry Andric Value *LoongArchTargetLowering::emitMaskedAtomicCmpXchgIntrinsic( 4485bdd1243dSDimitry Andric IRBuilderBase &Builder, AtomicCmpXchgInst *CI, Value *AlignedAddr, 4486bdd1243dSDimitry Andric Value *CmpVal, Value *NewVal, Value *Mask, AtomicOrdering Ord) const { 44875f757f3fSDimitry Andric AtomicOrdering FailOrd = CI->getFailureOrdering(); 44885f757f3fSDimitry Andric Value *FailureOrdering = 44895f757f3fSDimitry Andric Builder.getIntN(Subtarget.getGRLen(), static_cast<uint64_t>(FailOrd)); 4490bdd1243dSDimitry Andric 4491bdd1243dSDimitry Andric // TODO: Support cmpxchg on LA32. 4492bdd1243dSDimitry Andric Intrinsic::ID CmpXchgIntrID = Intrinsic::loongarch_masked_cmpxchg_i64; 4493bdd1243dSDimitry Andric CmpVal = Builder.CreateSExt(CmpVal, Builder.getInt64Ty()); 4494bdd1243dSDimitry Andric NewVal = Builder.CreateSExt(NewVal, Builder.getInt64Ty()); 4495bdd1243dSDimitry Andric Mask = Builder.CreateSExt(Mask, Builder.getInt64Ty()); 4496bdd1243dSDimitry Andric Type *Tys[] = {AlignedAddr->getType()}; 4497bdd1243dSDimitry Andric Function *MaskedCmpXchg = 4498bdd1243dSDimitry Andric Intrinsic::getDeclaration(CI->getModule(), CmpXchgIntrID, Tys); 4499bdd1243dSDimitry Andric Value *Result = Builder.CreateCall( 45005f757f3fSDimitry Andric MaskedCmpXchg, {AlignedAddr, CmpVal, NewVal, Mask, FailureOrdering}); 4501bdd1243dSDimitry Andric Result = Builder.CreateTrunc(Result, Builder.getInt32Ty()); 4502bdd1243dSDimitry Andric return Result; 4503bdd1243dSDimitry Andric } 4504bdd1243dSDimitry Andric 4505bdd1243dSDimitry Andric Value *LoongArchTargetLowering::emitMaskedAtomicRMWIntrinsic( 4506bdd1243dSDimitry Andric IRBuilderBase &Builder, AtomicRMWInst *AI, Value *AlignedAddr, Value *Incr, 4507bdd1243dSDimitry Andric Value *Mask, Value *ShiftAmt, AtomicOrdering Ord) const { 45085f757f3fSDimitry Andric // In the case of an atomicrmw xchg with a constant 0/-1 operand, replace 45095f757f3fSDimitry Andric // the atomic instruction with an AtomicRMWInst::And/Or with appropriate 45105f757f3fSDimitry Andric // mask, as this produces better code than the LL/SC loop emitted by 45115f757f3fSDimitry Andric // int_loongarch_masked_atomicrmw_xchg. 45125f757f3fSDimitry Andric if (AI->getOperation() == AtomicRMWInst::Xchg && 45135f757f3fSDimitry Andric isa<ConstantInt>(AI->getValOperand())) { 45145f757f3fSDimitry Andric ConstantInt *CVal = cast<ConstantInt>(AI->getValOperand()); 45155f757f3fSDimitry Andric if (CVal->isZero()) 45165f757f3fSDimitry Andric return Builder.CreateAtomicRMW(AtomicRMWInst::And, AlignedAddr, 45175f757f3fSDimitry Andric Builder.CreateNot(Mask, "Inv_Mask"), 45185f757f3fSDimitry Andric AI->getAlign(), Ord); 45195f757f3fSDimitry Andric if (CVal->isMinusOne()) 45205f757f3fSDimitry Andric return Builder.CreateAtomicRMW(AtomicRMWInst::Or, AlignedAddr, Mask, 45215f757f3fSDimitry Andric AI->getAlign(), Ord); 45225f757f3fSDimitry Andric } 45235f757f3fSDimitry Andric 4524bdd1243dSDimitry Andric unsigned GRLen = Subtarget.getGRLen(); 4525bdd1243dSDimitry Andric Value *Ordering = 4526bdd1243dSDimitry Andric Builder.getIntN(GRLen, static_cast<uint64_t>(AI->getOrdering())); 4527bdd1243dSDimitry Andric Type *Tys[] = {AlignedAddr->getType()}; 4528bdd1243dSDimitry Andric Function *LlwOpScwLoop = Intrinsic::getDeclaration( 4529bdd1243dSDimitry Andric AI->getModule(), 4530bdd1243dSDimitry Andric getIntrinsicForMaskedAtomicRMWBinOp(GRLen, AI->getOperation()), Tys); 4531bdd1243dSDimitry Andric 4532bdd1243dSDimitry Andric if (GRLen == 64) { 4533bdd1243dSDimitry Andric Incr = Builder.CreateSExt(Incr, Builder.getInt64Ty()); 4534bdd1243dSDimitry Andric Mask = Builder.CreateSExt(Mask, Builder.getInt64Ty()); 4535bdd1243dSDimitry Andric ShiftAmt = Builder.CreateSExt(ShiftAmt, Builder.getInt64Ty()); 4536bdd1243dSDimitry Andric } 4537bdd1243dSDimitry Andric 4538bdd1243dSDimitry Andric Value *Result; 4539bdd1243dSDimitry Andric 4540bdd1243dSDimitry Andric // Must pass the shift amount needed to sign extend the loaded value prior 4541bdd1243dSDimitry Andric // to performing a signed comparison for min/max. ShiftAmt is the number of 4542bdd1243dSDimitry Andric // bits to shift the value into position. Pass GRLen-ShiftAmt-ValWidth, which 4543bdd1243dSDimitry Andric // is the number of bits to left+right shift the value in order to 4544bdd1243dSDimitry Andric // sign-extend. 4545bdd1243dSDimitry Andric if (AI->getOperation() == AtomicRMWInst::Min || 4546bdd1243dSDimitry Andric AI->getOperation() == AtomicRMWInst::Max) { 4547bdd1243dSDimitry Andric const DataLayout &DL = AI->getModule()->getDataLayout(); 4548bdd1243dSDimitry Andric unsigned ValWidth = 4549bdd1243dSDimitry Andric DL.getTypeStoreSizeInBits(AI->getValOperand()->getType()); 4550bdd1243dSDimitry Andric Value *SextShamt = 4551bdd1243dSDimitry Andric Builder.CreateSub(Builder.getIntN(GRLen, GRLen - ValWidth), ShiftAmt); 4552bdd1243dSDimitry Andric Result = Builder.CreateCall(LlwOpScwLoop, 4553bdd1243dSDimitry Andric {AlignedAddr, Incr, Mask, SextShamt, Ordering}); 4554bdd1243dSDimitry Andric } else { 4555bdd1243dSDimitry Andric Result = 4556bdd1243dSDimitry Andric Builder.CreateCall(LlwOpScwLoop, {AlignedAddr, Incr, Mask, Ordering}); 4557bdd1243dSDimitry Andric } 4558bdd1243dSDimitry Andric 4559bdd1243dSDimitry Andric if (GRLen == 64) 4560bdd1243dSDimitry Andric Result = Builder.CreateTrunc(Result, Builder.getInt32Ty()); 4561bdd1243dSDimitry Andric return Result; 4562bdd1243dSDimitry Andric } 4563bdd1243dSDimitry Andric 4564bdd1243dSDimitry Andric bool LoongArchTargetLowering::isFMAFasterThanFMulAndFAdd( 4565bdd1243dSDimitry Andric const MachineFunction &MF, EVT VT) const { 4566bdd1243dSDimitry Andric VT = VT.getScalarType(); 4567bdd1243dSDimitry Andric 4568bdd1243dSDimitry Andric if (!VT.isSimple()) 4569bdd1243dSDimitry Andric return false; 4570bdd1243dSDimitry Andric 4571bdd1243dSDimitry Andric switch (VT.getSimpleVT().SimpleTy) { 4572bdd1243dSDimitry Andric case MVT::f32: 4573bdd1243dSDimitry Andric case MVT::f64: 4574bdd1243dSDimitry Andric return true; 4575bdd1243dSDimitry Andric default: 4576bdd1243dSDimitry Andric break; 4577bdd1243dSDimitry Andric } 4578bdd1243dSDimitry Andric 4579bdd1243dSDimitry Andric return false; 4580bdd1243dSDimitry Andric } 4581bdd1243dSDimitry Andric 4582bdd1243dSDimitry Andric Register LoongArchTargetLowering::getExceptionPointerRegister( 4583bdd1243dSDimitry Andric const Constant *PersonalityFn) const { 4584bdd1243dSDimitry Andric return LoongArch::R4; 4585bdd1243dSDimitry Andric } 4586bdd1243dSDimitry Andric 4587bdd1243dSDimitry Andric Register LoongArchTargetLowering::getExceptionSelectorRegister( 4588bdd1243dSDimitry Andric const Constant *PersonalityFn) const { 4589bdd1243dSDimitry Andric return LoongArch::R5; 4590bdd1243dSDimitry Andric } 4591bdd1243dSDimitry Andric 4592bdd1243dSDimitry Andric //===----------------------------------------------------------------------===// 4593bdd1243dSDimitry Andric // LoongArch Inline Assembly Support 4594bdd1243dSDimitry Andric //===----------------------------------------------------------------------===// 4595bdd1243dSDimitry Andric 4596bdd1243dSDimitry Andric LoongArchTargetLowering::ConstraintType 4597bdd1243dSDimitry Andric LoongArchTargetLowering::getConstraintType(StringRef Constraint) const { 4598bdd1243dSDimitry Andric // LoongArch specific constraints in GCC: config/loongarch/constraints.md 4599bdd1243dSDimitry Andric // 4600bdd1243dSDimitry Andric // 'f': A floating-point register (if available). 4601bdd1243dSDimitry Andric // 'k': A memory operand whose address is formed by a base register and 4602bdd1243dSDimitry Andric // (optionally scaled) index register. 4603bdd1243dSDimitry Andric // 'l': A signed 16-bit constant. 4604bdd1243dSDimitry Andric // 'm': A memory operand whose address is formed by a base register and 4605bdd1243dSDimitry Andric // offset that is suitable for use in instructions with the same 4606bdd1243dSDimitry Andric // addressing mode as st.w and ld.w. 4607bdd1243dSDimitry Andric // 'I': A signed 12-bit constant (for arithmetic instructions). 4608bdd1243dSDimitry Andric // 'J': Integer zero. 4609bdd1243dSDimitry Andric // 'K': An unsigned 12-bit constant (for logic instructions). 4610bdd1243dSDimitry Andric // "ZB": An address that is held in a general-purpose register. The offset is 4611bdd1243dSDimitry Andric // zero. 4612bdd1243dSDimitry Andric // "ZC": A memory operand whose address is formed by a base register and 4613bdd1243dSDimitry Andric // offset that is suitable for use in instructions with the same 4614bdd1243dSDimitry Andric // addressing mode as ll.w and sc.w. 4615bdd1243dSDimitry Andric if (Constraint.size() == 1) { 4616bdd1243dSDimitry Andric switch (Constraint[0]) { 4617bdd1243dSDimitry Andric default: 4618bdd1243dSDimitry Andric break; 4619bdd1243dSDimitry Andric case 'f': 4620bdd1243dSDimitry Andric return C_RegisterClass; 4621bdd1243dSDimitry Andric case 'l': 4622bdd1243dSDimitry Andric case 'I': 4623bdd1243dSDimitry Andric case 'J': 4624bdd1243dSDimitry Andric case 'K': 4625bdd1243dSDimitry Andric return C_Immediate; 4626bdd1243dSDimitry Andric case 'k': 4627bdd1243dSDimitry Andric return C_Memory; 4628bdd1243dSDimitry Andric } 4629bdd1243dSDimitry Andric } 4630bdd1243dSDimitry Andric 4631bdd1243dSDimitry Andric if (Constraint == "ZC" || Constraint == "ZB") 4632bdd1243dSDimitry Andric return C_Memory; 4633bdd1243dSDimitry Andric 4634bdd1243dSDimitry Andric // 'm' is handled here. 4635bdd1243dSDimitry Andric return TargetLowering::getConstraintType(Constraint); 4636bdd1243dSDimitry Andric } 4637bdd1243dSDimitry Andric 46385f757f3fSDimitry Andric InlineAsm::ConstraintCode LoongArchTargetLowering::getInlineAsmMemConstraint( 4639bdd1243dSDimitry Andric StringRef ConstraintCode) const { 46405f757f3fSDimitry Andric return StringSwitch<InlineAsm::ConstraintCode>(ConstraintCode) 46415f757f3fSDimitry Andric .Case("k", InlineAsm::ConstraintCode::k) 46425f757f3fSDimitry Andric .Case("ZB", InlineAsm::ConstraintCode::ZB) 46435f757f3fSDimitry Andric .Case("ZC", InlineAsm::ConstraintCode::ZC) 4644bdd1243dSDimitry Andric .Default(TargetLowering::getInlineAsmMemConstraint(ConstraintCode)); 4645bdd1243dSDimitry Andric } 4646bdd1243dSDimitry Andric 4647bdd1243dSDimitry Andric std::pair<unsigned, const TargetRegisterClass *> 4648bdd1243dSDimitry Andric LoongArchTargetLowering::getRegForInlineAsmConstraint( 4649bdd1243dSDimitry Andric const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const { 4650bdd1243dSDimitry Andric // First, see if this is a constraint that directly corresponds to a LoongArch 4651bdd1243dSDimitry Andric // register class. 4652bdd1243dSDimitry Andric if (Constraint.size() == 1) { 4653bdd1243dSDimitry Andric switch (Constraint[0]) { 4654bdd1243dSDimitry Andric case 'r': 4655bdd1243dSDimitry Andric // TODO: Support fixed vectors up to GRLen? 4656bdd1243dSDimitry Andric if (VT.isVector()) 4657bdd1243dSDimitry Andric break; 4658bdd1243dSDimitry Andric return std::make_pair(0U, &LoongArch::GPRRegClass); 4659bdd1243dSDimitry Andric case 'f': 4660bdd1243dSDimitry Andric if (Subtarget.hasBasicF() && VT == MVT::f32) 4661bdd1243dSDimitry Andric return std::make_pair(0U, &LoongArch::FPR32RegClass); 4662bdd1243dSDimitry Andric if (Subtarget.hasBasicD() && VT == MVT::f64) 4663bdd1243dSDimitry Andric return std::make_pair(0U, &LoongArch::FPR64RegClass); 466406c3fb27SDimitry Andric if (Subtarget.hasExtLSX() && 466506c3fb27SDimitry Andric TRI->isTypeLegalForClass(LoongArch::LSX128RegClass, VT)) 466606c3fb27SDimitry Andric return std::make_pair(0U, &LoongArch::LSX128RegClass); 466706c3fb27SDimitry Andric if (Subtarget.hasExtLASX() && 466806c3fb27SDimitry Andric TRI->isTypeLegalForClass(LoongArch::LASX256RegClass, VT)) 466906c3fb27SDimitry Andric return std::make_pair(0U, &LoongArch::LASX256RegClass); 4670bdd1243dSDimitry Andric break; 4671bdd1243dSDimitry Andric default: 4672bdd1243dSDimitry Andric break; 4673bdd1243dSDimitry Andric } 4674bdd1243dSDimitry Andric } 4675bdd1243dSDimitry Andric 4676bdd1243dSDimitry Andric // TargetLowering::getRegForInlineAsmConstraint uses the name of the TableGen 4677bdd1243dSDimitry Andric // record (e.g. the "R0" in `def R0`) to choose registers for InlineAsm 4678bdd1243dSDimitry Andric // constraints while the official register name is prefixed with a '$'. So we 4679bdd1243dSDimitry Andric // clip the '$' from the original constraint string (e.g. {$r0} to {r0}.) 4680bdd1243dSDimitry Andric // before it being parsed. And TargetLowering::getRegForInlineAsmConstraint is 4681bdd1243dSDimitry Andric // case insensitive, so no need to convert the constraint to upper case here. 4682bdd1243dSDimitry Andric // 4683bdd1243dSDimitry Andric // For now, no need to support ABI names (e.g. `$a0`) as clang will correctly 4684bdd1243dSDimitry Andric // decode the usage of register name aliases into their official names. And 4685bdd1243dSDimitry Andric // AFAIK, the not yet upstreamed `rustc` for LoongArch will always use 4686bdd1243dSDimitry Andric // official register names. 46875f757f3fSDimitry Andric if (Constraint.starts_with("{$r") || Constraint.starts_with("{$f") || 46885f757f3fSDimitry Andric Constraint.starts_with("{$vr") || Constraint.starts_with("{$xr")) { 4689bdd1243dSDimitry Andric bool IsFP = Constraint[2] == 'f'; 4690bdd1243dSDimitry Andric std::pair<StringRef, StringRef> Temp = Constraint.split('$'); 4691bdd1243dSDimitry Andric std::pair<unsigned, const TargetRegisterClass *> R; 4692bdd1243dSDimitry Andric R = TargetLowering::getRegForInlineAsmConstraint( 4693bdd1243dSDimitry Andric TRI, join_items("", Temp.first, Temp.second), VT); 4694bdd1243dSDimitry Andric // Match those names to the widest floating point register type available. 4695bdd1243dSDimitry Andric if (IsFP) { 4696bdd1243dSDimitry Andric unsigned RegNo = R.first; 4697bdd1243dSDimitry Andric if (LoongArch::F0 <= RegNo && RegNo <= LoongArch::F31) { 4698bdd1243dSDimitry Andric if (Subtarget.hasBasicD() && (VT == MVT::f64 || VT == MVT::Other)) { 4699bdd1243dSDimitry Andric unsigned DReg = RegNo - LoongArch::F0 + LoongArch::F0_64; 4700bdd1243dSDimitry Andric return std::make_pair(DReg, &LoongArch::FPR64RegClass); 4701bdd1243dSDimitry Andric } 4702bdd1243dSDimitry Andric } 4703bdd1243dSDimitry Andric } 4704bdd1243dSDimitry Andric return R; 4705bdd1243dSDimitry Andric } 4706bdd1243dSDimitry Andric 4707bdd1243dSDimitry Andric return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 4708bdd1243dSDimitry Andric } 4709bdd1243dSDimitry Andric 4710bdd1243dSDimitry Andric void LoongArchTargetLowering::LowerAsmOperandForConstraint( 47115f757f3fSDimitry Andric SDValue Op, StringRef Constraint, std::vector<SDValue> &Ops, 4712bdd1243dSDimitry Andric SelectionDAG &DAG) const { 4713bdd1243dSDimitry Andric // Currently only support length 1 constraints. 47145f757f3fSDimitry Andric if (Constraint.size() == 1) { 4715bdd1243dSDimitry Andric switch (Constraint[0]) { 4716bdd1243dSDimitry Andric case 'l': 4717bdd1243dSDimitry Andric // Validate & create a 16-bit signed immediate operand. 4718bdd1243dSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 4719bdd1243dSDimitry Andric uint64_t CVal = C->getSExtValue(); 4720bdd1243dSDimitry Andric if (isInt<16>(CVal)) 4721bdd1243dSDimitry Andric Ops.push_back( 4722bdd1243dSDimitry Andric DAG.getTargetConstant(CVal, SDLoc(Op), Subtarget.getGRLenVT())); 4723bdd1243dSDimitry Andric } 4724bdd1243dSDimitry Andric return; 4725bdd1243dSDimitry Andric case 'I': 4726bdd1243dSDimitry Andric // Validate & create a 12-bit signed immediate operand. 4727bdd1243dSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 4728bdd1243dSDimitry Andric uint64_t CVal = C->getSExtValue(); 4729bdd1243dSDimitry Andric if (isInt<12>(CVal)) 4730bdd1243dSDimitry Andric Ops.push_back( 4731bdd1243dSDimitry Andric DAG.getTargetConstant(CVal, SDLoc(Op), Subtarget.getGRLenVT())); 4732bdd1243dSDimitry Andric } 4733bdd1243dSDimitry Andric return; 4734bdd1243dSDimitry Andric case 'J': 4735bdd1243dSDimitry Andric // Validate & create an integer zero operand. 4736bdd1243dSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(Op)) 4737bdd1243dSDimitry Andric if (C->getZExtValue() == 0) 4738bdd1243dSDimitry Andric Ops.push_back( 4739bdd1243dSDimitry Andric DAG.getTargetConstant(0, SDLoc(Op), Subtarget.getGRLenVT())); 4740bdd1243dSDimitry Andric return; 4741bdd1243dSDimitry Andric case 'K': 4742bdd1243dSDimitry Andric // Validate & create a 12-bit unsigned immediate operand. 4743bdd1243dSDimitry Andric if (auto *C = dyn_cast<ConstantSDNode>(Op)) { 4744bdd1243dSDimitry Andric uint64_t CVal = C->getZExtValue(); 4745bdd1243dSDimitry Andric if (isUInt<12>(CVal)) 4746bdd1243dSDimitry Andric Ops.push_back( 4747bdd1243dSDimitry Andric DAG.getTargetConstant(CVal, SDLoc(Op), Subtarget.getGRLenVT())); 4748bdd1243dSDimitry Andric } 4749bdd1243dSDimitry Andric return; 4750bdd1243dSDimitry Andric default: 4751bdd1243dSDimitry Andric break; 4752bdd1243dSDimitry Andric } 4753bdd1243dSDimitry Andric } 4754bdd1243dSDimitry Andric TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); 4755bdd1243dSDimitry Andric } 4756bdd1243dSDimitry Andric 4757bdd1243dSDimitry Andric #define GET_REGISTER_MATCHER 4758bdd1243dSDimitry Andric #include "LoongArchGenAsmMatcher.inc" 4759bdd1243dSDimitry Andric 4760bdd1243dSDimitry Andric Register 4761bdd1243dSDimitry Andric LoongArchTargetLowering::getRegisterByName(const char *RegName, LLT VT, 4762bdd1243dSDimitry Andric const MachineFunction &MF) const { 4763bdd1243dSDimitry Andric std::pair<StringRef, StringRef> Name = StringRef(RegName).split('$'); 4764bdd1243dSDimitry Andric std::string NewRegName = Name.second.str(); 4765bdd1243dSDimitry Andric Register Reg = MatchRegisterAltName(NewRegName); 4766bdd1243dSDimitry Andric if (Reg == LoongArch::NoRegister) 4767bdd1243dSDimitry Andric Reg = MatchRegisterName(NewRegName); 4768bdd1243dSDimitry Andric if (Reg == LoongArch::NoRegister) 4769bdd1243dSDimitry Andric report_fatal_error( 4770bdd1243dSDimitry Andric Twine("Invalid register name \"" + StringRef(RegName) + "\".")); 4771bdd1243dSDimitry Andric BitVector ReservedRegs = Subtarget.getRegisterInfo()->getReservedRegs(MF); 4772bdd1243dSDimitry Andric if (!ReservedRegs.test(Reg)) 4773bdd1243dSDimitry Andric report_fatal_error(Twine("Trying to obtain non-reserved register \"" + 4774bdd1243dSDimitry Andric StringRef(RegName) + "\".")); 4775bdd1243dSDimitry Andric return Reg; 4776bdd1243dSDimitry Andric } 4777bdd1243dSDimitry Andric 4778bdd1243dSDimitry Andric bool LoongArchTargetLowering::decomposeMulByConstant(LLVMContext &Context, 4779bdd1243dSDimitry Andric EVT VT, SDValue C) const { 4780bdd1243dSDimitry Andric // TODO: Support vectors. 4781bdd1243dSDimitry Andric if (!VT.isScalarInteger()) 4782bdd1243dSDimitry Andric return false; 4783bdd1243dSDimitry Andric 4784bdd1243dSDimitry Andric // Omit the optimization if the data size exceeds GRLen. 4785bdd1243dSDimitry Andric if (VT.getSizeInBits() > Subtarget.getGRLen()) 4786bdd1243dSDimitry Andric return false; 4787bdd1243dSDimitry Andric 4788bdd1243dSDimitry Andric if (auto *ConstNode = dyn_cast<ConstantSDNode>(C.getNode())) { 4789bdd1243dSDimitry Andric const APInt &Imm = ConstNode->getAPIntValue(); 479006c3fb27SDimitry Andric // Break MUL into (SLLI + ADD/SUB) or ALSL. 4791bdd1243dSDimitry Andric if ((Imm + 1).isPowerOf2() || (Imm - 1).isPowerOf2() || 4792bdd1243dSDimitry Andric (1 - Imm).isPowerOf2() || (-1 - Imm).isPowerOf2()) 4793bdd1243dSDimitry Andric return true; 479406c3fb27SDimitry Andric // Break MUL into (ALSL x, (SLLI x, imm0), imm1). 479506c3fb27SDimitry Andric if (ConstNode->hasOneUse() && 479606c3fb27SDimitry Andric ((Imm - 2).isPowerOf2() || (Imm - 4).isPowerOf2() || 479706c3fb27SDimitry Andric (Imm - 8).isPowerOf2() || (Imm - 16).isPowerOf2())) 479806c3fb27SDimitry Andric return true; 479906c3fb27SDimitry Andric // Break (MUL x, imm) into (ADD (SLLI x, s0), (SLLI x, s1)), 480006c3fb27SDimitry Andric // in which the immediate has two set bits. Or Break (MUL x, imm) 480106c3fb27SDimitry Andric // into (SUB (SLLI x, s0), (SLLI x, s1)), in which the immediate 480206c3fb27SDimitry Andric // equals to (1 << s0) - (1 << s1). 480306c3fb27SDimitry Andric if (ConstNode->hasOneUse() && !(Imm.sge(-2048) && Imm.sle(4095))) { 480406c3fb27SDimitry Andric unsigned Shifts = Imm.countr_zero(); 480506c3fb27SDimitry Andric // Reject immediates which can be composed via a single LUI. 480606c3fb27SDimitry Andric if (Shifts >= 12) 480706c3fb27SDimitry Andric return false; 480806c3fb27SDimitry Andric // Reject multiplications can be optimized to 480906c3fb27SDimitry Andric // (SLLI (ALSL x, x, 1/2/3/4), s). 481006c3fb27SDimitry Andric APInt ImmPop = Imm.ashr(Shifts); 481106c3fb27SDimitry Andric if (ImmPop == 3 || ImmPop == 5 || ImmPop == 9 || ImmPop == 17) 481206c3fb27SDimitry Andric return false; 481306c3fb27SDimitry Andric // We do not consider the case `(-Imm - ImmSmall).isPowerOf2()`, 481406c3fb27SDimitry Andric // since it needs one more instruction than other 3 cases. 481506c3fb27SDimitry Andric APInt ImmSmall = APInt(Imm.getBitWidth(), 1ULL << Shifts, true); 481606c3fb27SDimitry Andric if ((Imm - ImmSmall).isPowerOf2() || (Imm + ImmSmall).isPowerOf2() || 481706c3fb27SDimitry Andric (ImmSmall - Imm).isPowerOf2()) 481806c3fb27SDimitry Andric return true; 481906c3fb27SDimitry Andric } 4820bdd1243dSDimitry Andric } 4821bdd1243dSDimitry Andric 4822bdd1243dSDimitry Andric return false; 4823bdd1243dSDimitry Andric } 482406c3fb27SDimitry Andric 482506c3fb27SDimitry Andric bool LoongArchTargetLowering::isLegalAddressingMode(const DataLayout &DL, 482606c3fb27SDimitry Andric const AddrMode &AM, 482706c3fb27SDimitry Andric Type *Ty, unsigned AS, 482806c3fb27SDimitry Andric Instruction *I) const { 482906c3fb27SDimitry Andric // LoongArch has four basic addressing modes: 483006c3fb27SDimitry Andric // 1. reg 483106c3fb27SDimitry Andric // 2. reg + 12-bit signed offset 483206c3fb27SDimitry Andric // 3. reg + 14-bit signed offset left-shifted by 2 483306c3fb27SDimitry Andric // 4. reg1 + reg2 483406c3fb27SDimitry Andric // TODO: Add more checks after support vector extension. 483506c3fb27SDimitry Andric 483606c3fb27SDimitry Andric // No global is ever allowed as a base. 483706c3fb27SDimitry Andric if (AM.BaseGV) 483806c3fb27SDimitry Andric return false; 483906c3fb27SDimitry Andric 484006c3fb27SDimitry Andric // Require a 12 or 14 bit signed offset. 484106c3fb27SDimitry Andric if (!isInt<12>(AM.BaseOffs) || !isShiftedInt<14, 2>(AM.BaseOffs)) 484206c3fb27SDimitry Andric return false; 484306c3fb27SDimitry Andric 484406c3fb27SDimitry Andric switch (AM.Scale) { 484506c3fb27SDimitry Andric case 0: 484606c3fb27SDimitry Andric // "i" is not allowed. 484706c3fb27SDimitry Andric if (!AM.HasBaseReg) 484806c3fb27SDimitry Andric return false; 484906c3fb27SDimitry Andric // Otherwise we have "r+i". 485006c3fb27SDimitry Andric break; 485106c3fb27SDimitry Andric case 1: 485206c3fb27SDimitry Andric // "r+r+i" is not allowed. 485306c3fb27SDimitry Andric if (AM.HasBaseReg && AM.BaseOffs != 0) 485406c3fb27SDimitry Andric return false; 485506c3fb27SDimitry Andric // Otherwise we have "r+r" or "r+i". 485606c3fb27SDimitry Andric break; 485706c3fb27SDimitry Andric case 2: 485806c3fb27SDimitry Andric // "2*r+r" or "2*r+i" is not allowed. 485906c3fb27SDimitry Andric if (AM.HasBaseReg || AM.BaseOffs) 486006c3fb27SDimitry Andric return false; 486106c3fb27SDimitry Andric // Otherwise we have "r+r". 486206c3fb27SDimitry Andric break; 486306c3fb27SDimitry Andric default: 486406c3fb27SDimitry Andric return false; 486506c3fb27SDimitry Andric } 486606c3fb27SDimitry Andric 486706c3fb27SDimitry Andric return true; 486806c3fb27SDimitry Andric } 486906c3fb27SDimitry Andric 487006c3fb27SDimitry Andric bool LoongArchTargetLowering::isLegalICmpImmediate(int64_t Imm) const { 487106c3fb27SDimitry Andric return isInt<12>(Imm); 487206c3fb27SDimitry Andric } 487306c3fb27SDimitry Andric 487406c3fb27SDimitry Andric bool LoongArchTargetLowering::isLegalAddImmediate(int64_t Imm) const { 487506c3fb27SDimitry Andric return isInt<12>(Imm); 487606c3fb27SDimitry Andric } 487706c3fb27SDimitry Andric 487806c3fb27SDimitry Andric bool LoongArchTargetLowering::isZExtFree(SDValue Val, EVT VT2) const { 487906c3fb27SDimitry Andric // Zexts are free if they can be combined with a load. 488006c3fb27SDimitry Andric // Don't advertise i32->i64 zextload as being free for LA64. It interacts 488106c3fb27SDimitry Andric // poorly with type legalization of compares preferring sext. 488206c3fb27SDimitry Andric if (auto *LD = dyn_cast<LoadSDNode>(Val)) { 488306c3fb27SDimitry Andric EVT MemVT = LD->getMemoryVT(); 488406c3fb27SDimitry Andric if ((MemVT == MVT::i8 || MemVT == MVT::i16) && 488506c3fb27SDimitry Andric (LD->getExtensionType() == ISD::NON_EXTLOAD || 488606c3fb27SDimitry Andric LD->getExtensionType() == ISD::ZEXTLOAD)) 488706c3fb27SDimitry Andric return true; 488806c3fb27SDimitry Andric } 488906c3fb27SDimitry Andric 489006c3fb27SDimitry Andric return TargetLowering::isZExtFree(Val, VT2); 489106c3fb27SDimitry Andric } 489206c3fb27SDimitry Andric 489306c3fb27SDimitry Andric bool LoongArchTargetLowering::isSExtCheaperThanZExt(EVT SrcVT, EVT DstVT) const { 489406c3fb27SDimitry Andric return Subtarget.is64Bit() && SrcVT == MVT::i32 && DstVT == MVT::i64; 489506c3fb27SDimitry Andric } 489606c3fb27SDimitry Andric 489706c3fb27SDimitry Andric bool LoongArchTargetLowering::hasAndNotCompare(SDValue Y) const { 489806c3fb27SDimitry Andric // TODO: Support vectors. 489906c3fb27SDimitry Andric if (Y.getValueType().isVector()) 490006c3fb27SDimitry Andric return false; 490106c3fb27SDimitry Andric 490206c3fb27SDimitry Andric return !isa<ConstantSDNode>(Y); 490306c3fb27SDimitry Andric } 4904