10b57cec5SDimitry Andric //===- ARCRegisterInfo.cpp - ARC Register Information -----------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the ARC implementation of the MRegisterInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric #include "ARCRegisterInfo.h"
140b57cec5SDimitry Andric #include "ARC.h"
150b57cec5SDimitry Andric #include "ARCInstrInfo.h"
160b57cec5SDimitry Andric #include "ARCMachineFunctionInfo.h"
170b57cec5SDimitry Andric #include "ARCSubtarget.h"
180b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
25fe6060f1SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
260b57cec5SDimitry Andric #include "llvm/IR/Function.h"
270b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
280b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h"
290b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
300b57cec5SDimitry Andric
310b57cec5SDimitry Andric using namespace llvm;
320b57cec5SDimitry Andric
330b57cec5SDimitry Andric #define DEBUG_TYPE "arc-reg-info"
340b57cec5SDimitry Andric
350b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
360b57cec5SDimitry Andric #include "ARCGenRegisterInfo.inc"
370b57cec5SDimitry Andric
replaceFrameIndex(MachineBasicBlock::iterator II,const ARCInstrInfo & TII,unsigned Reg,unsigned FrameReg,int Offset,int StackSize,int ObjSize,RegScavenger * RS,int SPAdj)38349cc55cSDimitry Andric static void replaceFrameIndex(MachineBasicBlock::iterator II,
390b57cec5SDimitry Andric const ARCInstrInfo &TII, unsigned Reg,
400b57cec5SDimitry Andric unsigned FrameReg, int Offset, int StackSize,
410b57cec5SDimitry Andric int ObjSize, RegScavenger *RS, int SPAdj) {
420b57cec5SDimitry Andric assert(RS && "Need register scavenger.");
430b57cec5SDimitry Andric MachineInstr &MI = *II;
440b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent();
45349cc55cSDimitry Andric DebugLoc DL = MI.getDebugLoc();
460b57cec5SDimitry Andric unsigned BaseReg = FrameReg;
470b57cec5SDimitry Andric unsigned KillState = 0;
480b57cec5SDimitry Andric if (MI.getOpcode() == ARC::LD_rs9 && (Offset >= 256 || Offset < -256)) {
490b57cec5SDimitry Andric // Loads can always be reached with LD_rlimm.
50349cc55cSDimitry Andric BuildMI(MBB, II, DL, TII.get(ARC::LD_rlimm), Reg)
510b57cec5SDimitry Andric .addReg(BaseReg)
520b57cec5SDimitry Andric .addImm(Offset)
530b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin());
540b57cec5SDimitry Andric MBB.erase(II);
550b57cec5SDimitry Andric return;
560b57cec5SDimitry Andric }
570b57cec5SDimitry Andric
580b57cec5SDimitry Andric if (MI.getOpcode() != ARC::GETFI && (Offset >= 256 || Offset < -256)) {
590b57cec5SDimitry Andric // We need to use a scratch register to reach the far-away frame indexes.
600b57cec5SDimitry Andric BaseReg = RS->FindUnusedReg(&ARC::GPR32RegClass);
610b57cec5SDimitry Andric if (!BaseReg) {
620b57cec5SDimitry Andric // We can be sure that the scavenged-register slot is within the range
630b57cec5SDimitry Andric // of the load offset.
640b57cec5SDimitry Andric const TargetRegisterInfo *TRI =
650b57cec5SDimitry Andric MBB.getParent()->getSubtarget().getRegisterInfo();
66*06c3fb27SDimitry Andric BaseReg =
67*06c3fb27SDimitry Andric RS->scavengeRegisterBackwards(ARC::GPR32RegClass, II, false, SPAdj);
680b57cec5SDimitry Andric assert(BaseReg && "Register scavenging failed.");
690b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Scavenged register " << printReg(BaseReg, TRI)
700b57cec5SDimitry Andric << " for FrameReg=" << printReg(FrameReg, TRI)
710b57cec5SDimitry Andric << "+Offset=" << Offset << "\n");
720b57cec5SDimitry Andric (void)TRI;
730b57cec5SDimitry Andric RS->setRegUsed(BaseReg);
740b57cec5SDimitry Andric }
750b57cec5SDimitry Andric unsigned AddOpc = isUInt<6>(Offset) ? ARC::ADD_rru6 : ARC::ADD_rrlimm;
76349cc55cSDimitry Andric BuildMI(MBB, II, DL, TII.get(AddOpc))
770b57cec5SDimitry Andric .addReg(BaseReg, RegState::Define)
780b57cec5SDimitry Andric .addReg(FrameReg)
790b57cec5SDimitry Andric .addImm(Offset);
800b57cec5SDimitry Andric Offset = 0;
810b57cec5SDimitry Andric KillState = RegState::Kill;
820b57cec5SDimitry Andric }
830b57cec5SDimitry Andric switch (MI.getOpcode()) {
840b57cec5SDimitry Andric case ARC::LD_rs9:
850b57cec5SDimitry Andric assert((Offset % 4 == 0) && "LD needs 4 byte alignment.");
86bdd1243dSDimitry Andric [[fallthrough]];
870b57cec5SDimitry Andric case ARC::LDH_rs9:
880b57cec5SDimitry Andric case ARC::LDH_X_rs9:
890b57cec5SDimitry Andric assert((Offset % 2 == 0) && "LDH needs 2 byte alignment.");
90bdd1243dSDimitry Andric [[fallthrough]];
910b57cec5SDimitry Andric case ARC::LDB_rs9:
920b57cec5SDimitry Andric case ARC::LDB_X_rs9:
930b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building LDFI\n");
94349cc55cSDimitry Andric BuildMI(MBB, II, DL, TII.get(MI.getOpcode()), Reg)
950b57cec5SDimitry Andric .addReg(BaseReg, KillState)
960b57cec5SDimitry Andric .addImm(Offset)
970b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin());
980b57cec5SDimitry Andric break;
990b57cec5SDimitry Andric case ARC::ST_rs9:
1000b57cec5SDimitry Andric assert((Offset % 4 == 0) && "ST needs 4 byte alignment.");
101bdd1243dSDimitry Andric [[fallthrough]];
1020b57cec5SDimitry Andric case ARC::STH_rs9:
1030b57cec5SDimitry Andric assert((Offset % 2 == 0) && "STH needs 2 byte alignment.");
104bdd1243dSDimitry Andric [[fallthrough]];
1050b57cec5SDimitry Andric case ARC::STB_rs9:
1060b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building STFI\n");
107349cc55cSDimitry Andric BuildMI(MBB, II, DL, TII.get(MI.getOpcode()))
1080b57cec5SDimitry Andric .addReg(Reg, getKillRegState(MI.getOperand(0).isKill()))
1090b57cec5SDimitry Andric .addReg(BaseReg, KillState)
1100b57cec5SDimitry Andric .addImm(Offset)
1110b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin());
1120b57cec5SDimitry Andric break;
1130b57cec5SDimitry Andric case ARC::GETFI:
1140b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building GETFI\n");
115349cc55cSDimitry Andric BuildMI(MBB, II, DL,
1160b57cec5SDimitry Andric TII.get(isUInt<6>(Offset) ? ARC::ADD_rru6 : ARC::ADD_rrlimm))
1170b57cec5SDimitry Andric .addReg(Reg, RegState::Define)
1180b57cec5SDimitry Andric .addReg(FrameReg)
1190b57cec5SDimitry Andric .addImm(Offset);
1200b57cec5SDimitry Andric break;
1210b57cec5SDimitry Andric default:
1220b57cec5SDimitry Andric llvm_unreachable("Unhandled opcode.");
1230b57cec5SDimitry Andric }
1240b57cec5SDimitry Andric
1250b57cec5SDimitry Andric // Erase old instruction.
1260b57cec5SDimitry Andric MBB.erase(II);
1270b57cec5SDimitry Andric }
1280b57cec5SDimitry Andric
ARCRegisterInfo(const ARCSubtarget & ST)129349cc55cSDimitry Andric ARCRegisterInfo::ARCRegisterInfo(const ARCSubtarget &ST)
130349cc55cSDimitry Andric : ARCGenRegisterInfo(ARC::BLINK), ST(ST) {}
1310b57cec5SDimitry Andric
needsFrameMoves(const MachineFunction & MF)1320b57cec5SDimitry Andric bool ARCRegisterInfo::needsFrameMoves(const MachineFunction &MF) {
133480093f4SDimitry Andric return MF.needsFrameMoves();
1340b57cec5SDimitry Andric }
1350b57cec5SDimitry Andric
1360b57cec5SDimitry Andric const MCPhysReg *
getCalleeSavedRegs(const MachineFunction * MF) const1370b57cec5SDimitry Andric ARCRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
1380b57cec5SDimitry Andric return CSR_ARC_SaveList;
1390b57cec5SDimitry Andric }
1400b57cec5SDimitry Andric
getReservedRegs(const MachineFunction & MF) const1410b57cec5SDimitry Andric BitVector ARCRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
1420b57cec5SDimitry Andric BitVector Reserved(getNumRegs());
1430b57cec5SDimitry Andric
1440b57cec5SDimitry Andric Reserved.set(ARC::ILINK);
1450b57cec5SDimitry Andric Reserved.set(ARC::SP);
1460b57cec5SDimitry Andric Reserved.set(ARC::GP);
1470b57cec5SDimitry Andric Reserved.set(ARC::R25);
1480b57cec5SDimitry Andric Reserved.set(ARC::BLINK);
1490b57cec5SDimitry Andric Reserved.set(ARC::FP);
150349cc55cSDimitry Andric
1510b57cec5SDimitry Andric return Reserved;
1520b57cec5SDimitry Andric }
1530b57cec5SDimitry Andric
requiresRegisterScavenging(const MachineFunction & MF) const1540b57cec5SDimitry Andric bool ARCRegisterInfo::requiresRegisterScavenging(
1550b57cec5SDimitry Andric const MachineFunction &MF) const {
1560b57cec5SDimitry Andric return true;
1570b57cec5SDimitry Andric }
1580b57cec5SDimitry Andric
useFPForScavengingIndex(const MachineFunction & MF) const1590b57cec5SDimitry Andric bool ARCRegisterInfo::useFPForScavengingIndex(const MachineFunction &MF) const {
1600b57cec5SDimitry Andric return true;
1610b57cec5SDimitry Andric }
1620b57cec5SDimitry Andric
eliminateFrameIndex(MachineBasicBlock::iterator II,int SPAdj,unsigned FIOperandNum,RegScavenger * RS) const163bdd1243dSDimitry Andric bool ARCRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
1640b57cec5SDimitry Andric int SPAdj, unsigned FIOperandNum,
1650b57cec5SDimitry Andric RegScavenger *RS) const {
1660b57cec5SDimitry Andric assert(SPAdj == 0 && "Unexpected");
1670b57cec5SDimitry Andric MachineInstr &MI = *II;
1680b57cec5SDimitry Andric MachineOperand &FrameOp = MI.getOperand(FIOperandNum);
1690b57cec5SDimitry Andric int FrameIndex = FrameOp.getIndex();
1700b57cec5SDimitry Andric
1710b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent();
1720b57cec5SDimitry Andric const ARCInstrInfo &TII = *MF.getSubtarget<ARCSubtarget>().getInstrInfo();
1730b57cec5SDimitry Andric const ARCFrameLowering *TFI = getFrameLowering(MF);
1740b57cec5SDimitry Andric int Offset = MF.getFrameInfo().getObjectOffset(FrameIndex);
1750b57cec5SDimitry Andric int ObjSize = MF.getFrameInfo().getObjectSize(FrameIndex);
1760b57cec5SDimitry Andric int StackSize = MF.getFrameInfo().getStackSize();
1770b57cec5SDimitry Andric int LocalFrameSize = MF.getFrameInfo().getLocalFrameSize();
1780b57cec5SDimitry Andric
1790b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nFunction : " << MF.getName() << "\n");
1800b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "<--------->\n");
1810b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << MI << "\n");
1820b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "FrameIndex : " << FrameIndex << "\n");
1830b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ObjSize : " << ObjSize << "\n");
1840b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "FrameOffset : " << Offset << "\n");
1850b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "StackSize : " << StackSize << "\n");
1860b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "LocalFrameSize : " << LocalFrameSize << "\n");
1870b57cec5SDimitry Andric (void)LocalFrameSize;
1880b57cec5SDimitry Andric
1890b57cec5SDimitry Andric // Special handling of DBG_VALUE instructions.
1900b57cec5SDimitry Andric if (MI.isDebugValue()) {
1910b57cec5SDimitry Andric Register FrameReg = getFrameRegister(MF);
1920b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/);
1930b57cec5SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
194bdd1243dSDimitry Andric return false;
1950b57cec5SDimitry Andric }
1960b57cec5SDimitry Andric
1970b57cec5SDimitry Andric // fold constant into offset.
1980b57cec5SDimitry Andric Offset += MI.getOperand(FIOperandNum + 1).getImm();
1990b57cec5SDimitry Andric
2000b57cec5SDimitry Andric // TODO: assert based on the load type:
2010b57cec5SDimitry Andric // ldb needs no alignment,
2020b57cec5SDimitry Andric // ldh needs 2 byte alignment
2030b57cec5SDimitry Andric // ld needs 4 byte alignment
2040b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Offset : " << Offset << "\n"
2050b57cec5SDimitry Andric << "<--------->\n");
2060b57cec5SDimitry Andric
2078bcb0991SDimitry Andric Register Reg = MI.getOperand(0).getReg();
2080b57cec5SDimitry Andric assert(ARC::GPR32RegClass.contains(Reg) && "Unexpected register operand");
2090b57cec5SDimitry Andric
2100b57cec5SDimitry Andric if (!TFI->hasFP(MF)) {
2110b57cec5SDimitry Andric Offset = StackSize + Offset;
2120b57cec5SDimitry Andric if (FrameIndex >= 0)
2130b57cec5SDimitry Andric assert((Offset >= 0 && Offset < StackSize) && "SP Offset not in bounds.");
2140b57cec5SDimitry Andric } else {
2150b57cec5SDimitry Andric if (FrameIndex >= 0) {
2160b57cec5SDimitry Andric assert((Offset < 0 && -Offset <= StackSize) &&
2170b57cec5SDimitry Andric "FP Offset not in bounds.");
2180b57cec5SDimitry Andric }
2190b57cec5SDimitry Andric }
220349cc55cSDimitry Andric replaceFrameIndex(II, TII, Reg, getFrameRegister(MF), Offset, StackSize,
2210b57cec5SDimitry Andric ObjSize, RS, SPAdj);
222bdd1243dSDimitry Andric return true;
2230b57cec5SDimitry Andric }
2240b57cec5SDimitry Andric
getFrameRegister(const MachineFunction & MF) const2250b57cec5SDimitry Andric Register ARCRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
2260b57cec5SDimitry Andric const ARCFrameLowering *TFI = getFrameLowering(MF);
2270b57cec5SDimitry Andric return TFI->hasFP(MF) ? ARC::FP : ARC::SP;
2280b57cec5SDimitry Andric }
2290b57cec5SDimitry Andric
2300b57cec5SDimitry Andric const uint32_t *
getCallPreservedMask(const MachineFunction & MF,CallingConv::ID CC) const2310b57cec5SDimitry Andric ARCRegisterInfo::getCallPreservedMask(const MachineFunction &MF,
2320b57cec5SDimitry Andric CallingConv::ID CC) const {
2330b57cec5SDimitry Andric return CSR_ARC_RegMask;
2340b57cec5SDimitry Andric }
235