xref: /freebsd-src/contrib/llvm-project/llvm/lib/Target/AMDGPU/AMDGPURegBankCombiner.cpp (revision 5ffd83dbcc34f10e07f6d3e968ae6365869615f4)
1*5ffd83dbSDimitry Andric //=== lib/CodeGen/GlobalISel/AMDGPURegBankCombiner.cpp ---------------===//
2*5ffd83dbSDimitry Andric //
3*5ffd83dbSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*5ffd83dbSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*5ffd83dbSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*5ffd83dbSDimitry Andric //
7*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===//
8*5ffd83dbSDimitry Andric //
9*5ffd83dbSDimitry Andric // This pass does combining of machine instructions at the generic MI level,
10*5ffd83dbSDimitry Andric // after register banks are known.
11*5ffd83dbSDimitry Andric //
12*5ffd83dbSDimitry Andric //===----------------------------------------------------------------------===//
13*5ffd83dbSDimitry Andric 
14*5ffd83dbSDimitry Andric #include "AMDGPUTargetMachine.h"
15*5ffd83dbSDimitry Andric #include "AMDGPULegalizerInfo.h"
16*5ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/Combiner.h"
17*5ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/CombinerHelper.h"
18*5ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/CombinerInfo.h"
19*5ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
20*5ffd83dbSDimitry Andric #include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
21*5ffd83dbSDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
22*5ffd83dbSDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
23*5ffd83dbSDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
24*5ffd83dbSDimitry Andric #include "llvm/Support/Debug.h"
25*5ffd83dbSDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
26*5ffd83dbSDimitry Andric 
27*5ffd83dbSDimitry Andric #define DEBUG_TYPE "amdgpu-regbank-combiner"
28*5ffd83dbSDimitry Andric 
29*5ffd83dbSDimitry Andric using namespace llvm;
30*5ffd83dbSDimitry Andric using namespace MIPatternMatch;
31*5ffd83dbSDimitry Andric 
32*5ffd83dbSDimitry Andric 
33*5ffd83dbSDimitry Andric #define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_DEPS
34*5ffd83dbSDimitry Andric #include "AMDGPUGenRegBankGICombiner.inc"
35*5ffd83dbSDimitry Andric #undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_DEPS
36*5ffd83dbSDimitry Andric 
37*5ffd83dbSDimitry Andric namespace {
38*5ffd83dbSDimitry Andric #define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_H
39*5ffd83dbSDimitry Andric #include "AMDGPUGenRegBankGICombiner.inc"
40*5ffd83dbSDimitry Andric #undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_H
41*5ffd83dbSDimitry Andric 
42*5ffd83dbSDimitry Andric class AMDGPURegBankCombinerInfo : public CombinerInfo {
43*5ffd83dbSDimitry Andric   GISelKnownBits *KB;
44*5ffd83dbSDimitry Andric   MachineDominatorTree *MDT;
45*5ffd83dbSDimitry Andric 
46*5ffd83dbSDimitry Andric public:
47*5ffd83dbSDimitry Andric   AMDGPUGenRegBankCombinerHelperRuleConfig GeneratedRuleCfg;
48*5ffd83dbSDimitry Andric 
49*5ffd83dbSDimitry Andric   AMDGPURegBankCombinerInfo(bool EnableOpt, bool OptSize, bool MinSize,
50*5ffd83dbSDimitry Andric                                   const AMDGPULegalizerInfo *LI,
51*5ffd83dbSDimitry Andric                                   GISelKnownBits *KB, MachineDominatorTree *MDT)
52*5ffd83dbSDimitry Andric       : CombinerInfo(/*AllowIllegalOps*/ false, /*ShouldLegalizeIllegal*/ true,
53*5ffd83dbSDimitry Andric                      /*LegalizerInfo*/ LI, EnableOpt, OptSize, MinSize),
54*5ffd83dbSDimitry Andric         KB(KB), MDT(MDT) {
55*5ffd83dbSDimitry Andric     if (!GeneratedRuleCfg.parseCommandLineOption())
56*5ffd83dbSDimitry Andric       report_fatal_error("Invalid rule identifier");
57*5ffd83dbSDimitry Andric   }
58*5ffd83dbSDimitry Andric 
59*5ffd83dbSDimitry Andric   bool combine(GISelChangeObserver &Observer, MachineInstr &MI,
60*5ffd83dbSDimitry Andric                MachineIRBuilder &B) const override;
61*5ffd83dbSDimitry Andric };
62*5ffd83dbSDimitry Andric 
63*5ffd83dbSDimitry Andric bool AMDGPURegBankCombinerInfo::combine(GISelChangeObserver &Observer,
64*5ffd83dbSDimitry Andric                                               MachineInstr &MI,
65*5ffd83dbSDimitry Andric                                               MachineIRBuilder &B) const {
66*5ffd83dbSDimitry Andric   CombinerHelper Helper(Observer, B, KB, MDT);
67*5ffd83dbSDimitry Andric   AMDGPUGenRegBankCombinerHelper Generated(GeneratedRuleCfg);
68*5ffd83dbSDimitry Andric 
69*5ffd83dbSDimitry Andric   if (Generated.tryCombineAll(Observer, MI, B, Helper))
70*5ffd83dbSDimitry Andric     return true;
71*5ffd83dbSDimitry Andric 
72*5ffd83dbSDimitry Andric   return false;
73*5ffd83dbSDimitry Andric }
74*5ffd83dbSDimitry Andric 
75*5ffd83dbSDimitry Andric #define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_CPP
76*5ffd83dbSDimitry Andric #include "AMDGPUGenRegBankGICombiner.inc"
77*5ffd83dbSDimitry Andric #undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_CPP
78*5ffd83dbSDimitry Andric 
79*5ffd83dbSDimitry Andric // Pass boilerplate
80*5ffd83dbSDimitry Andric // ================
81*5ffd83dbSDimitry Andric 
82*5ffd83dbSDimitry Andric class AMDGPURegBankCombiner : public MachineFunctionPass {
83*5ffd83dbSDimitry Andric public:
84*5ffd83dbSDimitry Andric   static char ID;
85*5ffd83dbSDimitry Andric 
86*5ffd83dbSDimitry Andric   AMDGPURegBankCombiner(bool IsOptNone = false);
87*5ffd83dbSDimitry Andric 
88*5ffd83dbSDimitry Andric   StringRef getPassName() const override {
89*5ffd83dbSDimitry Andric     return "AMDGPURegBankCombiner";
90*5ffd83dbSDimitry Andric   }
91*5ffd83dbSDimitry Andric 
92*5ffd83dbSDimitry Andric   bool runOnMachineFunction(MachineFunction &MF) override;
93*5ffd83dbSDimitry Andric 
94*5ffd83dbSDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override;
95*5ffd83dbSDimitry Andric private:
96*5ffd83dbSDimitry Andric   bool IsOptNone;
97*5ffd83dbSDimitry Andric };
98*5ffd83dbSDimitry Andric } // end anonymous namespace
99*5ffd83dbSDimitry Andric 
100*5ffd83dbSDimitry Andric void AMDGPURegBankCombiner::getAnalysisUsage(AnalysisUsage &AU) const {
101*5ffd83dbSDimitry Andric   AU.addRequired<TargetPassConfig>();
102*5ffd83dbSDimitry Andric   AU.setPreservesCFG();
103*5ffd83dbSDimitry Andric   getSelectionDAGFallbackAnalysisUsage(AU);
104*5ffd83dbSDimitry Andric   AU.addRequired<GISelKnownBitsAnalysis>();
105*5ffd83dbSDimitry Andric   AU.addPreserved<GISelKnownBitsAnalysis>();
106*5ffd83dbSDimitry Andric   if (!IsOptNone) {
107*5ffd83dbSDimitry Andric     AU.addRequired<MachineDominatorTree>();
108*5ffd83dbSDimitry Andric     AU.addPreserved<MachineDominatorTree>();
109*5ffd83dbSDimitry Andric   }
110*5ffd83dbSDimitry Andric   MachineFunctionPass::getAnalysisUsage(AU);
111*5ffd83dbSDimitry Andric }
112*5ffd83dbSDimitry Andric 
113*5ffd83dbSDimitry Andric AMDGPURegBankCombiner::AMDGPURegBankCombiner(bool IsOptNone)
114*5ffd83dbSDimitry Andric   : MachineFunctionPass(ID), IsOptNone(IsOptNone) {
115*5ffd83dbSDimitry Andric   initializeAMDGPURegBankCombinerPass(*PassRegistry::getPassRegistry());
116*5ffd83dbSDimitry Andric }
117*5ffd83dbSDimitry Andric 
118*5ffd83dbSDimitry Andric bool AMDGPURegBankCombiner::runOnMachineFunction(MachineFunction &MF) {
119*5ffd83dbSDimitry Andric   if (MF.getProperties().hasProperty(
120*5ffd83dbSDimitry Andric           MachineFunctionProperties::Property::FailedISel))
121*5ffd83dbSDimitry Andric     return false;
122*5ffd83dbSDimitry Andric   auto *TPC = &getAnalysis<TargetPassConfig>();
123*5ffd83dbSDimitry Andric   const Function &F = MF.getFunction();
124*5ffd83dbSDimitry Andric   bool EnableOpt =
125*5ffd83dbSDimitry Andric       MF.getTarget().getOptLevel() != CodeGenOpt::None && !skipFunction(F);
126*5ffd83dbSDimitry Andric 
127*5ffd83dbSDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
128*5ffd83dbSDimitry Andric   const AMDGPULegalizerInfo *LI
129*5ffd83dbSDimitry Andric     = static_cast<const AMDGPULegalizerInfo *>(ST.getLegalizerInfo());
130*5ffd83dbSDimitry Andric 
131*5ffd83dbSDimitry Andric   GISelKnownBits *KB = &getAnalysis<GISelKnownBitsAnalysis>().get(MF);
132*5ffd83dbSDimitry Andric   MachineDominatorTree *MDT =
133*5ffd83dbSDimitry Andric       IsOptNone ? nullptr : &getAnalysis<MachineDominatorTree>();
134*5ffd83dbSDimitry Andric   AMDGPURegBankCombinerInfo PCInfo(EnableOpt, F.hasOptSize(),
135*5ffd83dbSDimitry Andric                                          F.hasMinSize(), LI, KB, MDT);
136*5ffd83dbSDimitry Andric   Combiner C(PCInfo, TPC);
137*5ffd83dbSDimitry Andric   return C.combineMachineInstrs(MF, /*CSEInfo*/ nullptr);
138*5ffd83dbSDimitry Andric }
139*5ffd83dbSDimitry Andric 
140*5ffd83dbSDimitry Andric char AMDGPURegBankCombiner::ID = 0;
141*5ffd83dbSDimitry Andric INITIALIZE_PASS_BEGIN(AMDGPURegBankCombiner, DEBUG_TYPE,
142*5ffd83dbSDimitry Andric                       "Combine AMDGPU machine instrs after regbankselect",
143*5ffd83dbSDimitry Andric                       false, false)
144*5ffd83dbSDimitry Andric INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
145*5ffd83dbSDimitry Andric INITIALIZE_PASS_DEPENDENCY(GISelKnownBitsAnalysis)
146*5ffd83dbSDimitry Andric INITIALIZE_PASS_END(AMDGPURegBankCombiner, DEBUG_TYPE,
147*5ffd83dbSDimitry Andric                     "Combine AMDGPU machine instrs after regbankselect", false,
148*5ffd83dbSDimitry Andric                     false)
149*5ffd83dbSDimitry Andric 
150*5ffd83dbSDimitry Andric namespace llvm {
151*5ffd83dbSDimitry Andric FunctionPass *createAMDGPURegBankCombiner(bool IsOptNone) {
152*5ffd83dbSDimitry Andric   return new AMDGPURegBankCombiner(IsOptNone);
153*5ffd83dbSDimitry Andric }
154*5ffd83dbSDimitry Andric } // end namespace llvm
155