15ffd83dbSDimitry Andric//=- AMDGPUCombine.td - Define AMDGPU Combine Rules ----------*- tablegen -*-=// 25ffd83dbSDimitry Andric// 35ffd83dbSDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 45ffd83dbSDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 55ffd83dbSDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 65ffd83dbSDimitry Andric// 75ffd83dbSDimitry Andric//===----------------------------------------------------------------------===// 85ffd83dbSDimitry Andric 95ffd83dbSDimitry Andricinclude "llvm/Target/GlobalISel/Combine.td" 105ffd83dbSDimitry Andric 115ffd83dbSDimitry Andric// TODO: This really belongs after legalization after scalarization. 125ffd83dbSDimitry Andric 1306c3fb27SDimitry Andricdef fmin_fmax_legacy_matchdata : GIDefMatchData<"FMinFMaxLegacyInfo">; 145ffd83dbSDimitry Andric 15bdd1243dSDimitry Andriclet Predicates = [HasFminFmaxLegacy] in 165ffd83dbSDimitry Andricdef fcmp_select_to_fmin_fmax_legacy : GICombineRule< 175ffd83dbSDimitry Andric (defs root:$select, fmin_fmax_legacy_matchdata:$matchinfo), 18*0fca6ea1SDimitry Andric (match (G_FCMP $cond, $pred, $lhs, $rhs):$fcmp, 19*0fca6ea1SDimitry Andric (G_SELECT f32:$dst, $cond, $true, $false):$select, 20*0fca6ea1SDimitry Andric [{ return matchFMinFMaxLegacy(*${select}, *${fcmp}, ${matchinfo}); }]), 21*0fca6ea1SDimitry Andric (apply [{ applySelectFCmpToFMinFMaxLegacy(*${select}, ${matchinfo}); }])>; 225ffd83dbSDimitry Andric 235ffd83dbSDimitry Andric 245ffd83dbSDimitry Andricdef uchar_to_float : GICombineRule< 255ffd83dbSDimitry Andric (defs root:$itofp), 265ffd83dbSDimitry Andric (match (wip_match_opcode G_UITOFP, G_SITOFP):$itofp, 2706c3fb27SDimitry Andric [{ return matchUCharToFloat(*${itofp}); }]), 2806c3fb27SDimitry Andric (apply [{ applyUCharToFloat(*${itofp}); }])>; 295ffd83dbSDimitry Andric 304824e7fdSDimitry Andric 314824e7fdSDimitry Andricdef rcp_sqrt_to_rsq : GICombineRule< 324824e7fdSDimitry Andric (defs root:$rcp, build_fn_matchinfo:$matchinfo), 334824e7fdSDimitry Andric (match (wip_match_opcode G_INTRINSIC, G_FSQRT):$rcp, 3406c3fb27SDimitry Andric [{ return matchRcpSqrtToRsq(*${rcp}, ${matchinfo}); }]), 354824e7fdSDimitry Andric (apply [{ Helper.applyBuildFn(*${rcp}, ${matchinfo}); }])>; 364824e7fdSDimitry Andric 37*0fca6ea1SDimitry Andricdef fdiv_by_sqrt_to_rsq_f16 : GICombineRule< 38*0fca6ea1SDimitry Andric (defs root:$root), 39*0fca6ea1SDimitry Andric (match (G_FSQRT f16:$sqrt, $x, (MIFlags FmContract)), 40*0fca6ea1SDimitry Andric (G_FDIV f16:$dst, $y, $sqrt, (MIFlags FmContract)):$root, 41*0fca6ea1SDimitry Andric [{ return matchFDivSqrtToRsqF16(*${root}); }]), 42*0fca6ea1SDimitry Andric (apply [{ applyFDivSqrtToRsqF16(*${root}, ${x}.getReg()); }])>; 434824e7fdSDimitry Andric 4406c3fb27SDimitry Andricdef cvt_f32_ubyteN_matchdata : GIDefMatchData<"CvtF32UByteMatchInfo">; 455ffd83dbSDimitry Andric 465ffd83dbSDimitry Andricdef cvt_f32_ubyteN : GICombineRule< 475ffd83dbSDimitry Andric (defs root:$cvt_f32_ubyteN, cvt_f32_ubyteN_matchdata:$matchinfo), 485ffd83dbSDimitry Andric (match (wip_match_opcode G_AMDGPU_CVT_F32_UBYTE0, 495ffd83dbSDimitry Andric G_AMDGPU_CVT_F32_UBYTE1, 505ffd83dbSDimitry Andric G_AMDGPU_CVT_F32_UBYTE2, 515ffd83dbSDimitry Andric G_AMDGPU_CVT_F32_UBYTE3):$cvt_f32_ubyteN, 5206c3fb27SDimitry Andric [{ return matchCvtF32UByteN(*${cvt_f32_ubyteN}, ${matchinfo}); }]), 5306c3fb27SDimitry Andric (apply [{ applyCvtF32UByteN(*${cvt_f32_ubyteN}, ${matchinfo}); }])>; 545ffd83dbSDimitry Andric 5506c3fb27SDimitry Andricdef clamp_i64_to_i16_matchdata : GIDefMatchData<"ClampI64ToI16MatchInfo">; 56fe6060f1SDimitry Andric 57fe6060f1SDimitry Andricdef clamp_i64_to_i16 : GICombineRule< 58fe6060f1SDimitry Andric (defs root:$clamp_i64_to_i16, clamp_i64_to_i16_matchdata:$matchinfo), 59fe6060f1SDimitry Andric (match (wip_match_opcode G_TRUNC):$clamp_i64_to_i16, 6006c3fb27SDimitry Andric [{ return matchClampI64ToI16(*${clamp_i64_to_i16}, MRI, MF, ${matchinfo}); }]), 6106c3fb27SDimitry Andric (apply [{ applyClampI64ToI16(*${clamp_i64_to_i16}, ${matchinfo}); }])>; 62fe6060f1SDimitry Andric 6306c3fb27SDimitry Andricdef med3_matchdata : GIDefMatchData<"Med3MatchInfo">; 64fe6060f1SDimitry Andric 65fe6060f1SDimitry Andricdef int_minmax_to_med3 : GICombineRule< 66fe6060f1SDimitry Andric (defs root:$min_or_max, med3_matchdata:$matchinfo), 67fe6060f1SDimitry Andric (match (wip_match_opcode G_SMAX, 68fe6060f1SDimitry Andric G_SMIN, 69fe6060f1SDimitry Andric G_UMAX, 70fe6060f1SDimitry Andric G_UMIN):$min_or_max, 7106c3fb27SDimitry Andric [{ return matchIntMinMaxToMed3(*${min_or_max}, ${matchinfo}); }]), 7206c3fb27SDimitry Andric (apply [{ applyMed3(*${min_or_max}, ${matchinfo}); }])>; 73fe6060f1SDimitry Andric 740eae32dcSDimitry Andricdef fp_minmax_to_med3 : GICombineRule< 750eae32dcSDimitry Andric (defs root:$min_or_max, med3_matchdata:$matchinfo), 760eae32dcSDimitry Andric (match (wip_match_opcode G_FMAXNUM, 770eae32dcSDimitry Andric G_FMINNUM, 780eae32dcSDimitry Andric G_FMAXNUM_IEEE, 790eae32dcSDimitry Andric G_FMINNUM_IEEE):$min_or_max, 8006c3fb27SDimitry Andric [{ return matchFPMinMaxToMed3(*${min_or_max}, ${matchinfo}); }]), 8106c3fb27SDimitry Andric (apply [{ applyMed3(*${min_or_max}, ${matchinfo}); }])>; 820eae32dcSDimitry Andric 830eae32dcSDimitry Andricdef fp_minmax_to_clamp : GICombineRule< 840eae32dcSDimitry Andric (defs root:$min_or_max, register_matchinfo:$matchinfo), 850eae32dcSDimitry Andric (match (wip_match_opcode G_FMAXNUM, 860eae32dcSDimitry Andric G_FMINNUM, 870eae32dcSDimitry Andric G_FMAXNUM_IEEE, 880eae32dcSDimitry Andric G_FMINNUM_IEEE):$min_or_max, 8906c3fb27SDimitry Andric [{ return matchFPMinMaxToClamp(*${min_or_max}, ${matchinfo}); }]), 9006c3fb27SDimitry Andric (apply [{ applyClamp(*${min_or_max}, ${matchinfo}); }])>; 910eae32dcSDimitry Andric 920eae32dcSDimitry Andricdef fmed3_intrinsic_to_clamp : GICombineRule< 930eae32dcSDimitry Andric (defs root:$fmed3, register_matchinfo:$matchinfo), 9406c3fb27SDimitry Andric (match (wip_match_opcode G_AMDGPU_FMED3):$fmed3, 9506c3fb27SDimitry Andric [{ return matchFPMed3ToClamp(*${fmed3}, ${matchinfo}); }]), 9606c3fb27SDimitry Andric (apply [{ applyClamp(*${fmed3}, ${matchinfo}); }])>; 970eae32dcSDimitry Andric 98fe6060f1SDimitry Andricdef remove_fcanonicalize : GICombineRule< 99*0fca6ea1SDimitry Andric (defs root:$fcanonicalize, register_matchinfo:$matchinfo), 100fe6060f1SDimitry Andric (match (wip_match_opcode G_FCANONICALIZE):$fcanonicalize, 10106c3fb27SDimitry Andric [{ return matchRemoveFcanonicalize(*${fcanonicalize}, ${matchinfo}); }]), 102fe6060f1SDimitry Andric (apply [{ Helper.replaceSingleDefInstWithReg(*${fcanonicalize}, ${matchinfo}); }])>; 103fe6060f1SDimitry Andric 104349cc55cSDimitry Andricdef foldable_fneg_matchdata : GIDefMatchData<"MachineInstr *">; 105349cc55cSDimitry Andric 106349cc55cSDimitry Andricdef foldable_fneg : GICombineRule< 107349cc55cSDimitry Andric (defs root:$ffn, foldable_fneg_matchdata:$matchinfo), 108349cc55cSDimitry Andric (match (wip_match_opcode G_FNEG):$ffn, 109349cc55cSDimitry Andric [{ return Helper.matchFoldableFneg(*${ffn}, ${matchinfo}); }]), 110349cc55cSDimitry Andric (apply [{ Helper.applyFoldableFneg(*${ffn}, ${matchinfo}); }])>; 111349cc55cSDimitry Andric 1121db9f3b2SDimitry Andric// Detects s_mul_u64 instructions whose higher bits are zero/sign extended. 1131db9f3b2SDimitry Andricdef smulu64 : GICombineRule< 1141db9f3b2SDimitry Andric (defs root:$smul, unsigned_matchinfo:$matchinfo), 1151db9f3b2SDimitry Andric (match (wip_match_opcode G_MUL):$smul, 1161db9f3b2SDimitry Andric [{ return matchCombine_s_mul_u64(*${smul}, ${matchinfo}); }]), 117*0fca6ea1SDimitry Andric (apply [{ Helper.replaceOpcodeWith(*${smul}, ${matchinfo}); }])>; 1181db9f3b2SDimitry Andric 119297eecfbSDimitry Andricdef sign_exension_in_reg_matchdata : GIDefMatchData<"std::pair<MachineInstr *, unsigned>">; 12006c3fb27SDimitry Andric 12106c3fb27SDimitry Andricdef sign_extension_in_reg : GICombineRule< 12206c3fb27SDimitry Andric (defs root:$sign_inreg, sign_exension_in_reg_matchdata:$matchinfo), 12306c3fb27SDimitry Andric (match (wip_match_opcode G_SEXT_INREG):$sign_inreg, 12406c3fb27SDimitry Andric [{ return matchCombineSignExtendInReg(*${sign_inreg}, ${matchinfo}); }]), 12506c3fb27SDimitry Andric (apply [{ applyCombineSignExtendInReg(*${sign_inreg}, ${matchinfo}); }])>; 12606c3fb27SDimitry Andric 12706c3fb27SDimitry Andric 12806c3fb27SDimitry Andriclet Predicates = [Has16BitInsts, NotHasMed3_16] in { 12906c3fb27SDimitry Andric// For gfx8, expand f16-fmed3-as-f32 into a min/max f16 sequence. This 13006c3fb27SDimitry Andric// saves one instruction compared to the promotion. 13106c3fb27SDimitry Andric// 13206c3fb27SDimitry Andric// FIXME: Should have ComplexPattern like in/out matchers 13306c3fb27SDimitry Andric// 13406c3fb27SDimitry Andric// FIXME: We should be able to match either G_AMDGPU_FMED3 or 13506c3fb27SDimitry Andric// G_INTRINSIC @llvm.amdgcn.fmed3. Currently the legalizer will 13606c3fb27SDimitry Andric// replace the intrinsic with G_AMDGPU_FMED3 since we can't write a 13706c3fb27SDimitry Andric// pattern to match it. 13806c3fb27SDimitry Andricdef expand_promoted_fmed3 : GICombineRule< 13906c3fb27SDimitry Andric (defs root:$fptrunc_dst), 14006c3fb27SDimitry Andric (match (G_FPTRUNC $fptrunc_dst, $fmed3_dst):$fptrunc, 14106c3fb27SDimitry Andric (G_AMDGPU_FMED3 $fmed3_dst, $src0, $src1, $src2), 14206c3fb27SDimitry Andric [{ return Helper.matchExpandPromotedF16FMed3(*${fptrunc}, ${src0}.getReg(), ${src1}.getReg(), ${src2}.getReg()); }]), 14306c3fb27SDimitry Andric (apply [{ Helper.applyExpandPromotedF16FMed3(*${fptrunc}, ${src0}.getReg(), ${src1}.getReg(), ${src2}.getReg()); }]) 14406c3fb27SDimitry Andric>; 14506c3fb27SDimitry Andric 14606c3fb27SDimitry Andric} // End Predicates = [NotHasMed3_16] 14706c3fb27SDimitry Andric 14806c3fb27SDimitry Andric// Combines which should only apply on SI/CI 1495ffd83dbSDimitry Andricdef gfx6gfx7_combines : GICombineGroup<[fcmp_select_to_fmin_fmax_legacy]>; 1505ffd83dbSDimitry Andric 15106c3fb27SDimitry Andric// Combines which should only apply on VI 15206c3fb27SDimitry Andricdef gfx8_combines : GICombineGroup<[expand_promoted_fmed3]>; 15306c3fb27SDimitry Andric 1545f757f3fSDimitry Andricdef AMDGPUPreLegalizerCombiner: GICombiner< 15506c3fb27SDimitry Andric "AMDGPUPreLegalizerCombinerImpl", 156349cc55cSDimitry Andric [all_combines, clamp_i64_to_i16, foldable_fneg]> { 1575f757f3fSDimitry Andric let CombineAllMethodName = "tryCombineAllImpl"; 1585ffd83dbSDimitry Andric} 1595ffd83dbSDimitry Andric 1605f757f3fSDimitry Andricdef AMDGPUPostLegalizerCombiner: GICombiner< 16106c3fb27SDimitry Andric "AMDGPUPostLegalizerCombinerImpl", 16206c3fb27SDimitry Andric [all_combines, gfx6gfx7_combines, gfx8_combines, 1634824e7fdSDimitry Andric uchar_to_float, cvt_f32_ubyteN, remove_fcanonicalize, foldable_fneg, 164*0fca6ea1SDimitry Andric rcp_sqrt_to_rsq, fdiv_by_sqrt_to_rsq_f16, sign_extension_in_reg, smulu64]> { 1655f757f3fSDimitry Andric let CombineAllMethodName = "tryCombineAllImpl"; 1665ffd83dbSDimitry Andric} 1675ffd83dbSDimitry Andric 1685f757f3fSDimitry Andricdef AMDGPURegBankCombiner : GICombiner< 16906c3fb27SDimitry Andric "AMDGPURegBankCombinerImpl", 17006c3fb27SDimitry Andric [unmerge_merge, unmerge_cst, unmerge_undef, 17106c3fb27SDimitry Andric zext_trunc_fold, int_minmax_to_med3, ptr_add_immed_chain, 1720eae32dcSDimitry Andric fp_minmax_to_clamp, fp_minmax_to_med3, fmed3_intrinsic_to_clamp]> { 1735ffd83dbSDimitry Andric} 174