1*bdd1243dSDimitry Andric //===-- RegisterInfoPOSIX_riscv64.cpp -------------------------------------===//
2*bdd1243dSDimitry Andric //
3*bdd1243dSDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*bdd1243dSDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5*bdd1243dSDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*bdd1243dSDimitry Andric //
7*bdd1243dSDimitry Andric //===---------------------------------------------------------------------===//
8*bdd1243dSDimitry Andric
9*bdd1243dSDimitry Andric #include <cassert>
10*bdd1243dSDimitry Andric #include <lldb/Utility/Flags.h>
11*bdd1243dSDimitry Andric #include <stddef.h>
12*bdd1243dSDimitry Andric
13*bdd1243dSDimitry Andric #include "lldb/lldb-defines.h"
14*bdd1243dSDimitry Andric #include "llvm/Support/Compiler.h"
15*bdd1243dSDimitry Andric
16*bdd1243dSDimitry Andric #include "RegisterInfoPOSIX_riscv64.h"
17*bdd1243dSDimitry Andric
18*bdd1243dSDimitry Andric #define GPR_OFFSET(idx) ((idx)*8 + 0)
19*bdd1243dSDimitry Andric #define FPR_OFFSET(idx) ((idx)*8 + sizeof(RegisterInfoPOSIX_riscv64::GPR))
20*bdd1243dSDimitry Andric
21*bdd1243dSDimitry Andric #define REG_CONTEXT_SIZE \
22*bdd1243dSDimitry Andric (sizeof(RegisterInfoPOSIX_riscv64::GPR) + \
23*bdd1243dSDimitry Andric sizeof(RegisterInfoPOSIX_riscv64::FPR))
24*bdd1243dSDimitry Andric
25*bdd1243dSDimitry Andric #define DECLARE_REGISTER_INFOS_RISCV64_STRUCT
26*bdd1243dSDimitry Andric #include "RegisterInfos_riscv64.h"
27*bdd1243dSDimitry Andric #undef DECLARE_REGISTER_INFOS_RISCV64_STRUCT
28*bdd1243dSDimitry Andric
GetRegisterInfoPtr(const lldb_private::ArchSpec & target_arch)29*bdd1243dSDimitry Andric const lldb_private::RegisterInfo *RegisterInfoPOSIX_riscv64::GetRegisterInfoPtr(
30*bdd1243dSDimitry Andric const lldb_private::ArchSpec &target_arch) {
31*bdd1243dSDimitry Andric switch (target_arch.GetMachine()) {
32*bdd1243dSDimitry Andric case llvm::Triple::riscv64:
33*bdd1243dSDimitry Andric return g_register_infos_riscv64_le;
34*bdd1243dSDimitry Andric default:
35*bdd1243dSDimitry Andric assert(false && "Unhandled target architecture.");
36*bdd1243dSDimitry Andric return nullptr;
37*bdd1243dSDimitry Andric }
38*bdd1243dSDimitry Andric }
39*bdd1243dSDimitry Andric
GetRegisterInfoCount(const lldb_private::ArchSpec & target_arch)40*bdd1243dSDimitry Andric uint32_t RegisterInfoPOSIX_riscv64::GetRegisterInfoCount(
41*bdd1243dSDimitry Andric const lldb_private::ArchSpec &target_arch) {
42*bdd1243dSDimitry Andric switch (target_arch.GetMachine()) {
43*bdd1243dSDimitry Andric case llvm::Triple::riscv64:
44*bdd1243dSDimitry Andric return static_cast<uint32_t>(sizeof(g_register_infos_riscv64_le) /
45*bdd1243dSDimitry Andric sizeof(g_register_infos_riscv64_le[0]));
46*bdd1243dSDimitry Andric default:
47*bdd1243dSDimitry Andric assert(false && "Unhandled target architecture.");
48*bdd1243dSDimitry Andric return 0;
49*bdd1243dSDimitry Andric }
50*bdd1243dSDimitry Andric }
51*bdd1243dSDimitry Andric
52*bdd1243dSDimitry Andric // Number of register sets provided by this context.
53*bdd1243dSDimitry Andric enum {
54*bdd1243dSDimitry Andric k_num_gpr_registers = gpr_last_riscv - gpr_first_riscv + 1,
55*bdd1243dSDimitry Andric k_num_fpr_registers = fpr_last_riscv - fpr_first_riscv + 1,
56*bdd1243dSDimitry Andric k_num_register_sets = 2
57*bdd1243dSDimitry Andric };
58*bdd1243dSDimitry Andric
59*bdd1243dSDimitry Andric // RISC-V64 general purpose registers.
60*bdd1243dSDimitry Andric static const uint32_t g_gpr_regnums_riscv64[] = {
61*bdd1243dSDimitry Andric gpr_pc_riscv, gpr_ra_riscv, gpr_sp_riscv, gpr_x3_riscv,
62*bdd1243dSDimitry Andric gpr_x4_riscv, gpr_x5_riscv, gpr_x6_riscv, gpr_x7_riscv,
63*bdd1243dSDimitry Andric gpr_fp_riscv, gpr_x9_riscv, gpr_x10_riscv, gpr_x11_riscv,
64*bdd1243dSDimitry Andric gpr_x12_riscv, gpr_x13_riscv, gpr_x14_riscv, gpr_x15_riscv,
65*bdd1243dSDimitry Andric gpr_x16_riscv, gpr_x17_riscv, gpr_x18_riscv, gpr_x19_riscv,
66*bdd1243dSDimitry Andric gpr_x20_riscv, gpr_x21_riscv, gpr_x22_riscv, gpr_x23_riscv,
67*bdd1243dSDimitry Andric gpr_x24_riscv, gpr_x25_riscv, gpr_x26_riscv, gpr_x27_riscv,
68*bdd1243dSDimitry Andric gpr_x28_riscv, gpr_x29_riscv, gpr_x30_riscv, gpr_x31_riscv,
69*bdd1243dSDimitry Andric gpr_x0_riscv, LLDB_INVALID_REGNUM};
70*bdd1243dSDimitry Andric
71*bdd1243dSDimitry Andric static_assert(((sizeof g_gpr_regnums_riscv64 /
72*bdd1243dSDimitry Andric sizeof g_gpr_regnums_riscv64[0]) -
73*bdd1243dSDimitry Andric 1) == k_num_gpr_registers,
74*bdd1243dSDimitry Andric "g_gpr_regnums_riscv64 has wrong number of register infos");
75*bdd1243dSDimitry Andric
76*bdd1243dSDimitry Andric // RISC-V64 floating point registers.
77*bdd1243dSDimitry Andric static const uint32_t g_fpr_regnums_riscv64[] = {
78*bdd1243dSDimitry Andric fpr_f0_riscv, fpr_f1_riscv, fpr_f2_riscv, fpr_f3_riscv,
79*bdd1243dSDimitry Andric fpr_f4_riscv, fpr_f5_riscv, fpr_f6_riscv, fpr_f7_riscv,
80*bdd1243dSDimitry Andric fpr_f8_riscv, fpr_f9_riscv, fpr_f10_riscv, fpr_f11_riscv,
81*bdd1243dSDimitry Andric fpr_f12_riscv, fpr_f13_riscv, fpr_f14_riscv, fpr_f15_riscv,
82*bdd1243dSDimitry Andric fpr_f16_riscv, fpr_f17_riscv, fpr_f18_riscv, fpr_f19_riscv,
83*bdd1243dSDimitry Andric fpr_f20_riscv, fpr_f21_riscv, fpr_f22_riscv, fpr_f23_riscv,
84*bdd1243dSDimitry Andric fpr_f24_riscv, fpr_f25_riscv, fpr_f26_riscv, fpr_f27_riscv,
85*bdd1243dSDimitry Andric fpr_f28_riscv, fpr_f29_riscv, fpr_f30_riscv, fpr_f31_riscv,
86*bdd1243dSDimitry Andric fpr_fcsr_riscv, LLDB_INVALID_REGNUM};
87*bdd1243dSDimitry Andric
88*bdd1243dSDimitry Andric static_assert(((sizeof g_fpr_regnums_riscv64 /
89*bdd1243dSDimitry Andric sizeof g_fpr_regnums_riscv64[0]) -
90*bdd1243dSDimitry Andric 1) == k_num_fpr_registers,
91*bdd1243dSDimitry Andric "g_fpr_regnums_riscv64 has wrong number of register infos");
92*bdd1243dSDimitry Andric
93*bdd1243dSDimitry Andric // Register sets for RISC-V64.
94*bdd1243dSDimitry Andric static const lldb_private::RegisterSet g_reg_sets_riscv64[k_num_register_sets] =
95*bdd1243dSDimitry Andric {{"General Purpose Registers", "gpr", k_num_gpr_registers,
96*bdd1243dSDimitry Andric g_gpr_regnums_riscv64},
97*bdd1243dSDimitry Andric {"Floating Point Registers", "fpr", k_num_fpr_registers,
98*bdd1243dSDimitry Andric g_fpr_regnums_riscv64}};
99*bdd1243dSDimitry Andric
RegisterInfoPOSIX_riscv64(const lldb_private::ArchSpec & target_arch,lldb_private::Flags flags)100*bdd1243dSDimitry Andric RegisterInfoPOSIX_riscv64::RegisterInfoPOSIX_riscv64(
101*bdd1243dSDimitry Andric const lldb_private::ArchSpec &target_arch, lldb_private::Flags flags)
102*bdd1243dSDimitry Andric : lldb_private::RegisterInfoAndSetInterface(target_arch),
103*bdd1243dSDimitry Andric m_register_info_p(GetRegisterInfoPtr(target_arch)),
104*bdd1243dSDimitry Andric m_register_info_count(GetRegisterInfoCount(target_arch)) {}
105*bdd1243dSDimitry Andric
GetRegisterCount() const106*bdd1243dSDimitry Andric uint32_t RegisterInfoPOSIX_riscv64::GetRegisterCount() const {
107*bdd1243dSDimitry Andric return m_register_info_count;
108*bdd1243dSDimitry Andric }
109*bdd1243dSDimitry Andric
GetGPRSize() const110*bdd1243dSDimitry Andric size_t RegisterInfoPOSIX_riscv64::GetGPRSize() const {
111*bdd1243dSDimitry Andric return sizeof(struct RegisterInfoPOSIX_riscv64::GPR);
112*bdd1243dSDimitry Andric }
113*bdd1243dSDimitry Andric
GetFPRSize() const114*bdd1243dSDimitry Andric size_t RegisterInfoPOSIX_riscv64::GetFPRSize() const {
115*bdd1243dSDimitry Andric return sizeof(struct RegisterInfoPOSIX_riscv64::FPR);
116*bdd1243dSDimitry Andric }
117*bdd1243dSDimitry Andric
118*bdd1243dSDimitry Andric const lldb_private::RegisterInfo *
GetRegisterInfo() const119*bdd1243dSDimitry Andric RegisterInfoPOSIX_riscv64::GetRegisterInfo() const {
120*bdd1243dSDimitry Andric return m_register_info_p;
121*bdd1243dSDimitry Andric }
122*bdd1243dSDimitry Andric
GetRegisterSetCount() const123*bdd1243dSDimitry Andric size_t RegisterInfoPOSIX_riscv64::GetRegisterSetCount() const {
124*bdd1243dSDimitry Andric return k_num_register_sets;
125*bdd1243dSDimitry Andric }
126*bdd1243dSDimitry Andric
GetRegisterSetFromRegisterIndex(uint32_t reg_index) const127*bdd1243dSDimitry Andric size_t RegisterInfoPOSIX_riscv64::GetRegisterSetFromRegisterIndex(
128*bdd1243dSDimitry Andric uint32_t reg_index) const {
129*bdd1243dSDimitry Andric // coverity[unsigned_compare]
130*bdd1243dSDimitry Andric if (reg_index >= gpr_first_riscv && reg_index <= gpr_last_riscv)
131*bdd1243dSDimitry Andric return GPRegSet;
132*bdd1243dSDimitry Andric if (reg_index >= fpr_first_riscv && reg_index <= fpr_last_riscv)
133*bdd1243dSDimitry Andric return FPRegSet;
134*bdd1243dSDimitry Andric return LLDB_INVALID_REGNUM;
135*bdd1243dSDimitry Andric }
136*bdd1243dSDimitry Andric
137*bdd1243dSDimitry Andric const lldb_private::RegisterSet *
GetRegisterSet(size_t set_index) const138*bdd1243dSDimitry Andric RegisterInfoPOSIX_riscv64::GetRegisterSet(size_t set_index) const {
139*bdd1243dSDimitry Andric if (set_index < GetRegisterSetCount())
140*bdd1243dSDimitry Andric return &g_reg_sets_riscv64[set_index];
141*bdd1243dSDimitry Andric return nullptr;
142*bdd1243dSDimitry Andric }
143