106c3fb27SDimitry Andric //===- LoongArch.cpp ------------------------------------------------------===// 206c3fb27SDimitry Andric // 306c3fb27SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 406c3fb27SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 506c3fb27SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 606c3fb27SDimitry Andric // 706c3fb27SDimitry Andric //===----------------------------------------------------------------------===// 806c3fb27SDimitry Andric 906c3fb27SDimitry Andric #include "InputFiles.h" 1006c3fb27SDimitry Andric #include "OutputSections.h" 1106c3fb27SDimitry Andric #include "Symbols.h" 1206c3fb27SDimitry Andric #include "SyntheticSections.h" 1306c3fb27SDimitry Andric #include "Target.h" 1406c3fb27SDimitry Andric 1506c3fb27SDimitry Andric using namespace llvm; 1606c3fb27SDimitry Andric using namespace llvm::object; 1706c3fb27SDimitry Andric using namespace llvm::support::endian; 1806c3fb27SDimitry Andric using namespace llvm::ELF; 1906c3fb27SDimitry Andric using namespace lld; 2006c3fb27SDimitry Andric using namespace lld::elf; 2106c3fb27SDimitry Andric 2206c3fb27SDimitry Andric namespace { 2306c3fb27SDimitry Andric class LoongArch final : public TargetInfo { 2406c3fb27SDimitry Andric public: 2506c3fb27SDimitry Andric LoongArch(); 2606c3fb27SDimitry Andric uint32_t calcEFlags() const override; 2706c3fb27SDimitry Andric int64_t getImplicitAddend(const uint8_t *buf, RelType type) const override; 2806c3fb27SDimitry Andric void writeGotPlt(uint8_t *buf, const Symbol &s) const override; 2906c3fb27SDimitry Andric void writeIgotPlt(uint8_t *buf, const Symbol &s) const override; 3006c3fb27SDimitry Andric void writePltHeader(uint8_t *buf) const override; 3106c3fb27SDimitry Andric void writePlt(uint8_t *buf, const Symbol &sym, 3206c3fb27SDimitry Andric uint64_t pltEntryAddr) const override; 3306c3fb27SDimitry Andric RelType getDynRel(RelType type) const override; 3406c3fb27SDimitry Andric RelExpr getRelExpr(RelType type, const Symbol &s, 3506c3fb27SDimitry Andric const uint8_t *loc) const override; 3606c3fb27SDimitry Andric bool usesOnlyLowPageBits(RelType type) const override; 3706c3fb27SDimitry Andric void relocate(uint8_t *loc, const Relocation &rel, 3806c3fb27SDimitry Andric uint64_t val) const override; 39*74626c16SDimitry Andric bool relaxOnce(int pass) const override; 40*74626c16SDimitry Andric void finalizeRelax(int passes) const override; 4106c3fb27SDimitry Andric }; 4206c3fb27SDimitry Andric } // end anonymous namespace 4306c3fb27SDimitry Andric 4406c3fb27SDimitry Andric enum Op { 4506c3fb27SDimitry Andric SUB_W = 0x00110000, 4606c3fb27SDimitry Andric SUB_D = 0x00118000, 4706c3fb27SDimitry Andric BREAK = 0x002a0000, 4806c3fb27SDimitry Andric SRLI_W = 0x00448000, 4906c3fb27SDimitry Andric SRLI_D = 0x00450000, 5006c3fb27SDimitry Andric ADDI_W = 0x02800000, 5106c3fb27SDimitry Andric ADDI_D = 0x02c00000, 5206c3fb27SDimitry Andric ANDI = 0x03400000, 5306c3fb27SDimitry Andric PCADDU12I = 0x1c000000, 5406c3fb27SDimitry Andric LD_W = 0x28800000, 5506c3fb27SDimitry Andric LD_D = 0x28c00000, 5606c3fb27SDimitry Andric JIRL = 0x4c000000, 5706c3fb27SDimitry Andric }; 5806c3fb27SDimitry Andric 5906c3fb27SDimitry Andric enum Reg { 6006c3fb27SDimitry Andric R_ZERO = 0, 6106c3fb27SDimitry Andric R_RA = 1, 6206c3fb27SDimitry Andric R_TP = 2, 6306c3fb27SDimitry Andric R_T0 = 12, 6406c3fb27SDimitry Andric R_T1 = 13, 6506c3fb27SDimitry Andric R_T2 = 14, 6606c3fb27SDimitry Andric R_T3 = 15, 6706c3fb27SDimitry Andric }; 6806c3fb27SDimitry Andric 6906c3fb27SDimitry Andric // Mask out the input's lowest 12 bits for use with `pcalau12i`, in sequences 7006c3fb27SDimitry Andric // like `pcalau12i + addi.[wd]` or `pcalau12i + {ld,st}.*` where the `pcalau12i` 7106c3fb27SDimitry Andric // produces a PC-relative intermediate value with the lowest 12 bits zeroed (the 7206c3fb27SDimitry Andric // "page") for the next instruction to add in the "page offset". (`pcalau12i` 7306c3fb27SDimitry Andric // stands for something like "PC ALigned Add Upper that starts from the 12th 7406c3fb27SDimitry Andric // bit, Immediate".) 7506c3fb27SDimitry Andric // 7606c3fb27SDimitry Andric // Here a "page" is in fact just another way to refer to the 12-bit range 7706c3fb27SDimitry Andric // allowed by the immediate field of the addi/ld/st instructions, and not 7806c3fb27SDimitry Andric // related to the system or the kernel's actual page size. The sematics happens 7906c3fb27SDimitry Andric // to match the AArch64 `adrp`, so the concept of "page" is borrowed here. 8006c3fb27SDimitry Andric static uint64_t getLoongArchPage(uint64_t p) { 8106c3fb27SDimitry Andric return p & ~static_cast<uint64_t>(0xfff); 8206c3fb27SDimitry Andric } 8306c3fb27SDimitry Andric 8406c3fb27SDimitry Andric static uint32_t lo12(uint32_t val) { return val & 0xfff; } 8506c3fb27SDimitry Andric 8606c3fb27SDimitry Andric // Calculate the adjusted page delta between dest and PC. 87297eecfbSDimitry Andric uint64_t elf::getLoongArchPageDelta(uint64_t dest, uint64_t pc, RelType type) { 88297eecfbSDimitry Andric // Note that if the sequence being relocated is `pcalau12i + addi.d + lu32i.d 89297eecfbSDimitry Andric // + lu52i.d`, they must be adjancent so that we can infer the PC of 90297eecfbSDimitry Andric // `pcalau12i` when calculating the page delta for the other two instructions 91297eecfbSDimitry Andric // (lu32i.d and lu52i.d). Compensate all the sign-extensions is a bit 92297eecfbSDimitry Andric // complicated. Just use psABI recommended algorithm. 93297eecfbSDimitry Andric uint64_t pcalau12i_pc; 94297eecfbSDimitry Andric switch (type) { 95297eecfbSDimitry Andric case R_LARCH_PCALA64_LO20: 96297eecfbSDimitry Andric case R_LARCH_GOT64_PC_LO20: 97297eecfbSDimitry Andric case R_LARCH_TLS_IE64_PC_LO20: 98297eecfbSDimitry Andric pcalau12i_pc = pc - 8; 99297eecfbSDimitry Andric break; 100297eecfbSDimitry Andric case R_LARCH_PCALA64_HI12: 101297eecfbSDimitry Andric case R_LARCH_GOT64_PC_HI12: 102297eecfbSDimitry Andric case R_LARCH_TLS_IE64_PC_HI12: 103297eecfbSDimitry Andric pcalau12i_pc = pc - 12; 104297eecfbSDimitry Andric break; 105297eecfbSDimitry Andric default: 106297eecfbSDimitry Andric pcalau12i_pc = pc; 107297eecfbSDimitry Andric break; 108297eecfbSDimitry Andric } 109297eecfbSDimitry Andric uint64_t result = getLoongArchPage(dest) - getLoongArchPage(pcalau12i_pc); 110297eecfbSDimitry Andric if (dest & 0x800) 111297eecfbSDimitry Andric result += 0x1000 - 0x1'0000'0000; 112297eecfbSDimitry Andric if (result & 0x8000'0000) 113297eecfbSDimitry Andric result += 0x1'0000'0000; 11406c3fb27SDimitry Andric return result; 11506c3fb27SDimitry Andric } 11606c3fb27SDimitry Andric 11706c3fb27SDimitry Andric static uint32_t hi20(uint32_t val) { return (val + 0x800) >> 12; } 11806c3fb27SDimitry Andric 11906c3fb27SDimitry Andric static uint32_t insn(uint32_t op, uint32_t d, uint32_t j, uint32_t k) { 12006c3fb27SDimitry Andric return op | d | (j << 5) | (k << 10); 12106c3fb27SDimitry Andric } 12206c3fb27SDimitry Andric 12306c3fb27SDimitry Andric // Extract bits v[begin:end], where range is inclusive. 12406c3fb27SDimitry Andric static uint32_t extractBits(uint64_t v, uint32_t begin, uint32_t end) { 12506c3fb27SDimitry Andric return begin == 63 ? v >> end : (v & ((1ULL << (begin + 1)) - 1)) >> end; 12606c3fb27SDimitry Andric } 12706c3fb27SDimitry Andric 12806c3fb27SDimitry Andric static uint32_t setD5k16(uint32_t insn, uint32_t imm) { 12906c3fb27SDimitry Andric uint32_t immLo = extractBits(imm, 15, 0); 13006c3fb27SDimitry Andric uint32_t immHi = extractBits(imm, 20, 16); 13106c3fb27SDimitry Andric return (insn & 0xfc0003e0) | (immLo << 10) | immHi; 13206c3fb27SDimitry Andric } 13306c3fb27SDimitry Andric 13406c3fb27SDimitry Andric static uint32_t setD10k16(uint32_t insn, uint32_t imm) { 13506c3fb27SDimitry Andric uint32_t immLo = extractBits(imm, 15, 0); 13606c3fb27SDimitry Andric uint32_t immHi = extractBits(imm, 25, 16); 13706c3fb27SDimitry Andric return (insn & 0xfc000000) | (immLo << 10) | immHi; 13806c3fb27SDimitry Andric } 13906c3fb27SDimitry Andric 14006c3fb27SDimitry Andric static uint32_t setJ20(uint32_t insn, uint32_t imm) { 14106c3fb27SDimitry Andric return (insn & 0xfe00001f) | (extractBits(imm, 19, 0) << 5); 14206c3fb27SDimitry Andric } 14306c3fb27SDimitry Andric 14406c3fb27SDimitry Andric static uint32_t setK12(uint32_t insn, uint32_t imm) { 14506c3fb27SDimitry Andric return (insn & 0xffc003ff) | (extractBits(imm, 11, 0) << 10); 14606c3fb27SDimitry Andric } 14706c3fb27SDimitry Andric 14806c3fb27SDimitry Andric static uint32_t setK16(uint32_t insn, uint32_t imm) { 14906c3fb27SDimitry Andric return (insn & 0xfc0003ff) | (extractBits(imm, 15, 0) << 10); 15006c3fb27SDimitry Andric } 15106c3fb27SDimitry Andric 15206c3fb27SDimitry Andric static bool isJirl(uint32_t insn) { 15306c3fb27SDimitry Andric return (insn & 0xfc000000) == JIRL; 15406c3fb27SDimitry Andric } 15506c3fb27SDimitry Andric 15606c3fb27SDimitry Andric LoongArch::LoongArch() { 15706c3fb27SDimitry Andric // The LoongArch ISA itself does not have a limit on page sizes. According to 15806c3fb27SDimitry Andric // the ISA manual, the PS (page size) field in MTLB entries and CSR.STLBPS is 15906c3fb27SDimitry Andric // 6 bits wide, meaning the maximum page size is 2^63 which is equivalent to 16006c3fb27SDimitry Andric // "unlimited". 16106c3fb27SDimitry Andric // However, practically the maximum usable page size is constrained by the 16206c3fb27SDimitry Andric // kernel implementation, and 64KiB is the biggest non-huge page size 16306c3fb27SDimitry Andric // supported by Linux as of v6.4. The most widespread page size in use, 16406c3fb27SDimitry Andric // though, is 16KiB. 16506c3fb27SDimitry Andric defaultCommonPageSize = 16384; 16606c3fb27SDimitry Andric defaultMaxPageSize = 65536; 16706c3fb27SDimitry Andric write32le(trapInstr.data(), BREAK); // break 0 16806c3fb27SDimitry Andric 16906c3fb27SDimitry Andric copyRel = R_LARCH_COPY; 17006c3fb27SDimitry Andric pltRel = R_LARCH_JUMP_SLOT; 17106c3fb27SDimitry Andric relativeRel = R_LARCH_RELATIVE; 17206c3fb27SDimitry Andric iRelativeRel = R_LARCH_IRELATIVE; 17306c3fb27SDimitry Andric 17406c3fb27SDimitry Andric if (config->is64) { 17506c3fb27SDimitry Andric symbolicRel = R_LARCH_64; 17606c3fb27SDimitry Andric tlsModuleIndexRel = R_LARCH_TLS_DTPMOD64; 17706c3fb27SDimitry Andric tlsOffsetRel = R_LARCH_TLS_DTPREL64; 17806c3fb27SDimitry Andric tlsGotRel = R_LARCH_TLS_TPREL64; 17906c3fb27SDimitry Andric } else { 18006c3fb27SDimitry Andric symbolicRel = R_LARCH_32; 18106c3fb27SDimitry Andric tlsModuleIndexRel = R_LARCH_TLS_DTPMOD32; 18206c3fb27SDimitry Andric tlsOffsetRel = R_LARCH_TLS_DTPREL32; 18306c3fb27SDimitry Andric tlsGotRel = R_LARCH_TLS_TPREL32; 18406c3fb27SDimitry Andric } 18506c3fb27SDimitry Andric 18606c3fb27SDimitry Andric gotRel = symbolicRel; 18706c3fb27SDimitry Andric 18806c3fb27SDimitry Andric // .got.plt[0] = _dl_runtime_resolve, .got.plt[1] = link_map 18906c3fb27SDimitry Andric gotPltHeaderEntriesNum = 2; 19006c3fb27SDimitry Andric 19106c3fb27SDimitry Andric pltHeaderSize = 32; 19206c3fb27SDimitry Andric pltEntrySize = 16; 19306c3fb27SDimitry Andric ipltEntrySize = 16; 19406c3fb27SDimitry Andric } 19506c3fb27SDimitry Andric 19606c3fb27SDimitry Andric static uint32_t getEFlags(const InputFile *f) { 19706c3fb27SDimitry Andric if (config->is64) 19806c3fb27SDimitry Andric return cast<ObjFile<ELF64LE>>(f)->getObj().getHeader().e_flags; 19906c3fb27SDimitry Andric return cast<ObjFile<ELF32LE>>(f)->getObj().getHeader().e_flags; 20006c3fb27SDimitry Andric } 20106c3fb27SDimitry Andric 20206c3fb27SDimitry Andric static bool inputFileHasCode(const InputFile *f) { 20306c3fb27SDimitry Andric for (const auto *sec : f->getSections()) 20406c3fb27SDimitry Andric if (sec && sec->flags & SHF_EXECINSTR) 20506c3fb27SDimitry Andric return true; 20606c3fb27SDimitry Andric 20706c3fb27SDimitry Andric return false; 20806c3fb27SDimitry Andric } 20906c3fb27SDimitry Andric 21006c3fb27SDimitry Andric uint32_t LoongArch::calcEFlags() const { 21106c3fb27SDimitry Andric // If there are only binary input files (from -b binary), use a 21206c3fb27SDimitry Andric // value of 0 for the ELF header flags. 21306c3fb27SDimitry Andric if (ctx.objectFiles.empty()) 21406c3fb27SDimitry Andric return 0; 21506c3fb27SDimitry Andric 21606c3fb27SDimitry Andric uint32_t target = 0; 21706c3fb27SDimitry Andric const InputFile *targetFile; 21806c3fb27SDimitry Andric for (const InputFile *f : ctx.objectFiles) { 21906c3fb27SDimitry Andric // Do not enforce ABI compatibility if the input file does not contain code. 22006c3fb27SDimitry Andric // This is useful for allowing linkage with data-only object files produced 22106c3fb27SDimitry Andric // with tools like objcopy, that have zero e_flags. 22206c3fb27SDimitry Andric if (!inputFileHasCode(f)) 22306c3fb27SDimitry Andric continue; 22406c3fb27SDimitry Andric 22506c3fb27SDimitry Andric // Take the first non-zero e_flags as the reference. 22606c3fb27SDimitry Andric uint32_t flags = getEFlags(f); 22706c3fb27SDimitry Andric if (target == 0 && flags != 0) { 22806c3fb27SDimitry Andric target = flags; 22906c3fb27SDimitry Andric targetFile = f; 23006c3fb27SDimitry Andric } 23106c3fb27SDimitry Andric 23206c3fb27SDimitry Andric if ((flags & EF_LOONGARCH_ABI_MODIFIER_MASK) != 23306c3fb27SDimitry Andric (target & EF_LOONGARCH_ABI_MODIFIER_MASK)) 23406c3fb27SDimitry Andric error(toString(f) + 23506c3fb27SDimitry Andric ": cannot link object files with different ABI from " + 23606c3fb27SDimitry Andric toString(targetFile)); 23706c3fb27SDimitry Andric 23806c3fb27SDimitry Andric // We cannot process psABI v1.x / object ABI v0 files (containing stack 23906c3fb27SDimitry Andric // relocations), unlike ld.bfd. 24006c3fb27SDimitry Andric // 24106c3fb27SDimitry Andric // Instead of blindly accepting every v0 object and only failing at 24206c3fb27SDimitry Andric // relocation processing time, just disallow interlink altogether. We 24306c3fb27SDimitry Andric // don't expect significant usage of object ABI v0 in the wild (the old 24406c3fb27SDimitry Andric // world may continue using object ABI v0 for a while, but as it's not 24506c3fb27SDimitry Andric // binary-compatible with the upstream i.e. new-world ecosystem, it's not 24606c3fb27SDimitry Andric // being considered here). 24706c3fb27SDimitry Andric // 24806c3fb27SDimitry Andric // There are briefly some new-world systems with object ABI v0 binaries too. 24906c3fb27SDimitry Andric // It is because these systems were built before the new ABI was finalized. 25006c3fb27SDimitry Andric // These are not supported either due to the extremely small number of them, 25106c3fb27SDimitry Andric // and the few impacted users are advised to simply rebuild world or 25206c3fb27SDimitry Andric // reinstall a recent system. 25306c3fb27SDimitry Andric if ((flags & EF_LOONGARCH_OBJABI_MASK) != EF_LOONGARCH_OBJABI_V1) 25406c3fb27SDimitry Andric error(toString(f) + ": unsupported object file ABI version"); 25506c3fb27SDimitry Andric } 25606c3fb27SDimitry Andric 25706c3fb27SDimitry Andric return target; 25806c3fb27SDimitry Andric } 25906c3fb27SDimitry Andric 26006c3fb27SDimitry Andric int64_t LoongArch::getImplicitAddend(const uint8_t *buf, RelType type) const { 26106c3fb27SDimitry Andric switch (type) { 26206c3fb27SDimitry Andric default: 26306c3fb27SDimitry Andric internalLinkerError(getErrorLocation(buf), 26406c3fb27SDimitry Andric "cannot read addend for relocation " + toString(type)); 26506c3fb27SDimitry Andric return 0; 26606c3fb27SDimitry Andric case R_LARCH_32: 26706c3fb27SDimitry Andric case R_LARCH_TLS_DTPMOD32: 26806c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL32: 26906c3fb27SDimitry Andric case R_LARCH_TLS_TPREL32: 27006c3fb27SDimitry Andric return SignExtend64<32>(read32le(buf)); 27106c3fb27SDimitry Andric case R_LARCH_64: 27206c3fb27SDimitry Andric case R_LARCH_TLS_DTPMOD64: 27306c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL64: 27406c3fb27SDimitry Andric case R_LARCH_TLS_TPREL64: 27506c3fb27SDimitry Andric return read64le(buf); 27606c3fb27SDimitry Andric case R_LARCH_RELATIVE: 27706c3fb27SDimitry Andric case R_LARCH_IRELATIVE: 27806c3fb27SDimitry Andric return config->is64 ? read64le(buf) : read32le(buf); 27906c3fb27SDimitry Andric case R_LARCH_NONE: 28006c3fb27SDimitry Andric case R_LARCH_JUMP_SLOT: 28106c3fb27SDimitry Andric // These relocations are defined as not having an implicit addend. 28206c3fb27SDimitry Andric return 0; 28306c3fb27SDimitry Andric } 28406c3fb27SDimitry Andric } 28506c3fb27SDimitry Andric 28606c3fb27SDimitry Andric void LoongArch::writeGotPlt(uint8_t *buf, const Symbol &s) const { 28706c3fb27SDimitry Andric if (config->is64) 28806c3fb27SDimitry Andric write64le(buf, in.plt->getVA()); 28906c3fb27SDimitry Andric else 29006c3fb27SDimitry Andric write32le(buf, in.plt->getVA()); 29106c3fb27SDimitry Andric } 29206c3fb27SDimitry Andric 29306c3fb27SDimitry Andric void LoongArch::writeIgotPlt(uint8_t *buf, const Symbol &s) const { 29406c3fb27SDimitry Andric if (config->writeAddends) { 29506c3fb27SDimitry Andric if (config->is64) 29606c3fb27SDimitry Andric write64le(buf, s.getVA()); 29706c3fb27SDimitry Andric else 29806c3fb27SDimitry Andric write32le(buf, s.getVA()); 29906c3fb27SDimitry Andric } 30006c3fb27SDimitry Andric } 30106c3fb27SDimitry Andric 30206c3fb27SDimitry Andric void LoongArch::writePltHeader(uint8_t *buf) const { 30306c3fb27SDimitry Andric // The LoongArch PLT is currently structured just like that of RISCV. 30406c3fb27SDimitry Andric // Annoyingly, this means the PLT is still using `pcaddu12i` to perform 30506c3fb27SDimitry Andric // PC-relative addressing (because `pcaddu12i` is the same as RISCV `auipc`), 30606c3fb27SDimitry Andric // in contrast to the AArch64-like page-offset scheme with `pcalau12i` that 30706c3fb27SDimitry Andric // is used everywhere else involving PC-relative operations in the LoongArch 30806c3fb27SDimitry Andric // ELF psABI v2.00. 30906c3fb27SDimitry Andric // 31006c3fb27SDimitry Andric // The `pcrel_{hi20,lo12}` operators are illustrative only and not really 31106c3fb27SDimitry Andric // supported by LoongArch assemblers. 31206c3fb27SDimitry Andric // 31306c3fb27SDimitry Andric // pcaddu12i $t2, %pcrel_hi20(.got.plt) 31406c3fb27SDimitry Andric // sub.[wd] $t1, $t1, $t3 31506c3fb27SDimitry Andric // ld.[wd] $t3, $t2, %pcrel_lo12(.got.plt) ; t3 = _dl_runtime_resolve 31606c3fb27SDimitry Andric // addi.[wd] $t1, $t1, -pltHeaderSize-12 ; t1 = &.plt[i] - &.plt[0] 31706c3fb27SDimitry Andric // addi.[wd] $t0, $t2, %pcrel_lo12(.got.plt) 31806c3fb27SDimitry Andric // srli.[wd] $t1, $t1, (is64?1:2) ; t1 = &.got.plt[i] - &.got.plt[0] 31906c3fb27SDimitry Andric // ld.[wd] $t0, $t0, Wordsize ; t0 = link_map 32006c3fb27SDimitry Andric // jr $t3 32106c3fb27SDimitry Andric uint32_t offset = in.gotPlt->getVA() - in.plt->getVA(); 32206c3fb27SDimitry Andric uint32_t sub = config->is64 ? SUB_D : SUB_W; 32306c3fb27SDimitry Andric uint32_t ld = config->is64 ? LD_D : LD_W; 32406c3fb27SDimitry Andric uint32_t addi = config->is64 ? ADDI_D : ADDI_W; 32506c3fb27SDimitry Andric uint32_t srli = config->is64 ? SRLI_D : SRLI_W; 32606c3fb27SDimitry Andric write32le(buf + 0, insn(PCADDU12I, R_T2, hi20(offset), 0)); 32706c3fb27SDimitry Andric write32le(buf + 4, insn(sub, R_T1, R_T1, R_T3)); 32806c3fb27SDimitry Andric write32le(buf + 8, insn(ld, R_T3, R_T2, lo12(offset))); 32906c3fb27SDimitry Andric write32le(buf + 12, insn(addi, R_T1, R_T1, lo12(-target->pltHeaderSize - 12))); 33006c3fb27SDimitry Andric write32le(buf + 16, insn(addi, R_T0, R_T2, lo12(offset))); 33106c3fb27SDimitry Andric write32le(buf + 20, insn(srli, R_T1, R_T1, config->is64 ? 1 : 2)); 33206c3fb27SDimitry Andric write32le(buf + 24, insn(ld, R_T0, R_T0, config->wordsize)); 33306c3fb27SDimitry Andric write32le(buf + 28, insn(JIRL, R_ZERO, R_T3, 0)); 33406c3fb27SDimitry Andric } 33506c3fb27SDimitry Andric 33606c3fb27SDimitry Andric void LoongArch::writePlt(uint8_t *buf, const Symbol &sym, 33706c3fb27SDimitry Andric uint64_t pltEntryAddr) const { 33806c3fb27SDimitry Andric // See the comment in writePltHeader for reason why pcaddu12i is used instead 33906c3fb27SDimitry Andric // of the pcalau12i that's more commonly seen in the ELF psABI v2.0 days. 34006c3fb27SDimitry Andric // 34106c3fb27SDimitry Andric // pcaddu12i $t3, %pcrel_hi20(f@.got.plt) 34206c3fb27SDimitry Andric // ld.[wd] $t3, $t3, %pcrel_lo12(f@.got.plt) 34306c3fb27SDimitry Andric // jirl $t1, $t3, 0 34406c3fb27SDimitry Andric // nop 34506c3fb27SDimitry Andric uint32_t offset = sym.getGotPltVA() - pltEntryAddr; 34606c3fb27SDimitry Andric write32le(buf + 0, insn(PCADDU12I, R_T3, hi20(offset), 0)); 34706c3fb27SDimitry Andric write32le(buf + 4, 34806c3fb27SDimitry Andric insn(config->is64 ? LD_D : LD_W, R_T3, R_T3, lo12(offset))); 34906c3fb27SDimitry Andric write32le(buf + 8, insn(JIRL, R_T1, R_T3, 0)); 35006c3fb27SDimitry Andric write32le(buf + 12, insn(ANDI, R_ZERO, R_ZERO, 0)); 35106c3fb27SDimitry Andric } 35206c3fb27SDimitry Andric 35306c3fb27SDimitry Andric RelType LoongArch::getDynRel(RelType type) const { 35406c3fb27SDimitry Andric return type == target->symbolicRel ? type 35506c3fb27SDimitry Andric : static_cast<RelType>(R_LARCH_NONE); 35606c3fb27SDimitry Andric } 35706c3fb27SDimitry Andric 35806c3fb27SDimitry Andric RelExpr LoongArch::getRelExpr(const RelType type, const Symbol &s, 35906c3fb27SDimitry Andric const uint8_t *loc) const { 36006c3fb27SDimitry Andric switch (type) { 36106c3fb27SDimitry Andric case R_LARCH_NONE: 36206c3fb27SDimitry Andric case R_LARCH_MARK_LA: 36306c3fb27SDimitry Andric case R_LARCH_MARK_PCREL: 36406c3fb27SDimitry Andric return R_NONE; 36506c3fb27SDimitry Andric case R_LARCH_32: 36606c3fb27SDimitry Andric case R_LARCH_64: 36706c3fb27SDimitry Andric case R_LARCH_ABS_HI20: 36806c3fb27SDimitry Andric case R_LARCH_ABS_LO12: 36906c3fb27SDimitry Andric case R_LARCH_ABS64_LO20: 37006c3fb27SDimitry Andric case R_LARCH_ABS64_HI12: 37106c3fb27SDimitry Andric return R_ABS; 37206c3fb27SDimitry Andric case R_LARCH_PCALA_LO12: 37306c3fb27SDimitry Andric // We could just R_ABS, but the JIRL instruction reuses the relocation type 37406c3fb27SDimitry Andric // for a different purpose. The questionable usage is part of glibc 2.37 37506c3fb27SDimitry Andric // libc_nonshared.a [1], which is linked into user programs, so we have to 37606c3fb27SDimitry Andric // work around it for a while, even if a new relocation type may be 37706c3fb27SDimitry Andric // introduced in the future [2]. 37806c3fb27SDimitry Andric // 37906c3fb27SDimitry Andric // [1]: https://sourceware.org/git/?p=glibc.git;a=commitdiff;h=9f482b73f41a9a1bbfb173aad0733d1c824c788a 38006c3fb27SDimitry Andric // [2]: https://github.com/loongson/la-abi-specs/pull/3 38106c3fb27SDimitry Andric return isJirl(read32le(loc)) ? R_PLT : R_ABS; 38206c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL32: 38306c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL64: 38406c3fb27SDimitry Andric return R_DTPREL; 38506c3fb27SDimitry Andric case R_LARCH_TLS_TPREL32: 38606c3fb27SDimitry Andric case R_LARCH_TLS_TPREL64: 38706c3fb27SDimitry Andric case R_LARCH_TLS_LE_HI20: 38806c3fb27SDimitry Andric case R_LARCH_TLS_LE_LO12: 38906c3fb27SDimitry Andric case R_LARCH_TLS_LE64_LO20: 39006c3fb27SDimitry Andric case R_LARCH_TLS_LE64_HI12: 39106c3fb27SDimitry Andric return R_TPREL; 3925f757f3fSDimitry Andric case R_LARCH_ADD6: 39306c3fb27SDimitry Andric case R_LARCH_ADD8: 39406c3fb27SDimitry Andric case R_LARCH_ADD16: 39506c3fb27SDimitry Andric case R_LARCH_ADD32: 39606c3fb27SDimitry Andric case R_LARCH_ADD64: 3975f757f3fSDimitry Andric case R_LARCH_SUB6: 39806c3fb27SDimitry Andric case R_LARCH_SUB8: 39906c3fb27SDimitry Andric case R_LARCH_SUB16: 40006c3fb27SDimitry Andric case R_LARCH_SUB32: 40106c3fb27SDimitry Andric case R_LARCH_SUB64: 40206c3fb27SDimitry Andric // The LoongArch add/sub relocs behave like the RISCV counterparts; reuse 40306c3fb27SDimitry Andric // the RelExpr to avoid code duplication. 40406c3fb27SDimitry Andric return R_RISCV_ADD; 40506c3fb27SDimitry Andric case R_LARCH_32_PCREL: 40606c3fb27SDimitry Andric case R_LARCH_64_PCREL: 4078a4dda33SDimitry Andric case R_LARCH_PCREL20_S2: 40806c3fb27SDimitry Andric return R_PC; 40906c3fb27SDimitry Andric case R_LARCH_B16: 41006c3fb27SDimitry Andric case R_LARCH_B21: 41106c3fb27SDimitry Andric case R_LARCH_B26: 412cb14a3feSDimitry Andric case R_LARCH_CALL36: 41306c3fb27SDimitry Andric return R_PLT_PC; 41406c3fb27SDimitry Andric case R_LARCH_GOT_PC_HI20: 41506c3fb27SDimitry Andric case R_LARCH_GOT64_PC_LO20: 41606c3fb27SDimitry Andric case R_LARCH_GOT64_PC_HI12: 41706c3fb27SDimitry Andric case R_LARCH_TLS_IE_PC_HI20: 41806c3fb27SDimitry Andric case R_LARCH_TLS_IE64_PC_LO20: 41906c3fb27SDimitry Andric case R_LARCH_TLS_IE64_PC_HI12: 42006c3fb27SDimitry Andric return R_LOONGARCH_GOT_PAGE_PC; 42106c3fb27SDimitry Andric case R_LARCH_GOT_PC_LO12: 42206c3fb27SDimitry Andric case R_LARCH_TLS_IE_PC_LO12: 42306c3fb27SDimitry Andric return R_LOONGARCH_GOT; 42406c3fb27SDimitry Andric case R_LARCH_TLS_LD_PC_HI20: 42506c3fb27SDimitry Andric case R_LARCH_TLS_GD_PC_HI20: 42606c3fb27SDimitry Andric return R_LOONGARCH_TLSGD_PAGE_PC; 42706c3fb27SDimitry Andric case R_LARCH_PCALA_HI20: 42806c3fb27SDimitry Andric // Why not R_LOONGARCH_PAGE_PC, majority of references don't go through PLT 42906c3fb27SDimitry Andric // anyway so why waste time checking only to get everything relaxed back to 43006c3fb27SDimitry Andric // it? 43106c3fb27SDimitry Andric // 43206c3fb27SDimitry Andric // This is again due to the R_LARCH_PCALA_LO12 on JIRL case, where we want 43306c3fb27SDimitry Andric // both the HI20 and LO12 to potentially refer to the PLT. But in reality 43406c3fb27SDimitry Andric // the HI20 reloc appears earlier, and the relocs don't contain enough 43506c3fb27SDimitry Andric // information to let us properly resolve semantics per symbol. 43606c3fb27SDimitry Andric // Unlike RISCV, our LO12 relocs *do not* point to their corresponding HI20 43706c3fb27SDimitry Andric // relocs, hence it is nearly impossible to 100% accurately determine each 43806c3fb27SDimitry Andric // HI20's "flavor" without taking big performance hits, in the presence of 43906c3fb27SDimitry Andric // edge cases (e.g. HI20 without pairing LO12; paired LO12 placed so far 44006c3fb27SDimitry Andric // apart that relationship is not certain anymore), and programmer mistakes 44106c3fb27SDimitry Andric // (e.g. as outlined in https://github.com/loongson/la-abi-specs/pull/3). 44206c3fb27SDimitry Andric // 44306c3fb27SDimitry Andric // Ideally we would scan in an extra pass for all LO12s on JIRL, then mark 44406c3fb27SDimitry Andric // every HI20 reloc referring to the same symbol differently; this is not 44506c3fb27SDimitry Andric // feasible with the current function signature of getRelExpr that doesn't 44606c3fb27SDimitry Andric // allow for such inter-pass state. 44706c3fb27SDimitry Andric // 44806c3fb27SDimitry Andric // So, unfortunately we have to again workaround this quirk the same way as 44906c3fb27SDimitry Andric // BFD: assuming every R_LARCH_PCALA_HI20 is potentially PLT-needing, only 45006c3fb27SDimitry Andric // relaxing back to R_LOONGARCH_PAGE_PC if it's known not so at a later 45106c3fb27SDimitry Andric // stage. 45206c3fb27SDimitry Andric return R_LOONGARCH_PLT_PAGE_PC; 45306c3fb27SDimitry Andric case R_LARCH_PCALA64_LO20: 45406c3fb27SDimitry Andric case R_LARCH_PCALA64_HI12: 45506c3fb27SDimitry Andric return R_LOONGARCH_PAGE_PC; 45606c3fb27SDimitry Andric case R_LARCH_GOT_HI20: 45706c3fb27SDimitry Andric case R_LARCH_GOT_LO12: 45806c3fb27SDimitry Andric case R_LARCH_GOT64_LO20: 45906c3fb27SDimitry Andric case R_LARCH_GOT64_HI12: 46006c3fb27SDimitry Andric case R_LARCH_TLS_IE_HI20: 46106c3fb27SDimitry Andric case R_LARCH_TLS_IE_LO12: 46206c3fb27SDimitry Andric case R_LARCH_TLS_IE64_LO20: 46306c3fb27SDimitry Andric case R_LARCH_TLS_IE64_HI12: 46406c3fb27SDimitry Andric return R_GOT; 46506c3fb27SDimitry Andric case R_LARCH_TLS_LD_HI20: 46606c3fb27SDimitry Andric return R_TLSLD_GOT; 46706c3fb27SDimitry Andric case R_LARCH_TLS_GD_HI20: 46806c3fb27SDimitry Andric return R_TLSGD_GOT; 46906c3fb27SDimitry Andric case R_LARCH_RELAX: 470*74626c16SDimitry Andric return config->relax ? R_RELAX_HINT : R_NONE; 471*74626c16SDimitry Andric case R_LARCH_ALIGN: 472*74626c16SDimitry Andric return R_RELAX_HINT; 47306c3fb27SDimitry Andric 47406c3fb27SDimitry Andric // Other known relocs that are explicitly unimplemented: 47506c3fb27SDimitry Andric // 47606c3fb27SDimitry Andric // - psABI v1 relocs that need a stateful stack machine to work, and not 47706c3fb27SDimitry Andric // required when implementing psABI v2; 47806c3fb27SDimitry Andric // - relocs that are not used anywhere (R_LARCH_{ADD,SUB}_24 [1], and the 47906c3fb27SDimitry Andric // two GNU vtable-related relocs). 48006c3fb27SDimitry Andric // 48106c3fb27SDimitry Andric // [1]: https://web.archive.org/web/20230709064026/https://github.com/loongson/LoongArch-Documentation/issues/51 48206c3fb27SDimitry Andric default: 48306c3fb27SDimitry Andric error(getErrorLocation(loc) + "unknown relocation (" + Twine(type) + 48406c3fb27SDimitry Andric ") against symbol " + toString(s)); 48506c3fb27SDimitry Andric return R_NONE; 48606c3fb27SDimitry Andric } 48706c3fb27SDimitry Andric } 48806c3fb27SDimitry Andric 48906c3fb27SDimitry Andric bool LoongArch::usesOnlyLowPageBits(RelType type) const { 49006c3fb27SDimitry Andric switch (type) { 49106c3fb27SDimitry Andric default: 49206c3fb27SDimitry Andric return false; 49306c3fb27SDimitry Andric case R_LARCH_PCALA_LO12: 49406c3fb27SDimitry Andric case R_LARCH_GOT_LO12: 49506c3fb27SDimitry Andric case R_LARCH_GOT_PC_LO12: 49606c3fb27SDimitry Andric case R_LARCH_TLS_IE_PC_LO12: 49706c3fb27SDimitry Andric return true; 49806c3fb27SDimitry Andric } 49906c3fb27SDimitry Andric } 50006c3fb27SDimitry Andric 50106c3fb27SDimitry Andric void LoongArch::relocate(uint8_t *loc, const Relocation &rel, 50206c3fb27SDimitry Andric uint64_t val) const { 50306c3fb27SDimitry Andric switch (rel.type) { 50406c3fb27SDimitry Andric case R_LARCH_32_PCREL: 50506c3fb27SDimitry Andric checkInt(loc, val, 32, rel); 50606c3fb27SDimitry Andric [[fallthrough]]; 50706c3fb27SDimitry Andric case R_LARCH_32: 50806c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL32: 50906c3fb27SDimitry Andric write32le(loc, val); 51006c3fb27SDimitry Andric return; 51106c3fb27SDimitry Andric case R_LARCH_64: 51206c3fb27SDimitry Andric case R_LARCH_TLS_DTPREL64: 51306c3fb27SDimitry Andric case R_LARCH_64_PCREL: 51406c3fb27SDimitry Andric write64le(loc, val); 51506c3fb27SDimitry Andric return; 51606c3fb27SDimitry Andric 5178a4dda33SDimitry Andric case R_LARCH_PCREL20_S2: 5188a4dda33SDimitry Andric checkInt(loc, val, 22, rel); 5198a4dda33SDimitry Andric checkAlignment(loc, val, 4, rel); 5208a4dda33SDimitry Andric write32le(loc, setJ20(read32le(loc), val >> 2)); 5218a4dda33SDimitry Andric return; 5228a4dda33SDimitry Andric 52306c3fb27SDimitry Andric case R_LARCH_B16: 52406c3fb27SDimitry Andric checkInt(loc, val, 18, rel); 52506c3fb27SDimitry Andric checkAlignment(loc, val, 4, rel); 52606c3fb27SDimitry Andric write32le(loc, setK16(read32le(loc), val >> 2)); 52706c3fb27SDimitry Andric return; 52806c3fb27SDimitry Andric 52906c3fb27SDimitry Andric case R_LARCH_B21: 53006c3fb27SDimitry Andric checkInt(loc, val, 23, rel); 53106c3fb27SDimitry Andric checkAlignment(loc, val, 4, rel); 53206c3fb27SDimitry Andric write32le(loc, setD5k16(read32le(loc), val >> 2)); 53306c3fb27SDimitry Andric return; 53406c3fb27SDimitry Andric 53506c3fb27SDimitry Andric case R_LARCH_B26: 53606c3fb27SDimitry Andric checkInt(loc, val, 28, rel); 53706c3fb27SDimitry Andric checkAlignment(loc, val, 4, rel); 53806c3fb27SDimitry Andric write32le(loc, setD10k16(read32le(loc), val >> 2)); 53906c3fb27SDimitry Andric return; 54006c3fb27SDimitry Andric 541cb14a3feSDimitry Andric case R_LARCH_CALL36: { 542cb14a3feSDimitry Andric // This relocation is designed for adjancent pcaddu18i+jirl pairs that 543cb14a3feSDimitry Andric // are patched in one time. Because of sign extension of these insns' 544cb14a3feSDimitry Andric // immediate fields, the relocation range is [-128G - 0x20000, +128G - 545cb14a3feSDimitry Andric // 0x20000) (of course must be 4-byte aligned). 546cb14a3feSDimitry Andric if (((int64_t)val + 0x20000) != llvm::SignExtend64(val + 0x20000, 38)) 547cb14a3feSDimitry Andric reportRangeError(loc, rel, Twine(val), llvm::minIntN(38) - 0x20000, 548cb14a3feSDimitry Andric llvm::maxIntN(38) - 0x20000); 549cb14a3feSDimitry Andric checkAlignment(loc, val, 4, rel); 550cb14a3feSDimitry Andric // Since jirl performs sign extension on the offset immediate, adds (1<<17) 551cb14a3feSDimitry Andric // to original val to get the correct hi20. 552cb14a3feSDimitry Andric uint32_t hi20 = extractBits(val + (1 << 17), 37, 18); 553cb14a3feSDimitry Andric // Despite the name, the lower part is actually 18 bits with 4-byte aligned. 554cb14a3feSDimitry Andric uint32_t lo16 = extractBits(val, 17, 2); 555cb14a3feSDimitry Andric write32le(loc, setJ20(read32le(loc), hi20)); 556cb14a3feSDimitry Andric write32le(loc + 4, setK16(read32le(loc + 4), lo16)); 557cb14a3feSDimitry Andric return; 558cb14a3feSDimitry Andric } 559cb14a3feSDimitry Andric 56006c3fb27SDimitry Andric // Relocs intended for `addi`, `ld` or `st`. 56106c3fb27SDimitry Andric case R_LARCH_PCALA_LO12: 56206c3fb27SDimitry Andric // We have to again inspect the insn word to handle the R_LARCH_PCALA_LO12 56306c3fb27SDimitry Andric // on JIRL case: firstly JIRL wants its immediate's 2 lowest zeroes 56406c3fb27SDimitry Andric // removed by us (in contrast to regular R_LARCH_PCALA_LO12), secondly 56506c3fb27SDimitry Andric // its immediate slot width is different too (16, not 12). 56606c3fb27SDimitry Andric // In this case, process like an R_LARCH_B16, but without overflow checking 56706c3fb27SDimitry Andric // and only taking the value's lowest 12 bits. 56806c3fb27SDimitry Andric if (isJirl(read32le(loc))) { 56906c3fb27SDimitry Andric checkAlignment(loc, val, 4, rel); 57006c3fb27SDimitry Andric val = SignExtend64<12>(val); 57106c3fb27SDimitry Andric write32le(loc, setK16(read32le(loc), val >> 2)); 57206c3fb27SDimitry Andric return; 57306c3fb27SDimitry Andric } 57406c3fb27SDimitry Andric [[fallthrough]]; 57506c3fb27SDimitry Andric case R_LARCH_ABS_LO12: 57606c3fb27SDimitry Andric case R_LARCH_GOT_PC_LO12: 57706c3fb27SDimitry Andric case R_LARCH_GOT_LO12: 57806c3fb27SDimitry Andric case R_LARCH_TLS_LE_LO12: 57906c3fb27SDimitry Andric case R_LARCH_TLS_IE_PC_LO12: 58006c3fb27SDimitry Andric case R_LARCH_TLS_IE_LO12: 58106c3fb27SDimitry Andric write32le(loc, setK12(read32le(loc), extractBits(val, 11, 0))); 58206c3fb27SDimitry Andric return; 58306c3fb27SDimitry Andric 58406c3fb27SDimitry Andric // Relocs intended for `lu12i.w` or `pcalau12i`. 58506c3fb27SDimitry Andric case R_LARCH_ABS_HI20: 58606c3fb27SDimitry Andric case R_LARCH_PCALA_HI20: 58706c3fb27SDimitry Andric case R_LARCH_GOT_PC_HI20: 58806c3fb27SDimitry Andric case R_LARCH_GOT_HI20: 58906c3fb27SDimitry Andric case R_LARCH_TLS_LE_HI20: 59006c3fb27SDimitry Andric case R_LARCH_TLS_IE_PC_HI20: 59106c3fb27SDimitry Andric case R_LARCH_TLS_IE_HI20: 59206c3fb27SDimitry Andric case R_LARCH_TLS_LD_PC_HI20: 59306c3fb27SDimitry Andric case R_LARCH_TLS_LD_HI20: 59406c3fb27SDimitry Andric case R_LARCH_TLS_GD_PC_HI20: 59506c3fb27SDimitry Andric case R_LARCH_TLS_GD_HI20: 59606c3fb27SDimitry Andric write32le(loc, setJ20(read32le(loc), extractBits(val, 31, 12))); 59706c3fb27SDimitry Andric return; 59806c3fb27SDimitry Andric 59906c3fb27SDimitry Andric // Relocs intended for `lu32i.d`. 60006c3fb27SDimitry Andric case R_LARCH_ABS64_LO20: 60106c3fb27SDimitry Andric case R_LARCH_PCALA64_LO20: 60206c3fb27SDimitry Andric case R_LARCH_GOT64_PC_LO20: 60306c3fb27SDimitry Andric case R_LARCH_GOT64_LO20: 60406c3fb27SDimitry Andric case R_LARCH_TLS_LE64_LO20: 60506c3fb27SDimitry Andric case R_LARCH_TLS_IE64_PC_LO20: 60606c3fb27SDimitry Andric case R_LARCH_TLS_IE64_LO20: 60706c3fb27SDimitry Andric write32le(loc, setJ20(read32le(loc), extractBits(val, 51, 32))); 60806c3fb27SDimitry Andric return; 60906c3fb27SDimitry Andric 61006c3fb27SDimitry Andric // Relocs intended for `lu52i.d`. 61106c3fb27SDimitry Andric case R_LARCH_ABS64_HI12: 61206c3fb27SDimitry Andric case R_LARCH_PCALA64_HI12: 61306c3fb27SDimitry Andric case R_LARCH_GOT64_PC_HI12: 61406c3fb27SDimitry Andric case R_LARCH_GOT64_HI12: 61506c3fb27SDimitry Andric case R_LARCH_TLS_LE64_HI12: 61606c3fb27SDimitry Andric case R_LARCH_TLS_IE64_PC_HI12: 61706c3fb27SDimitry Andric case R_LARCH_TLS_IE64_HI12: 61806c3fb27SDimitry Andric write32le(loc, setK12(read32le(loc), extractBits(val, 63, 52))); 61906c3fb27SDimitry Andric return; 62006c3fb27SDimitry Andric 6215f757f3fSDimitry Andric case R_LARCH_ADD6: 6225f757f3fSDimitry Andric *loc = (*loc & 0xc0) | ((*loc + val) & 0x3f); 6235f757f3fSDimitry Andric return; 62406c3fb27SDimitry Andric case R_LARCH_ADD8: 62506c3fb27SDimitry Andric *loc += val; 62606c3fb27SDimitry Andric return; 62706c3fb27SDimitry Andric case R_LARCH_ADD16: 62806c3fb27SDimitry Andric write16le(loc, read16le(loc) + val); 62906c3fb27SDimitry Andric return; 63006c3fb27SDimitry Andric case R_LARCH_ADD32: 63106c3fb27SDimitry Andric write32le(loc, read32le(loc) + val); 63206c3fb27SDimitry Andric return; 63306c3fb27SDimitry Andric case R_LARCH_ADD64: 63406c3fb27SDimitry Andric write64le(loc, read64le(loc) + val); 63506c3fb27SDimitry Andric return; 6365f757f3fSDimitry Andric case R_LARCH_SUB6: 6375f757f3fSDimitry Andric *loc = (*loc & 0xc0) | ((*loc - val) & 0x3f); 6385f757f3fSDimitry Andric return; 63906c3fb27SDimitry Andric case R_LARCH_SUB8: 64006c3fb27SDimitry Andric *loc -= val; 64106c3fb27SDimitry Andric return; 64206c3fb27SDimitry Andric case R_LARCH_SUB16: 64306c3fb27SDimitry Andric write16le(loc, read16le(loc) - val); 64406c3fb27SDimitry Andric return; 64506c3fb27SDimitry Andric case R_LARCH_SUB32: 64606c3fb27SDimitry Andric write32le(loc, read32le(loc) - val); 64706c3fb27SDimitry Andric return; 64806c3fb27SDimitry Andric case R_LARCH_SUB64: 64906c3fb27SDimitry Andric write64le(loc, read64le(loc) - val); 65006c3fb27SDimitry Andric return; 65106c3fb27SDimitry Andric 65206c3fb27SDimitry Andric case R_LARCH_MARK_LA: 65306c3fb27SDimitry Andric case R_LARCH_MARK_PCREL: 65406c3fb27SDimitry Andric // no-op 65506c3fb27SDimitry Andric return; 65606c3fb27SDimitry Andric 65706c3fb27SDimitry Andric case R_LARCH_RELAX: 65806c3fb27SDimitry Andric return; // Ignored (for now) 65906c3fb27SDimitry Andric 66006c3fb27SDimitry Andric default: 66106c3fb27SDimitry Andric llvm_unreachable("unknown relocation"); 66206c3fb27SDimitry Andric } 66306c3fb27SDimitry Andric } 66406c3fb27SDimitry Andric 665*74626c16SDimitry Andric static bool relax(InputSection &sec) { 666*74626c16SDimitry Andric const uint64_t secAddr = sec.getVA(); 667*74626c16SDimitry Andric const MutableArrayRef<Relocation> relocs = sec.relocs(); 668*74626c16SDimitry Andric auto &aux = *sec.relaxAux; 669*74626c16SDimitry Andric bool changed = false; 670*74626c16SDimitry Andric ArrayRef<SymbolAnchor> sa = ArrayRef(aux.anchors); 671*74626c16SDimitry Andric uint64_t delta = 0; 672*74626c16SDimitry Andric 673*74626c16SDimitry Andric std::fill_n(aux.relocTypes.get(), relocs.size(), R_LARCH_NONE); 674*74626c16SDimitry Andric aux.writes.clear(); 675*74626c16SDimitry Andric for (auto [i, r] : llvm::enumerate(relocs)) { 676*74626c16SDimitry Andric const uint64_t loc = secAddr + r.offset - delta; 677*74626c16SDimitry Andric uint32_t &cur = aux.relocDeltas[i], remove = 0; 678*74626c16SDimitry Andric switch (r.type) { 679*74626c16SDimitry Andric case R_LARCH_ALIGN: { 680*74626c16SDimitry Andric const uint64_t addend = 681*74626c16SDimitry Andric r.sym->isUndefined() ? Log2_64(r.addend) + 1 : r.addend; 682*74626c16SDimitry Andric const uint64_t allBytes = (1 << (addend & 0xff)) - 4; 683*74626c16SDimitry Andric const uint64_t align = 1 << (addend & 0xff); 684*74626c16SDimitry Andric const uint64_t maxBytes = addend >> 8; 685*74626c16SDimitry Andric const uint64_t off = loc & (align - 1); 686*74626c16SDimitry Andric const uint64_t curBytes = off == 0 ? 0 : align - off; 687*74626c16SDimitry Andric // All bytes beyond the alignment boundary should be removed. 688*74626c16SDimitry Andric // If emit bytes more than max bytes to emit, remove all. 689*74626c16SDimitry Andric if (maxBytes != 0 && curBytes > maxBytes) 690*74626c16SDimitry Andric remove = allBytes; 691*74626c16SDimitry Andric else 692*74626c16SDimitry Andric remove = allBytes - curBytes; 693*74626c16SDimitry Andric // If we can't satisfy this alignment, we've found a bad input. 694*74626c16SDimitry Andric if (LLVM_UNLIKELY(static_cast<int32_t>(remove) < 0)) { 695*74626c16SDimitry Andric errorOrWarn(getErrorLocation((const uint8_t *)loc) + 696*74626c16SDimitry Andric "insufficient padding bytes for " + lld::toString(r.type) + 697*74626c16SDimitry Andric ": " + Twine(allBytes) + " bytes available for " + 698*74626c16SDimitry Andric "requested alignment of " + Twine(align) + " bytes"); 699*74626c16SDimitry Andric remove = 0; 700*74626c16SDimitry Andric } 701*74626c16SDimitry Andric break; 702*74626c16SDimitry Andric } 703*74626c16SDimitry Andric } 704*74626c16SDimitry Andric 705*74626c16SDimitry Andric // For all anchors whose offsets are <= r.offset, they are preceded by 706*74626c16SDimitry Andric // the previous relocation whose `relocDeltas` value equals `delta`. 707*74626c16SDimitry Andric // Decrease their st_value and update their st_size. 708*74626c16SDimitry Andric for (; sa.size() && sa[0].offset <= r.offset; sa = sa.slice(1)) { 709*74626c16SDimitry Andric if (sa[0].end) 710*74626c16SDimitry Andric sa[0].d->size = sa[0].offset - delta - sa[0].d->value; 711*74626c16SDimitry Andric else 712*74626c16SDimitry Andric sa[0].d->value = sa[0].offset - delta; 713*74626c16SDimitry Andric } 714*74626c16SDimitry Andric delta += remove; 715*74626c16SDimitry Andric if (delta != cur) { 716*74626c16SDimitry Andric cur = delta; 717*74626c16SDimitry Andric changed = true; 718*74626c16SDimitry Andric } 719*74626c16SDimitry Andric } 720*74626c16SDimitry Andric 721*74626c16SDimitry Andric for (const SymbolAnchor &a : sa) { 722*74626c16SDimitry Andric if (a.end) 723*74626c16SDimitry Andric a.d->size = a.offset - delta - a.d->value; 724*74626c16SDimitry Andric else 725*74626c16SDimitry Andric a.d->value = a.offset - delta; 726*74626c16SDimitry Andric } 727*74626c16SDimitry Andric // Inform assignAddresses that the size has changed. 728*74626c16SDimitry Andric if (!isUInt<32>(delta)) 729*74626c16SDimitry Andric fatal("section size decrease is too large: " + Twine(delta)); 730*74626c16SDimitry Andric sec.bytesDropped = delta; 731*74626c16SDimitry Andric return changed; 732*74626c16SDimitry Andric } 733*74626c16SDimitry Andric 734*74626c16SDimitry Andric // When relaxing just R_LARCH_ALIGN, relocDeltas is usually changed only once in 735*74626c16SDimitry Andric // the absence of a linker script. For call and load/store R_LARCH_RELAX, code 736*74626c16SDimitry Andric // shrinkage may reduce displacement and make more relocations eligible for 737*74626c16SDimitry Andric // relaxation. Code shrinkage may increase displacement to a call/load/store 738*74626c16SDimitry Andric // target at a higher fixed address, invalidating an earlier relaxation. Any 739*74626c16SDimitry Andric // change in section sizes can have cascading effect and require another 740*74626c16SDimitry Andric // relaxation pass. 741*74626c16SDimitry Andric bool LoongArch::relaxOnce(int pass) const { 742*74626c16SDimitry Andric if (config->relocatable) 743*74626c16SDimitry Andric return false; 744*74626c16SDimitry Andric 745*74626c16SDimitry Andric if (pass == 0) 746*74626c16SDimitry Andric initSymbolAnchors(); 747*74626c16SDimitry Andric 748*74626c16SDimitry Andric SmallVector<InputSection *, 0> storage; 749*74626c16SDimitry Andric bool changed = false; 750*74626c16SDimitry Andric for (OutputSection *osec : outputSections) { 751*74626c16SDimitry Andric if (!(osec->flags & SHF_EXECINSTR)) 752*74626c16SDimitry Andric continue; 753*74626c16SDimitry Andric for (InputSection *sec : getInputSections(*osec, storage)) 754*74626c16SDimitry Andric changed |= relax(*sec); 755*74626c16SDimitry Andric } 756*74626c16SDimitry Andric return changed; 757*74626c16SDimitry Andric } 758*74626c16SDimitry Andric 759*74626c16SDimitry Andric void LoongArch::finalizeRelax(int passes) const { 760*74626c16SDimitry Andric log("relaxation passes: " + Twine(passes)); 761*74626c16SDimitry Andric SmallVector<InputSection *, 0> storage; 762*74626c16SDimitry Andric for (OutputSection *osec : outputSections) { 763*74626c16SDimitry Andric if (!(osec->flags & SHF_EXECINSTR)) 764*74626c16SDimitry Andric continue; 765*74626c16SDimitry Andric for (InputSection *sec : getInputSections(*osec, storage)) { 766*74626c16SDimitry Andric RelaxAux &aux = *sec->relaxAux; 767*74626c16SDimitry Andric if (!aux.relocDeltas) 768*74626c16SDimitry Andric continue; 769*74626c16SDimitry Andric 770*74626c16SDimitry Andric MutableArrayRef<Relocation> rels = sec->relocs(); 771*74626c16SDimitry Andric ArrayRef<uint8_t> old = sec->content(); 772*74626c16SDimitry Andric size_t newSize = old.size() - aux.relocDeltas[rels.size() - 1]; 773*74626c16SDimitry Andric uint8_t *p = context().bAlloc.Allocate<uint8_t>(newSize); 774*74626c16SDimitry Andric uint64_t offset = 0; 775*74626c16SDimitry Andric int64_t delta = 0; 776*74626c16SDimitry Andric sec->content_ = p; 777*74626c16SDimitry Andric sec->size = newSize; 778*74626c16SDimitry Andric sec->bytesDropped = 0; 779*74626c16SDimitry Andric 780*74626c16SDimitry Andric // Update section content: remove NOPs for R_LARCH_ALIGN and rewrite 781*74626c16SDimitry Andric // instructions for relaxed relocations. 782*74626c16SDimitry Andric for (size_t i = 0, e = rels.size(); i != e; ++i) { 783*74626c16SDimitry Andric uint32_t remove = aux.relocDeltas[i] - delta; 784*74626c16SDimitry Andric delta = aux.relocDeltas[i]; 785*74626c16SDimitry Andric if (remove == 0 && aux.relocTypes[i] == R_LARCH_NONE) 786*74626c16SDimitry Andric continue; 787*74626c16SDimitry Andric 788*74626c16SDimitry Andric // Copy from last location to the current relocated location. 789*74626c16SDimitry Andric const Relocation &r = rels[i]; 790*74626c16SDimitry Andric uint64_t size = r.offset - offset; 791*74626c16SDimitry Andric memcpy(p, old.data() + offset, size); 792*74626c16SDimitry Andric p += size; 793*74626c16SDimitry Andric offset = r.offset + remove; 794*74626c16SDimitry Andric } 795*74626c16SDimitry Andric memcpy(p, old.data() + offset, old.size() - offset); 796*74626c16SDimitry Andric 797*74626c16SDimitry Andric // Subtract the previous relocDeltas value from the relocation offset. 798*74626c16SDimitry Andric // For a pair of R_LARCH_XXX/R_LARCH_RELAX with the same offset, decrease 799*74626c16SDimitry Andric // their r_offset by the same delta. 800*74626c16SDimitry Andric delta = 0; 801*74626c16SDimitry Andric for (size_t i = 0, e = rels.size(); i != e;) { 802*74626c16SDimitry Andric uint64_t cur = rels[i].offset; 803*74626c16SDimitry Andric do { 804*74626c16SDimitry Andric rels[i].offset -= delta; 805*74626c16SDimitry Andric if (aux.relocTypes[i] != R_LARCH_NONE) 806*74626c16SDimitry Andric rels[i].type = aux.relocTypes[i]; 807*74626c16SDimitry Andric } while (++i != e && rels[i].offset == cur); 808*74626c16SDimitry Andric delta = aux.relocDeltas[i - 1]; 809*74626c16SDimitry Andric } 810*74626c16SDimitry Andric } 811*74626c16SDimitry Andric } 812*74626c16SDimitry Andric } 813*74626c16SDimitry Andric 81406c3fb27SDimitry Andric TargetInfo *elf::getLoongArchTargetInfo() { 81506c3fb27SDimitry Andric static LoongArch target; 81606c3fb27SDimitry Andric return ⌖ 81706c3fb27SDimitry Andric } 818