16d239dd5SPavan Nikhilesh /* 26d239dd5SPavan Nikhilesh * SPDX-License-Identifier: BSD-3-Clause 36d239dd5SPavan Nikhilesh * Copyright(c) 2010-2014 Intel Corporation 46d239dd5SPavan Nikhilesh * Copyright 2017 Cavium, Inc. 56d239dd5SPavan Nikhilesh */ 66d239dd5SPavan Nikhilesh 76d239dd5SPavan Nikhilesh #include "pipeline_common.h" 86d239dd5SPavan Nikhilesh 96d239dd5SPavan Nikhilesh static __rte_always_inline void 106d239dd5SPavan Nikhilesh worker_fwd_event(struct rte_event *ev, uint8_t sched) 116d239dd5SPavan Nikhilesh { 126d239dd5SPavan Nikhilesh ev->event_type = RTE_EVENT_TYPE_CPU; 136d239dd5SPavan Nikhilesh ev->op = RTE_EVENT_OP_FORWARD; 146d239dd5SPavan Nikhilesh ev->sched_type = sched; 156d239dd5SPavan Nikhilesh } 166d239dd5SPavan Nikhilesh 176d239dd5SPavan Nikhilesh static __rte_always_inline void 186d239dd5SPavan Nikhilesh worker_event_enqueue(const uint8_t dev, const uint8_t port, 196d239dd5SPavan Nikhilesh struct rte_event *ev) 206d239dd5SPavan Nikhilesh { 216d239dd5SPavan Nikhilesh while (rte_event_enqueue_burst(dev, port, ev, 1) != 1) 226d239dd5SPavan Nikhilesh rte_pause(); 236d239dd5SPavan Nikhilesh } 246d239dd5SPavan Nikhilesh 256d239dd5SPavan Nikhilesh static __rte_always_inline void 266d239dd5SPavan Nikhilesh worker_event_enqueue_burst(const uint8_t dev, const uint8_t port, 276d239dd5SPavan Nikhilesh struct rte_event *ev, const uint16_t nb_rx) 286d239dd5SPavan Nikhilesh { 296d239dd5SPavan Nikhilesh uint16_t enq; 306d239dd5SPavan Nikhilesh 316d239dd5SPavan Nikhilesh enq = rte_event_enqueue_burst(dev, port, ev, nb_rx); 326d239dd5SPavan Nikhilesh while (enq < nb_rx) { 336d239dd5SPavan Nikhilesh enq += rte_event_enqueue_burst(dev, port, 346d239dd5SPavan Nikhilesh ev + enq, nb_rx - enq); 356d239dd5SPavan Nikhilesh } 366d239dd5SPavan Nikhilesh } 376d239dd5SPavan Nikhilesh 386d239dd5SPavan Nikhilesh static __rte_always_inline void 396d239dd5SPavan Nikhilesh worker_tx_pkt(struct rte_mbuf *mbuf) 406d239dd5SPavan Nikhilesh { 416d239dd5SPavan Nikhilesh exchange_mac(mbuf); 426d239dd5SPavan Nikhilesh while (rte_eth_tx_burst(mbuf->port, 0, &mbuf, 1) != 1) 436d239dd5SPavan Nikhilesh rte_pause(); 446d239dd5SPavan Nikhilesh } 456d239dd5SPavan Nikhilesh 466d239dd5SPavan Nikhilesh /* Single stage pipeline workers */ 476d239dd5SPavan Nikhilesh 486d239dd5SPavan Nikhilesh static int 496d239dd5SPavan Nikhilesh worker_do_tx_single(void *arg) 506d239dd5SPavan Nikhilesh { 516d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 526d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 536d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 546d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 556d239dd5SPavan Nikhilesh struct rte_event ev; 566d239dd5SPavan Nikhilesh 576d239dd5SPavan Nikhilesh while (!fdata->done) { 586d239dd5SPavan Nikhilesh 596d239dd5SPavan Nikhilesh if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) { 606d239dd5SPavan Nikhilesh rte_pause(); 616d239dd5SPavan Nikhilesh continue; 626d239dd5SPavan Nikhilesh } 636d239dd5SPavan Nikhilesh 646d239dd5SPavan Nikhilesh received++; 656d239dd5SPavan Nikhilesh 666d239dd5SPavan Nikhilesh if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 676d239dd5SPavan Nikhilesh worker_tx_pkt(ev.mbuf); 686d239dd5SPavan Nikhilesh tx++; 696d239dd5SPavan Nikhilesh continue; 706d239dd5SPavan Nikhilesh } 716d239dd5SPavan Nikhilesh work(); 726d239dd5SPavan Nikhilesh ev.queue_id++; 736d239dd5SPavan Nikhilesh worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC); 746d239dd5SPavan Nikhilesh worker_event_enqueue(dev, port, &ev); 756d239dd5SPavan Nikhilesh fwd++; 766d239dd5SPavan Nikhilesh } 776d239dd5SPavan Nikhilesh 786d239dd5SPavan Nikhilesh if (!cdata.quiet) 796d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 806d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 816d239dd5SPavan Nikhilesh return 0; 826d239dd5SPavan Nikhilesh } 836d239dd5SPavan Nikhilesh 846d239dd5SPavan Nikhilesh static int 856d239dd5SPavan Nikhilesh worker_do_tx_single_atq(void *arg) 866d239dd5SPavan Nikhilesh { 876d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 886d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 896d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 906d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 916d239dd5SPavan Nikhilesh struct rte_event ev; 926d239dd5SPavan Nikhilesh 936d239dd5SPavan Nikhilesh while (!fdata->done) { 946d239dd5SPavan Nikhilesh 956d239dd5SPavan Nikhilesh if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) { 966d239dd5SPavan Nikhilesh rte_pause(); 976d239dd5SPavan Nikhilesh continue; 986d239dd5SPavan Nikhilesh } 996d239dd5SPavan Nikhilesh 1006d239dd5SPavan Nikhilesh received++; 1016d239dd5SPavan Nikhilesh 1026d239dd5SPavan Nikhilesh if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 1036d239dd5SPavan Nikhilesh worker_tx_pkt(ev.mbuf); 1046d239dd5SPavan Nikhilesh tx++; 1056d239dd5SPavan Nikhilesh continue; 1066d239dd5SPavan Nikhilesh } 1076d239dd5SPavan Nikhilesh work(); 1086d239dd5SPavan Nikhilesh worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC); 1096d239dd5SPavan Nikhilesh worker_event_enqueue(dev, port, &ev); 1106d239dd5SPavan Nikhilesh fwd++; 1116d239dd5SPavan Nikhilesh } 1126d239dd5SPavan Nikhilesh 1136d239dd5SPavan Nikhilesh if (!cdata.quiet) 1146d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 1156d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 1166d239dd5SPavan Nikhilesh return 0; 1176d239dd5SPavan Nikhilesh } 1186d239dd5SPavan Nikhilesh 1196d239dd5SPavan Nikhilesh static int 1206d239dd5SPavan Nikhilesh worker_do_tx_single_burst(void *arg) 1216d239dd5SPavan Nikhilesh { 1226d239dd5SPavan Nikhilesh struct rte_event ev[BATCH_SIZE + 1]; 1236d239dd5SPavan Nikhilesh 1246d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 1256d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 1266d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 1276d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 1286d239dd5SPavan Nikhilesh 1296d239dd5SPavan Nikhilesh while (!fdata->done) { 1306d239dd5SPavan Nikhilesh uint16_t i; 1316d239dd5SPavan Nikhilesh uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev, 1326d239dd5SPavan Nikhilesh BATCH_SIZE, 0); 1336d239dd5SPavan Nikhilesh 1346d239dd5SPavan Nikhilesh if (!nb_rx) { 1356d239dd5SPavan Nikhilesh rte_pause(); 1366d239dd5SPavan Nikhilesh continue; 1376d239dd5SPavan Nikhilesh } 1386d239dd5SPavan Nikhilesh received += nb_rx; 1396d239dd5SPavan Nikhilesh 1406d239dd5SPavan Nikhilesh for (i = 0; i < nb_rx; i++) { 1416d239dd5SPavan Nikhilesh rte_prefetch0(ev[i + 1].mbuf); 1426d239dd5SPavan Nikhilesh if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) { 1436d239dd5SPavan Nikhilesh 1446d239dd5SPavan Nikhilesh worker_tx_pkt(ev[i].mbuf); 1456d239dd5SPavan Nikhilesh ev[i].op = RTE_EVENT_OP_RELEASE; 1466d239dd5SPavan Nikhilesh tx++; 1476d239dd5SPavan Nikhilesh 1486d239dd5SPavan Nikhilesh } else { 1496d239dd5SPavan Nikhilesh ev[i].queue_id++; 1506d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC); 1516d239dd5SPavan Nikhilesh } 1526d239dd5SPavan Nikhilesh work(); 1536d239dd5SPavan Nikhilesh } 1546d239dd5SPavan Nikhilesh 1556d239dd5SPavan Nikhilesh worker_event_enqueue_burst(dev, port, ev, nb_rx); 1566d239dd5SPavan Nikhilesh fwd += nb_rx; 1576d239dd5SPavan Nikhilesh } 1586d239dd5SPavan Nikhilesh 1596d239dd5SPavan Nikhilesh if (!cdata.quiet) 1606d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 1616d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 1626d239dd5SPavan Nikhilesh return 0; 1636d239dd5SPavan Nikhilesh } 1646d239dd5SPavan Nikhilesh 1656d239dd5SPavan Nikhilesh static int 1666d239dd5SPavan Nikhilesh worker_do_tx_single_burst_atq(void *arg) 1676d239dd5SPavan Nikhilesh { 1686d239dd5SPavan Nikhilesh struct rte_event ev[BATCH_SIZE + 1]; 1696d239dd5SPavan Nikhilesh 1706d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 1716d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 1726d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 1736d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 1746d239dd5SPavan Nikhilesh 1756d239dd5SPavan Nikhilesh while (!fdata->done) { 1766d239dd5SPavan Nikhilesh uint16_t i; 1776d239dd5SPavan Nikhilesh uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev, 1786d239dd5SPavan Nikhilesh BATCH_SIZE, 0); 1796d239dd5SPavan Nikhilesh 1806d239dd5SPavan Nikhilesh if (!nb_rx) { 1816d239dd5SPavan Nikhilesh rte_pause(); 1826d239dd5SPavan Nikhilesh continue; 1836d239dd5SPavan Nikhilesh } 1846d239dd5SPavan Nikhilesh 1856d239dd5SPavan Nikhilesh received += nb_rx; 1866d239dd5SPavan Nikhilesh 1876d239dd5SPavan Nikhilesh for (i = 0; i < nb_rx; i++) { 1886d239dd5SPavan Nikhilesh rte_prefetch0(ev[i + 1].mbuf); 1896d239dd5SPavan Nikhilesh if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) { 1906d239dd5SPavan Nikhilesh 1916d239dd5SPavan Nikhilesh worker_tx_pkt(ev[i].mbuf); 1926d239dd5SPavan Nikhilesh ev[i].op = RTE_EVENT_OP_RELEASE; 1936d239dd5SPavan Nikhilesh tx++; 1946d239dd5SPavan Nikhilesh } else 1956d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC); 1966d239dd5SPavan Nikhilesh work(); 1976d239dd5SPavan Nikhilesh } 1986d239dd5SPavan Nikhilesh 1996d239dd5SPavan Nikhilesh worker_event_enqueue_burst(dev, port, ev, nb_rx); 2006d239dd5SPavan Nikhilesh fwd += nb_rx; 2016d239dd5SPavan Nikhilesh } 2026d239dd5SPavan Nikhilesh 2036d239dd5SPavan Nikhilesh if (!cdata.quiet) 2046d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 2056d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 2066d239dd5SPavan Nikhilesh return 0; 2076d239dd5SPavan Nikhilesh } 2086d239dd5SPavan Nikhilesh 2096d239dd5SPavan Nikhilesh /* Multi stage Pipeline Workers */ 2106d239dd5SPavan Nikhilesh 2116d239dd5SPavan Nikhilesh static int 2126d239dd5SPavan Nikhilesh worker_do_tx(void *arg) 2136d239dd5SPavan Nikhilesh { 2146d239dd5SPavan Nikhilesh struct rte_event ev; 2156d239dd5SPavan Nikhilesh 2166d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 2176d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 2186d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 2196d239dd5SPavan Nikhilesh const uint8_t lst_qid = cdata.num_stages - 1; 2206d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 2216d239dd5SPavan Nikhilesh 2226d239dd5SPavan Nikhilesh 2236d239dd5SPavan Nikhilesh while (!fdata->done) { 2246d239dd5SPavan Nikhilesh 2256d239dd5SPavan Nikhilesh if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) { 2266d239dd5SPavan Nikhilesh rte_pause(); 2276d239dd5SPavan Nikhilesh continue; 2286d239dd5SPavan Nikhilesh } 2296d239dd5SPavan Nikhilesh 2306d239dd5SPavan Nikhilesh received++; 2316d239dd5SPavan Nikhilesh const uint8_t cq_id = ev.queue_id % cdata.num_stages; 2326d239dd5SPavan Nikhilesh 2336d239dd5SPavan Nikhilesh if (cq_id >= lst_qid) { 2346d239dd5SPavan Nikhilesh if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 2356d239dd5SPavan Nikhilesh worker_tx_pkt(ev.mbuf); 2366d239dd5SPavan Nikhilesh tx++; 2376d239dd5SPavan Nikhilesh continue; 2386d239dd5SPavan Nikhilesh } 2396d239dd5SPavan Nikhilesh 2406d239dd5SPavan Nikhilesh worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC); 2416d239dd5SPavan Nikhilesh ev.queue_id = (cq_id == lst_qid) ? 2426d239dd5SPavan Nikhilesh cdata.next_qid[ev.queue_id] : ev.queue_id; 2436d239dd5SPavan Nikhilesh } else { 2446d239dd5SPavan Nikhilesh ev.queue_id = cdata.next_qid[ev.queue_id]; 2456d239dd5SPavan Nikhilesh worker_fwd_event(&ev, cdata.queue_type); 2466d239dd5SPavan Nikhilesh } 2476d239dd5SPavan Nikhilesh work(); 2486d239dd5SPavan Nikhilesh 2496d239dd5SPavan Nikhilesh worker_event_enqueue(dev, port, &ev); 2506d239dd5SPavan Nikhilesh fwd++; 2516d239dd5SPavan Nikhilesh } 2526d239dd5SPavan Nikhilesh 2536d239dd5SPavan Nikhilesh if (!cdata.quiet) 2546d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 2556d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 2566d239dd5SPavan Nikhilesh 2576d239dd5SPavan Nikhilesh return 0; 2586d239dd5SPavan Nikhilesh } 2596d239dd5SPavan Nikhilesh 2606d239dd5SPavan Nikhilesh static int 2616d239dd5SPavan Nikhilesh worker_do_tx_atq(void *arg) 2626d239dd5SPavan Nikhilesh { 2636d239dd5SPavan Nikhilesh struct rte_event ev; 2646d239dd5SPavan Nikhilesh 2656d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 2666d239dd5SPavan Nikhilesh const uint8_t dev = data->dev_id; 2676d239dd5SPavan Nikhilesh const uint8_t port = data->port_id; 2686d239dd5SPavan Nikhilesh const uint8_t lst_qid = cdata.num_stages - 1; 2696d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 2706d239dd5SPavan Nikhilesh 2716d239dd5SPavan Nikhilesh while (!fdata->done) { 2726d239dd5SPavan Nikhilesh 2736d239dd5SPavan Nikhilesh if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) { 2746d239dd5SPavan Nikhilesh rte_pause(); 2756d239dd5SPavan Nikhilesh continue; 2766d239dd5SPavan Nikhilesh } 2776d239dd5SPavan Nikhilesh 2786d239dd5SPavan Nikhilesh received++; 2796d239dd5SPavan Nikhilesh const uint8_t cq_id = ev.sub_event_type % cdata.num_stages; 2806d239dd5SPavan Nikhilesh 2816d239dd5SPavan Nikhilesh if (cq_id == lst_qid) { 2826d239dd5SPavan Nikhilesh if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 2836d239dd5SPavan Nikhilesh worker_tx_pkt(ev.mbuf); 2846d239dd5SPavan Nikhilesh tx++; 2856d239dd5SPavan Nikhilesh continue; 2866d239dd5SPavan Nikhilesh } 2876d239dd5SPavan Nikhilesh 2886d239dd5SPavan Nikhilesh worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC); 2896d239dd5SPavan Nikhilesh } else { 2906d239dd5SPavan Nikhilesh ev.sub_event_type++; 2916d239dd5SPavan Nikhilesh worker_fwd_event(&ev, cdata.queue_type); 2926d239dd5SPavan Nikhilesh } 2936d239dd5SPavan Nikhilesh work(); 2946d239dd5SPavan Nikhilesh 2956d239dd5SPavan Nikhilesh worker_event_enqueue(dev, port, &ev); 2966d239dd5SPavan Nikhilesh fwd++; 2976d239dd5SPavan Nikhilesh } 2986d239dd5SPavan Nikhilesh 2996d239dd5SPavan Nikhilesh if (!cdata.quiet) 3006d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 3016d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 3026d239dd5SPavan Nikhilesh 3036d239dd5SPavan Nikhilesh return 0; 3046d239dd5SPavan Nikhilesh } 3056d239dd5SPavan Nikhilesh 3066d239dd5SPavan Nikhilesh static int 3076d239dd5SPavan Nikhilesh worker_do_tx_burst(void *arg) 3086d239dd5SPavan Nikhilesh { 3096d239dd5SPavan Nikhilesh struct rte_event ev[BATCH_SIZE]; 3106d239dd5SPavan Nikhilesh 3116d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 3126d239dd5SPavan Nikhilesh uint8_t dev = data->dev_id; 3136d239dd5SPavan Nikhilesh uint8_t port = data->port_id; 3146d239dd5SPavan Nikhilesh uint8_t lst_qid = cdata.num_stages - 1; 3156d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 3166d239dd5SPavan Nikhilesh 3176d239dd5SPavan Nikhilesh while (!fdata->done) { 3186d239dd5SPavan Nikhilesh uint16_t i; 3196d239dd5SPavan Nikhilesh const uint16_t nb_rx = rte_event_dequeue_burst(dev, port, 3206d239dd5SPavan Nikhilesh ev, BATCH_SIZE, 0); 3216d239dd5SPavan Nikhilesh 3226d239dd5SPavan Nikhilesh if (nb_rx == 0) { 3236d239dd5SPavan Nikhilesh rte_pause(); 3246d239dd5SPavan Nikhilesh continue; 3256d239dd5SPavan Nikhilesh } 3266d239dd5SPavan Nikhilesh received += nb_rx; 3276d239dd5SPavan Nikhilesh 3286d239dd5SPavan Nikhilesh for (i = 0; i < nb_rx; i++) { 3296d239dd5SPavan Nikhilesh const uint8_t cq_id = ev[i].queue_id % cdata.num_stages; 3306d239dd5SPavan Nikhilesh 3316d239dd5SPavan Nikhilesh if (cq_id >= lst_qid) { 3326d239dd5SPavan Nikhilesh if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) { 3336d239dd5SPavan Nikhilesh worker_tx_pkt(ev[i].mbuf); 3346d239dd5SPavan Nikhilesh tx++; 3356d239dd5SPavan Nikhilesh ev[i].op = RTE_EVENT_OP_RELEASE; 3366d239dd5SPavan Nikhilesh continue; 3376d239dd5SPavan Nikhilesh } 3386d239dd5SPavan Nikhilesh ev[i].queue_id = (cq_id == lst_qid) ? 3396d239dd5SPavan Nikhilesh cdata.next_qid[ev[i].queue_id] : 3406d239dd5SPavan Nikhilesh ev[i].queue_id; 3416d239dd5SPavan Nikhilesh 3426d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC); 3436d239dd5SPavan Nikhilesh } else { 3446d239dd5SPavan Nikhilesh ev[i].queue_id = cdata.next_qid[ev[i].queue_id]; 3456d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], cdata.queue_type); 3466d239dd5SPavan Nikhilesh } 3476d239dd5SPavan Nikhilesh work(); 3486d239dd5SPavan Nikhilesh } 3496d239dd5SPavan Nikhilesh worker_event_enqueue_burst(dev, port, ev, nb_rx); 3506d239dd5SPavan Nikhilesh 3516d239dd5SPavan Nikhilesh fwd += nb_rx; 3526d239dd5SPavan Nikhilesh } 3536d239dd5SPavan Nikhilesh 3546d239dd5SPavan Nikhilesh if (!cdata.quiet) 3556d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 3566d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 3576d239dd5SPavan Nikhilesh 3586d239dd5SPavan Nikhilesh return 0; 3596d239dd5SPavan Nikhilesh } 3606d239dd5SPavan Nikhilesh 3616d239dd5SPavan Nikhilesh static int 3626d239dd5SPavan Nikhilesh worker_do_tx_burst_atq(void *arg) 3636d239dd5SPavan Nikhilesh { 3646d239dd5SPavan Nikhilesh struct rte_event ev[BATCH_SIZE]; 3656d239dd5SPavan Nikhilesh 3666d239dd5SPavan Nikhilesh struct worker_data *data = (struct worker_data *)arg; 3676d239dd5SPavan Nikhilesh uint8_t dev = data->dev_id; 3686d239dd5SPavan Nikhilesh uint8_t port = data->port_id; 3696d239dd5SPavan Nikhilesh uint8_t lst_qid = cdata.num_stages - 1; 3706d239dd5SPavan Nikhilesh size_t fwd = 0, received = 0, tx = 0; 3716d239dd5SPavan Nikhilesh 3726d239dd5SPavan Nikhilesh while (!fdata->done) { 3736d239dd5SPavan Nikhilesh uint16_t i; 3746d239dd5SPavan Nikhilesh 3756d239dd5SPavan Nikhilesh const uint16_t nb_rx = rte_event_dequeue_burst(dev, port, 3766d239dd5SPavan Nikhilesh ev, BATCH_SIZE, 0); 3776d239dd5SPavan Nikhilesh 3786d239dd5SPavan Nikhilesh if (nb_rx == 0) { 3796d239dd5SPavan Nikhilesh rte_pause(); 3806d239dd5SPavan Nikhilesh continue; 3816d239dd5SPavan Nikhilesh } 3826d239dd5SPavan Nikhilesh received += nb_rx; 3836d239dd5SPavan Nikhilesh 3846d239dd5SPavan Nikhilesh for (i = 0; i < nb_rx; i++) { 3856d239dd5SPavan Nikhilesh const uint8_t cq_id = ev[i].sub_event_type % 3866d239dd5SPavan Nikhilesh cdata.num_stages; 3876d239dd5SPavan Nikhilesh 3886d239dd5SPavan Nikhilesh if (cq_id == lst_qid) { 3896d239dd5SPavan Nikhilesh if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) { 3906d239dd5SPavan Nikhilesh worker_tx_pkt(ev[i].mbuf); 3916d239dd5SPavan Nikhilesh tx++; 3926d239dd5SPavan Nikhilesh ev[i].op = RTE_EVENT_OP_RELEASE; 3936d239dd5SPavan Nikhilesh continue; 3946d239dd5SPavan Nikhilesh } 3956d239dd5SPavan Nikhilesh 3966d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC); 3976d239dd5SPavan Nikhilesh } else { 3986d239dd5SPavan Nikhilesh ev[i].sub_event_type++; 3996d239dd5SPavan Nikhilesh worker_fwd_event(&ev[i], cdata.queue_type); 4006d239dd5SPavan Nikhilesh } 4016d239dd5SPavan Nikhilesh work(); 4026d239dd5SPavan Nikhilesh } 4036d239dd5SPavan Nikhilesh 4046d239dd5SPavan Nikhilesh worker_event_enqueue_burst(dev, port, ev, nb_rx); 4056d239dd5SPavan Nikhilesh fwd += nb_rx; 4066d239dd5SPavan Nikhilesh } 4076d239dd5SPavan Nikhilesh 4086d239dd5SPavan Nikhilesh if (!cdata.quiet) 4096d239dd5SPavan Nikhilesh printf(" worker %u thread done. RX=%zu FWD=%zu TX=%zu\n", 4106d239dd5SPavan Nikhilesh rte_lcore_id(), received, fwd, tx); 4116d239dd5SPavan Nikhilesh 4126d239dd5SPavan Nikhilesh return 0; 4136d239dd5SPavan Nikhilesh } 4146d239dd5SPavan Nikhilesh 4156d239dd5SPavan Nikhilesh static int 4166d239dd5SPavan Nikhilesh setup_eventdev_worker_tx(struct cons_data *cons_data, 4176d239dd5SPavan Nikhilesh struct worker_data *worker_data) 4186d239dd5SPavan Nikhilesh { 4196d239dd5SPavan Nikhilesh RTE_SET_USED(cons_data); 4206d239dd5SPavan Nikhilesh uint8_t i; 4216d239dd5SPavan Nikhilesh const uint8_t atq = cdata.all_type_queues ? 1 : 0; 4226d239dd5SPavan Nikhilesh const uint8_t dev_id = 0; 4236d239dd5SPavan Nikhilesh const uint8_t nb_ports = cdata.num_workers; 4246d239dd5SPavan Nikhilesh uint8_t nb_slots = 0; 4256d239dd5SPavan Nikhilesh uint8_t nb_queues = rte_eth_dev_count(); 4266d239dd5SPavan Nikhilesh 4276d239dd5SPavan Nikhilesh /* 4286d239dd5SPavan Nikhilesh * In case where all type queues are not enabled, use queues equal to 4296d239dd5SPavan Nikhilesh * number of stages * eth_dev_count and one extra queue per pipeline 4306d239dd5SPavan Nikhilesh * for Tx. 4316d239dd5SPavan Nikhilesh */ 4326d239dd5SPavan Nikhilesh if (!atq) { 4336d239dd5SPavan Nikhilesh nb_queues *= cdata.num_stages; 4346d239dd5SPavan Nikhilesh nb_queues += rte_eth_dev_count(); 4356d239dd5SPavan Nikhilesh } 4366d239dd5SPavan Nikhilesh 4376d239dd5SPavan Nikhilesh struct rte_event_dev_config config = { 4386d239dd5SPavan Nikhilesh .nb_event_queues = nb_queues, 4396d239dd5SPavan Nikhilesh .nb_event_ports = nb_ports, 4406d239dd5SPavan Nikhilesh .nb_events_limit = 4096, 4416d239dd5SPavan Nikhilesh .nb_event_queue_flows = 1024, 4426d239dd5SPavan Nikhilesh .nb_event_port_dequeue_depth = 128, 4436d239dd5SPavan Nikhilesh .nb_event_port_enqueue_depth = 128, 4446d239dd5SPavan Nikhilesh }; 4456d239dd5SPavan Nikhilesh struct rte_event_port_conf wkr_p_conf = { 4466d239dd5SPavan Nikhilesh .dequeue_depth = cdata.worker_cq_depth, 4476d239dd5SPavan Nikhilesh .enqueue_depth = 64, 4486d239dd5SPavan Nikhilesh .new_event_threshold = 4096, 4496d239dd5SPavan Nikhilesh }; 4506d239dd5SPavan Nikhilesh struct rte_event_queue_conf wkr_q_conf = { 4516d239dd5SPavan Nikhilesh .schedule_type = cdata.queue_type, 4526d239dd5SPavan Nikhilesh .priority = RTE_EVENT_DEV_PRIORITY_NORMAL, 4536d239dd5SPavan Nikhilesh .nb_atomic_flows = 1024, 4546d239dd5SPavan Nikhilesh .nb_atomic_order_sequences = 1024, 4556d239dd5SPavan Nikhilesh }; 4566d239dd5SPavan Nikhilesh 4576d239dd5SPavan Nikhilesh int ret, ndev = rte_event_dev_count(); 4586d239dd5SPavan Nikhilesh 4596d239dd5SPavan Nikhilesh if (ndev < 1) { 4606d239dd5SPavan Nikhilesh printf("%d: No Eventdev Devices Found\n", __LINE__); 4616d239dd5SPavan Nikhilesh return -1; 4626d239dd5SPavan Nikhilesh } 4636d239dd5SPavan Nikhilesh 4646d239dd5SPavan Nikhilesh 4656d239dd5SPavan Nikhilesh struct rte_event_dev_info dev_info; 4666d239dd5SPavan Nikhilesh ret = rte_event_dev_info_get(dev_id, &dev_info); 4676d239dd5SPavan Nikhilesh printf("\tEventdev %d: %s\n", dev_id, dev_info.driver_name); 4686d239dd5SPavan Nikhilesh 4696d239dd5SPavan Nikhilesh if (dev_info.max_event_port_dequeue_depth < 4706d239dd5SPavan Nikhilesh config.nb_event_port_dequeue_depth) 4716d239dd5SPavan Nikhilesh config.nb_event_port_dequeue_depth = 4726d239dd5SPavan Nikhilesh dev_info.max_event_port_dequeue_depth; 4736d239dd5SPavan Nikhilesh if (dev_info.max_event_port_enqueue_depth < 4746d239dd5SPavan Nikhilesh config.nb_event_port_enqueue_depth) 4756d239dd5SPavan Nikhilesh config.nb_event_port_enqueue_depth = 4766d239dd5SPavan Nikhilesh dev_info.max_event_port_enqueue_depth; 4776d239dd5SPavan Nikhilesh 4786d239dd5SPavan Nikhilesh ret = rte_event_dev_configure(dev_id, &config); 4796d239dd5SPavan Nikhilesh if (ret < 0) { 4806d239dd5SPavan Nikhilesh printf("%d: Error configuring device\n", __LINE__); 4816d239dd5SPavan Nikhilesh return -1; 4826d239dd5SPavan Nikhilesh } 4836d239dd5SPavan Nikhilesh 4846d239dd5SPavan Nikhilesh printf(" Stages:\n"); 4856d239dd5SPavan Nikhilesh for (i = 0; i < nb_queues; i++) { 4866d239dd5SPavan Nikhilesh 4876d239dd5SPavan Nikhilesh if (atq) { 4886d239dd5SPavan Nikhilesh 4896d239dd5SPavan Nikhilesh nb_slots = cdata.num_stages; 4906d239dd5SPavan Nikhilesh wkr_q_conf.event_queue_cfg = 4916d239dd5SPavan Nikhilesh RTE_EVENT_QUEUE_CFG_ALL_TYPES; 4926d239dd5SPavan Nikhilesh } else { 4936d239dd5SPavan Nikhilesh uint8_t slot; 4946d239dd5SPavan Nikhilesh 4956d239dd5SPavan Nikhilesh nb_slots = cdata.num_stages + 1; 4966d239dd5SPavan Nikhilesh slot = i % nb_slots; 4976d239dd5SPavan Nikhilesh wkr_q_conf.schedule_type = slot == cdata.num_stages ? 4986d239dd5SPavan Nikhilesh RTE_SCHED_TYPE_ATOMIC : cdata.queue_type; 4996d239dd5SPavan Nikhilesh } 5006d239dd5SPavan Nikhilesh 5016d239dd5SPavan Nikhilesh if (rte_event_queue_setup(dev_id, i, &wkr_q_conf) < 0) { 5026d239dd5SPavan Nikhilesh printf("%d: error creating qid %d\n", __LINE__, i); 5036d239dd5SPavan Nikhilesh return -1; 5046d239dd5SPavan Nikhilesh } 5056d239dd5SPavan Nikhilesh cdata.qid[i] = i; 5066d239dd5SPavan Nikhilesh cdata.next_qid[i] = i+1; 5076d239dd5SPavan Nikhilesh if (cdata.enable_queue_priorities) { 5086d239dd5SPavan Nikhilesh const uint32_t prio_delta = 5096d239dd5SPavan Nikhilesh (RTE_EVENT_DEV_PRIORITY_LOWEST) / 5106d239dd5SPavan Nikhilesh nb_slots; 5116d239dd5SPavan Nikhilesh 5126d239dd5SPavan Nikhilesh /* higher priority for queues closer to tx */ 5136d239dd5SPavan Nikhilesh wkr_q_conf.priority = 5146d239dd5SPavan Nikhilesh RTE_EVENT_DEV_PRIORITY_LOWEST - prio_delta * 5156d239dd5SPavan Nikhilesh (i % nb_slots); 5166d239dd5SPavan Nikhilesh } 5176d239dd5SPavan Nikhilesh 5186d239dd5SPavan Nikhilesh const char *type_str = "Atomic"; 5196d239dd5SPavan Nikhilesh switch (wkr_q_conf.schedule_type) { 5206d239dd5SPavan Nikhilesh case RTE_SCHED_TYPE_ORDERED: 5216d239dd5SPavan Nikhilesh type_str = "Ordered"; 5226d239dd5SPavan Nikhilesh break; 5236d239dd5SPavan Nikhilesh case RTE_SCHED_TYPE_PARALLEL: 5246d239dd5SPavan Nikhilesh type_str = "Parallel"; 5256d239dd5SPavan Nikhilesh break; 5266d239dd5SPavan Nikhilesh } 5276d239dd5SPavan Nikhilesh printf("\tStage %d, Type %s\tPriority = %d\n", i, type_str, 5286d239dd5SPavan Nikhilesh wkr_q_conf.priority); 5296d239dd5SPavan Nikhilesh } 5306d239dd5SPavan Nikhilesh 5316d239dd5SPavan Nikhilesh printf("\n"); 5326d239dd5SPavan Nikhilesh if (wkr_p_conf.dequeue_depth > config.nb_event_port_dequeue_depth) 5336d239dd5SPavan Nikhilesh wkr_p_conf.dequeue_depth = config.nb_event_port_dequeue_depth; 5346d239dd5SPavan Nikhilesh if (wkr_p_conf.enqueue_depth > config.nb_event_port_enqueue_depth) 5356d239dd5SPavan Nikhilesh wkr_p_conf.enqueue_depth = config.nb_event_port_enqueue_depth; 5366d239dd5SPavan Nikhilesh 5376d239dd5SPavan Nikhilesh /* set up one port per worker, linking to all stage queues */ 5386d239dd5SPavan Nikhilesh for (i = 0; i < cdata.num_workers; i++) { 5396d239dd5SPavan Nikhilesh struct worker_data *w = &worker_data[i]; 5406d239dd5SPavan Nikhilesh w->dev_id = dev_id; 5416d239dd5SPavan Nikhilesh if (rte_event_port_setup(dev_id, i, &wkr_p_conf) < 0) { 5426d239dd5SPavan Nikhilesh printf("Error setting up port %d\n", i); 5436d239dd5SPavan Nikhilesh return -1; 5446d239dd5SPavan Nikhilesh } 5456d239dd5SPavan Nikhilesh 5466d239dd5SPavan Nikhilesh if (rte_event_port_link(dev_id, i, NULL, NULL, 0) 5476d239dd5SPavan Nikhilesh != nb_queues) { 5486d239dd5SPavan Nikhilesh printf("%d: error creating link for port %d\n", 5496d239dd5SPavan Nikhilesh __LINE__, i); 5506d239dd5SPavan Nikhilesh return -1; 5516d239dd5SPavan Nikhilesh } 5526d239dd5SPavan Nikhilesh w->port_id = i; 5536d239dd5SPavan Nikhilesh } 5546d239dd5SPavan Nikhilesh /* 5556d239dd5SPavan Nikhilesh * Reduce the load on ingress event queue by splitting the traffic 5566d239dd5SPavan Nikhilesh * across multiple event queues. 5576d239dd5SPavan Nikhilesh * for example, nb_stages = 2 and nb_ethdev = 2 then 5586d239dd5SPavan Nikhilesh * 5596d239dd5SPavan Nikhilesh * nb_queues = (2 * 2) + 2 = 6 (non atq) 5606d239dd5SPavan Nikhilesh * rx_stride = 3 5616d239dd5SPavan Nikhilesh * 5626d239dd5SPavan Nikhilesh * So, traffic is split across queue 0 and queue 3 since queue id for 5636d239dd5SPavan Nikhilesh * rx adapter is chosen <ethport_id> * <rx_stride> i.e in the above 5646d239dd5SPavan Nikhilesh * case eth port 0, 1 will inject packets into event queue 0, 3 5656d239dd5SPavan Nikhilesh * respectively. 5666d239dd5SPavan Nikhilesh * 5676d239dd5SPavan Nikhilesh * This forms two set of queue pipelines 0->1->2->tx and 3->4->5->tx. 5686d239dd5SPavan Nikhilesh */ 5696d239dd5SPavan Nikhilesh cdata.rx_stride = atq ? 1 : nb_slots; 5706d239dd5SPavan Nikhilesh ret = rte_event_dev_service_id_get(dev_id, 5716d239dd5SPavan Nikhilesh &fdata->evdev_service_id); 5726d239dd5SPavan Nikhilesh if (ret != -ESRCH && ret != 0) { 5736d239dd5SPavan Nikhilesh printf("Error getting the service ID\n"); 5746d239dd5SPavan Nikhilesh return -1; 5756d239dd5SPavan Nikhilesh } 5766d239dd5SPavan Nikhilesh rte_service_runstate_set(fdata->evdev_service_id, 1); 5776d239dd5SPavan Nikhilesh rte_service_set_runstate_mapped_check(fdata->evdev_service_id, 0); 5786d239dd5SPavan Nikhilesh if (rte_event_dev_start(dev_id) < 0) { 5796d239dd5SPavan Nikhilesh printf("Error starting eventdev\n"); 5806d239dd5SPavan Nikhilesh return -1; 5816d239dd5SPavan Nikhilesh } 5826d239dd5SPavan Nikhilesh 5836d239dd5SPavan Nikhilesh return dev_id; 5846d239dd5SPavan Nikhilesh } 5856d239dd5SPavan Nikhilesh 5866d239dd5SPavan Nikhilesh 5876d239dd5SPavan Nikhilesh struct rx_adptr_services { 5886d239dd5SPavan Nikhilesh uint16_t nb_rx_adptrs; 5896d239dd5SPavan Nikhilesh uint32_t *rx_adpt_arr; 5906d239dd5SPavan Nikhilesh }; 5916d239dd5SPavan Nikhilesh 5926d239dd5SPavan Nikhilesh static int32_t 5936d239dd5SPavan Nikhilesh service_rx_adapter(void *arg) 5946d239dd5SPavan Nikhilesh { 5956d239dd5SPavan Nikhilesh int i; 5966d239dd5SPavan Nikhilesh struct rx_adptr_services *adptr_services = arg; 5976d239dd5SPavan Nikhilesh 5986d239dd5SPavan Nikhilesh for (i = 0; i < adptr_services->nb_rx_adptrs; i++) 5996d239dd5SPavan Nikhilesh rte_service_run_iter_on_app_lcore( 6006d239dd5SPavan Nikhilesh adptr_services->rx_adpt_arr[i], 1); 6016d239dd5SPavan Nikhilesh return 0; 6026d239dd5SPavan Nikhilesh } 6036d239dd5SPavan Nikhilesh 6046d239dd5SPavan Nikhilesh static void 6056d239dd5SPavan Nikhilesh init_rx_adapter(uint16_t nb_ports) 6066d239dd5SPavan Nikhilesh { 6076d239dd5SPavan Nikhilesh int i; 6086d239dd5SPavan Nikhilesh int ret; 6096d239dd5SPavan Nikhilesh uint8_t evdev_id = 0; 6106d239dd5SPavan Nikhilesh struct rx_adptr_services *adptr_services = NULL; 6116d239dd5SPavan Nikhilesh struct rte_event_dev_info dev_info; 6126d239dd5SPavan Nikhilesh 6136d239dd5SPavan Nikhilesh ret = rte_event_dev_info_get(evdev_id, &dev_info); 6146d239dd5SPavan Nikhilesh adptr_services = rte_zmalloc(NULL, sizeof(struct rx_adptr_services), 0); 6156d239dd5SPavan Nikhilesh 6166d239dd5SPavan Nikhilesh struct rte_event_port_conf rx_p_conf = { 6176d239dd5SPavan Nikhilesh .dequeue_depth = 8, 6186d239dd5SPavan Nikhilesh .enqueue_depth = 8, 6196d239dd5SPavan Nikhilesh .new_event_threshold = 1200, 6206d239dd5SPavan Nikhilesh }; 6216d239dd5SPavan Nikhilesh 6226d239dd5SPavan Nikhilesh if (rx_p_conf.dequeue_depth > dev_info.max_event_port_dequeue_depth) 6236d239dd5SPavan Nikhilesh rx_p_conf.dequeue_depth = dev_info.max_event_port_dequeue_depth; 6246d239dd5SPavan Nikhilesh if (rx_p_conf.enqueue_depth > dev_info.max_event_port_enqueue_depth) 6256d239dd5SPavan Nikhilesh rx_p_conf.enqueue_depth = dev_info.max_event_port_enqueue_depth; 6266d239dd5SPavan Nikhilesh 6276d239dd5SPavan Nikhilesh 628*78548220SThomas Monjalon struct rte_event_eth_rx_adapter_queue_conf queue_conf; 629*78548220SThomas Monjalon memset(&queue_conf, 0, sizeof(queue_conf)); 630*78548220SThomas Monjalon queue_conf.ev.sched_type = cdata.queue_type; 6316d239dd5SPavan Nikhilesh 6326d239dd5SPavan Nikhilesh for (i = 0; i < nb_ports; i++) { 6336d239dd5SPavan Nikhilesh uint32_t cap; 6346d239dd5SPavan Nikhilesh uint32_t service_id; 6356d239dd5SPavan Nikhilesh 6366d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_create(i, evdev_id, &rx_p_conf); 6376d239dd5SPavan Nikhilesh if (ret) 6386d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 6396d239dd5SPavan Nikhilesh "failed to create rx adapter[%d]", 6406d239dd5SPavan Nikhilesh cdata.rx_adapter_id); 6416d239dd5SPavan Nikhilesh 6426d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_caps_get(evdev_id, i, &cap); 6436d239dd5SPavan Nikhilesh if (ret) 6446d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 6456d239dd5SPavan Nikhilesh "failed to get event rx adapter " 6466d239dd5SPavan Nikhilesh "capabilities"); 6476d239dd5SPavan Nikhilesh 6486d239dd5SPavan Nikhilesh queue_conf.ev.queue_id = cdata.rx_stride ? 6496d239dd5SPavan Nikhilesh (i * cdata.rx_stride) 6506d239dd5SPavan Nikhilesh : (uint8_t)cdata.qid[0]; 6516d239dd5SPavan Nikhilesh 6526d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_queue_add(i, i, -1, &queue_conf); 6536d239dd5SPavan Nikhilesh if (ret) 6546d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 6556d239dd5SPavan Nikhilesh "Failed to add queues to Rx adapter"); 6566d239dd5SPavan Nikhilesh 6576d239dd5SPavan Nikhilesh 6586d239dd5SPavan Nikhilesh /* Producer needs to be scheduled. */ 6596d239dd5SPavan Nikhilesh if (!(cap & RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT)) { 6606d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_service_id_get(i, 6616d239dd5SPavan Nikhilesh &service_id); 6626d239dd5SPavan Nikhilesh if (ret != -ESRCH && ret != 0) { 6636d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 6646d239dd5SPavan Nikhilesh "Error getting the service ID for rx adptr\n"); 6656d239dd5SPavan Nikhilesh } 6666d239dd5SPavan Nikhilesh 6676d239dd5SPavan Nikhilesh rte_service_runstate_set(service_id, 1); 6686d239dd5SPavan Nikhilesh rte_service_set_runstate_mapped_check(service_id, 0); 6696d239dd5SPavan Nikhilesh 6706d239dd5SPavan Nikhilesh adptr_services->nb_rx_adptrs++; 6716d239dd5SPavan Nikhilesh adptr_services->rx_adpt_arr = rte_realloc( 6726d239dd5SPavan Nikhilesh adptr_services->rx_adpt_arr, 6736d239dd5SPavan Nikhilesh adptr_services->nb_rx_adptrs * 6746d239dd5SPavan Nikhilesh sizeof(uint32_t), 0); 6756d239dd5SPavan Nikhilesh adptr_services->rx_adpt_arr[ 6766d239dd5SPavan Nikhilesh adptr_services->nb_rx_adptrs - 1] = 6776d239dd5SPavan Nikhilesh service_id; 6786d239dd5SPavan Nikhilesh } 6796d239dd5SPavan Nikhilesh 6806d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_start(i); 6816d239dd5SPavan Nikhilesh if (ret) 6826d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, "Rx adapter[%d] start failed", 6836d239dd5SPavan Nikhilesh cdata.rx_adapter_id); 6846d239dd5SPavan Nikhilesh } 6856d239dd5SPavan Nikhilesh 6866d239dd5SPavan Nikhilesh if (adptr_services->nb_rx_adptrs) { 6876d239dd5SPavan Nikhilesh struct rte_service_spec service; 6886d239dd5SPavan Nikhilesh 6896d239dd5SPavan Nikhilesh memset(&service, 0, sizeof(struct rte_service_spec)); 6906d239dd5SPavan Nikhilesh snprintf(service.name, sizeof(service.name), "rx_service"); 6916d239dd5SPavan Nikhilesh service.callback = service_rx_adapter; 6926d239dd5SPavan Nikhilesh service.callback_userdata = (void *)adptr_services; 6936d239dd5SPavan Nikhilesh 6946d239dd5SPavan Nikhilesh int32_t ret = rte_service_component_register(&service, 6956d239dd5SPavan Nikhilesh &fdata->rxadptr_service_id); 6966d239dd5SPavan Nikhilesh if (ret) 6976d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 6986d239dd5SPavan Nikhilesh "Rx adapter[%d] service register failed", 6996d239dd5SPavan Nikhilesh cdata.rx_adapter_id); 7006d239dd5SPavan Nikhilesh 7016d239dd5SPavan Nikhilesh rte_service_runstate_set(fdata->rxadptr_service_id, 1); 7026d239dd5SPavan Nikhilesh rte_service_component_runstate_set(fdata->rxadptr_service_id, 7036d239dd5SPavan Nikhilesh 1); 7046d239dd5SPavan Nikhilesh rte_service_set_runstate_mapped_check(fdata->rxadptr_service_id, 7056d239dd5SPavan Nikhilesh 0); 7066d239dd5SPavan Nikhilesh } else { 7076d239dd5SPavan Nikhilesh memset(fdata->rx_core, 0, sizeof(unsigned int) * MAX_NUM_CORE); 7086d239dd5SPavan Nikhilesh rte_free(adptr_services); 7096d239dd5SPavan Nikhilesh } 7106d239dd5SPavan Nikhilesh 7116d239dd5SPavan Nikhilesh if (!adptr_services->nb_rx_adptrs && fdata->cap.consumer == NULL && 7126d239dd5SPavan Nikhilesh (dev_info.event_dev_cap & 7136d239dd5SPavan Nikhilesh RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED)) 7146d239dd5SPavan Nikhilesh fdata->cap.scheduler = NULL; 7156d239dd5SPavan Nikhilesh 7166d239dd5SPavan Nikhilesh if (dev_info.event_dev_cap & RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED) 7176d239dd5SPavan Nikhilesh memset(fdata->sched_core, 0, 7186d239dd5SPavan Nikhilesh sizeof(unsigned int) * MAX_NUM_CORE); 7196d239dd5SPavan Nikhilesh } 7206d239dd5SPavan Nikhilesh 7216d239dd5SPavan Nikhilesh static void 7226d239dd5SPavan Nikhilesh worker_tx_opt_check(void) 7236d239dd5SPavan Nikhilesh { 7246d239dd5SPavan Nikhilesh int i; 7256d239dd5SPavan Nikhilesh int ret; 7266d239dd5SPavan Nikhilesh uint32_t cap = 0; 7276d239dd5SPavan Nikhilesh uint8_t rx_needed = 0; 7286d239dd5SPavan Nikhilesh struct rte_event_dev_info eventdev_info; 7296d239dd5SPavan Nikhilesh 7306d239dd5SPavan Nikhilesh memset(&eventdev_info, 0, sizeof(struct rte_event_dev_info)); 7316d239dd5SPavan Nikhilesh rte_event_dev_info_get(0, &eventdev_info); 7326d239dd5SPavan Nikhilesh 7336d239dd5SPavan Nikhilesh if (cdata.all_type_queues && !(eventdev_info.event_dev_cap & 7346d239dd5SPavan Nikhilesh RTE_EVENT_DEV_CAP_QUEUE_ALL_TYPES)) 7356d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 7366d239dd5SPavan Nikhilesh "Event dev doesn't support all type queues\n"); 7376d239dd5SPavan Nikhilesh 7386d239dd5SPavan Nikhilesh for (i = 0; i < rte_eth_dev_count(); i++) { 7396d239dd5SPavan Nikhilesh ret = rte_event_eth_rx_adapter_caps_get(0, i, &cap); 7406d239dd5SPavan Nikhilesh if (ret) 7416d239dd5SPavan Nikhilesh rte_exit(EXIT_FAILURE, 7426d239dd5SPavan Nikhilesh "failed to get event rx adapter " 7436d239dd5SPavan Nikhilesh "capabilities"); 7446d239dd5SPavan Nikhilesh rx_needed |= 7456d239dd5SPavan Nikhilesh !(cap & RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT); 7466d239dd5SPavan Nikhilesh } 7476d239dd5SPavan Nikhilesh 7486d239dd5SPavan Nikhilesh if (cdata.worker_lcore_mask == 0 || 7496d239dd5SPavan Nikhilesh (rx_needed && cdata.rx_lcore_mask == 0) || 7506d239dd5SPavan Nikhilesh (cdata.sched_lcore_mask == 0 && 7516d239dd5SPavan Nikhilesh !(eventdev_info.event_dev_cap & 7526d239dd5SPavan Nikhilesh RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED))) { 7536d239dd5SPavan Nikhilesh printf("Core part of pipeline was not assigned any cores. " 7546d239dd5SPavan Nikhilesh "This will stall the pipeline, please check core masks " 7556d239dd5SPavan Nikhilesh "(use -h for details on setting core masks):\n" 7566d239dd5SPavan Nikhilesh "\trx: %"PRIu64"\n\ttx: %"PRIu64"\n\tsched: %"PRIu64 7576d239dd5SPavan Nikhilesh "\n\tworkers: %"PRIu64"\n", 7586d239dd5SPavan Nikhilesh cdata.rx_lcore_mask, cdata.tx_lcore_mask, 7596d239dd5SPavan Nikhilesh cdata.sched_lcore_mask, 7606d239dd5SPavan Nikhilesh cdata.worker_lcore_mask); 7616d239dd5SPavan Nikhilesh rte_exit(-1, "Fix core masks\n"); 7626d239dd5SPavan Nikhilesh } 7636d239dd5SPavan Nikhilesh } 7646d239dd5SPavan Nikhilesh 7656d239dd5SPavan Nikhilesh static worker_loop 7666d239dd5SPavan Nikhilesh get_worker_loop_single_burst(uint8_t atq) 7676d239dd5SPavan Nikhilesh { 7686d239dd5SPavan Nikhilesh if (atq) 7696d239dd5SPavan Nikhilesh return worker_do_tx_single_burst_atq; 7706d239dd5SPavan Nikhilesh 7716d239dd5SPavan Nikhilesh return worker_do_tx_single_burst; 7726d239dd5SPavan Nikhilesh } 7736d239dd5SPavan Nikhilesh 7746d239dd5SPavan Nikhilesh static worker_loop 7756d239dd5SPavan Nikhilesh get_worker_loop_single_non_burst(uint8_t atq) 7766d239dd5SPavan Nikhilesh { 7776d239dd5SPavan Nikhilesh if (atq) 7786d239dd5SPavan Nikhilesh return worker_do_tx_single_atq; 7796d239dd5SPavan Nikhilesh 7806d239dd5SPavan Nikhilesh return worker_do_tx_single; 7816d239dd5SPavan Nikhilesh } 7826d239dd5SPavan Nikhilesh 7836d239dd5SPavan Nikhilesh static worker_loop 7846d239dd5SPavan Nikhilesh get_worker_loop_burst(uint8_t atq) 7856d239dd5SPavan Nikhilesh { 7866d239dd5SPavan Nikhilesh if (atq) 7876d239dd5SPavan Nikhilesh return worker_do_tx_burst_atq; 7886d239dd5SPavan Nikhilesh 7896d239dd5SPavan Nikhilesh return worker_do_tx_burst; 7906d239dd5SPavan Nikhilesh } 7916d239dd5SPavan Nikhilesh 7926d239dd5SPavan Nikhilesh static worker_loop 7936d239dd5SPavan Nikhilesh get_worker_loop_non_burst(uint8_t atq) 7946d239dd5SPavan Nikhilesh { 7956d239dd5SPavan Nikhilesh if (atq) 7966d239dd5SPavan Nikhilesh return worker_do_tx_atq; 7976d239dd5SPavan Nikhilesh 7986d239dd5SPavan Nikhilesh return worker_do_tx; 7996d239dd5SPavan Nikhilesh } 8006d239dd5SPavan Nikhilesh 8016d239dd5SPavan Nikhilesh static worker_loop 8026d239dd5SPavan Nikhilesh get_worker_single_stage(bool burst) 8036d239dd5SPavan Nikhilesh { 8046d239dd5SPavan Nikhilesh uint8_t atq = cdata.all_type_queues ? 1 : 0; 8056d239dd5SPavan Nikhilesh 8066d239dd5SPavan Nikhilesh if (burst) 8076d239dd5SPavan Nikhilesh return get_worker_loop_single_burst(atq); 8086d239dd5SPavan Nikhilesh 8096d239dd5SPavan Nikhilesh return get_worker_loop_single_non_burst(atq); 8106d239dd5SPavan Nikhilesh } 8116d239dd5SPavan Nikhilesh 8126d239dd5SPavan Nikhilesh static worker_loop 8136d239dd5SPavan Nikhilesh get_worker_multi_stage(bool burst) 8146d239dd5SPavan Nikhilesh { 8156d239dd5SPavan Nikhilesh uint8_t atq = cdata.all_type_queues ? 1 : 0; 8166d239dd5SPavan Nikhilesh 8176d239dd5SPavan Nikhilesh if (burst) 8186d239dd5SPavan Nikhilesh return get_worker_loop_burst(atq); 8196d239dd5SPavan Nikhilesh 8206d239dd5SPavan Nikhilesh return get_worker_loop_non_burst(atq); 8216d239dd5SPavan Nikhilesh } 8226d239dd5SPavan Nikhilesh 8236d239dd5SPavan Nikhilesh void 8246d239dd5SPavan Nikhilesh set_worker_tx_setup_data(struct setup_data *caps, bool burst) 8256d239dd5SPavan Nikhilesh { 8266d239dd5SPavan Nikhilesh if (cdata.num_stages == 1) 8276d239dd5SPavan Nikhilesh caps->worker = get_worker_single_stage(burst); 8286d239dd5SPavan Nikhilesh else 8296d239dd5SPavan Nikhilesh caps->worker = get_worker_multi_stage(burst); 8306d239dd5SPavan Nikhilesh 8316d239dd5SPavan Nikhilesh memset(fdata->tx_core, 0, sizeof(unsigned int) * MAX_NUM_CORE); 8326d239dd5SPavan Nikhilesh 8336d239dd5SPavan Nikhilesh caps->check_opt = worker_tx_opt_check; 8346d239dd5SPavan Nikhilesh caps->consumer = NULL; 8356d239dd5SPavan Nikhilesh caps->scheduler = schedule_devices; 8366d239dd5SPavan Nikhilesh caps->evdev_setup = setup_eventdev_worker_tx; 8376d239dd5SPavan Nikhilesh caps->adptr_setup = init_rx_adapter; 8386d239dd5SPavan Nikhilesh } 839