xref: /dpdk/examples/eventdev_pipeline/pipeline_worker_tx.c (revision 085edac2ca38105b629fed34fb82ad280eea129b)
16d239dd5SPavan Nikhilesh /*
26d239dd5SPavan Nikhilesh  * SPDX-License-Identifier: BSD-3-Clause
36d239dd5SPavan Nikhilesh  * Copyright(c) 2010-2014 Intel Corporation
46d239dd5SPavan Nikhilesh  * Copyright 2017 Cavium, Inc.
56d239dd5SPavan Nikhilesh  */
66d239dd5SPavan Nikhilesh 
76d239dd5SPavan Nikhilesh #include "pipeline_common.h"
86d239dd5SPavan Nikhilesh 
96d239dd5SPavan Nikhilesh static __rte_always_inline void
106d239dd5SPavan Nikhilesh worker_fwd_event(struct rte_event *ev, uint8_t sched)
116d239dd5SPavan Nikhilesh {
126d239dd5SPavan Nikhilesh 	ev->event_type = RTE_EVENT_TYPE_CPU;
136d239dd5SPavan Nikhilesh 	ev->op = RTE_EVENT_OP_FORWARD;
146d239dd5SPavan Nikhilesh 	ev->sched_type = sched;
156d239dd5SPavan Nikhilesh }
166d239dd5SPavan Nikhilesh 
176d239dd5SPavan Nikhilesh static __rte_always_inline void
186d239dd5SPavan Nikhilesh worker_event_enqueue(const uint8_t dev, const uint8_t port,
196d239dd5SPavan Nikhilesh 		struct rte_event *ev)
206d239dd5SPavan Nikhilesh {
216d239dd5SPavan Nikhilesh 	while (rte_event_enqueue_burst(dev, port, ev, 1) != 1)
226d239dd5SPavan Nikhilesh 		rte_pause();
236d239dd5SPavan Nikhilesh }
246d239dd5SPavan Nikhilesh 
256d239dd5SPavan Nikhilesh static __rte_always_inline void
266d239dd5SPavan Nikhilesh worker_event_enqueue_burst(const uint8_t dev, const uint8_t port,
276d239dd5SPavan Nikhilesh 		struct rte_event *ev, const uint16_t nb_rx)
286d239dd5SPavan Nikhilesh {
296d239dd5SPavan Nikhilesh 	uint16_t enq;
306d239dd5SPavan Nikhilesh 
316d239dd5SPavan Nikhilesh 	enq = rte_event_enqueue_burst(dev, port, ev, nb_rx);
326d239dd5SPavan Nikhilesh 	while (enq < nb_rx) {
336d239dd5SPavan Nikhilesh 		enq += rte_event_enqueue_burst(dev, port,
346d239dd5SPavan Nikhilesh 						ev + enq, nb_rx - enq);
356d239dd5SPavan Nikhilesh 	}
366d239dd5SPavan Nikhilesh }
376d239dd5SPavan Nikhilesh 
386d239dd5SPavan Nikhilesh static __rte_always_inline void
39*085edac2SPavan Nikhilesh worker_tx_pkt(const uint8_t dev, const uint8_t port, struct rte_event *ev)
406d239dd5SPavan Nikhilesh {
41*085edac2SPavan Nikhilesh 	exchange_mac(ev->mbuf);
42*085edac2SPavan Nikhilesh 	rte_event_eth_tx_adapter_txq_set(ev->mbuf, 0);
43*085edac2SPavan Nikhilesh 	while (!rte_event_eth_tx_adapter_enqueue(dev, port, ev, 1))
446d239dd5SPavan Nikhilesh 		rte_pause();
456d239dd5SPavan Nikhilesh }
466d239dd5SPavan Nikhilesh 
476d239dd5SPavan Nikhilesh /* Single stage pipeline workers */
486d239dd5SPavan Nikhilesh 
496d239dd5SPavan Nikhilesh static int
506d239dd5SPavan Nikhilesh worker_do_tx_single(void *arg)
516d239dd5SPavan Nikhilesh {
526d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
536d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
546d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
556d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
566d239dd5SPavan Nikhilesh 	struct rte_event ev;
576d239dd5SPavan Nikhilesh 
586d239dd5SPavan Nikhilesh 	while (!fdata->done) {
596d239dd5SPavan Nikhilesh 
606d239dd5SPavan Nikhilesh 		if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) {
616d239dd5SPavan Nikhilesh 			rte_pause();
626d239dd5SPavan Nikhilesh 			continue;
636d239dd5SPavan Nikhilesh 		}
646d239dd5SPavan Nikhilesh 
656d239dd5SPavan Nikhilesh 		received++;
666d239dd5SPavan Nikhilesh 
676d239dd5SPavan Nikhilesh 		if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
68*085edac2SPavan Nikhilesh 			worker_tx_pkt(dev, port, &ev);
696d239dd5SPavan Nikhilesh 			tx++;
70*085edac2SPavan Nikhilesh 		} else {
716d239dd5SPavan Nikhilesh 			work();
726d239dd5SPavan Nikhilesh 			ev.queue_id++;
736d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
746d239dd5SPavan Nikhilesh 			worker_event_enqueue(dev, port, &ev);
756d239dd5SPavan Nikhilesh 			fwd++;
766d239dd5SPavan Nikhilesh 		}
77*085edac2SPavan Nikhilesh 	}
786d239dd5SPavan Nikhilesh 
796d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
806d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
816d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
826d239dd5SPavan Nikhilesh 	return 0;
836d239dd5SPavan Nikhilesh }
846d239dd5SPavan Nikhilesh 
856d239dd5SPavan Nikhilesh static int
866d239dd5SPavan Nikhilesh worker_do_tx_single_atq(void *arg)
876d239dd5SPavan Nikhilesh {
886d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
896d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
906d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
916d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
926d239dd5SPavan Nikhilesh 	struct rte_event ev;
936d239dd5SPavan Nikhilesh 
946d239dd5SPavan Nikhilesh 	while (!fdata->done) {
956d239dd5SPavan Nikhilesh 
966d239dd5SPavan Nikhilesh 		if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) {
976d239dd5SPavan Nikhilesh 			rte_pause();
986d239dd5SPavan Nikhilesh 			continue;
996d239dd5SPavan Nikhilesh 		}
1006d239dd5SPavan Nikhilesh 
1016d239dd5SPavan Nikhilesh 		received++;
1026d239dd5SPavan Nikhilesh 
1036d239dd5SPavan Nikhilesh 		if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
104*085edac2SPavan Nikhilesh 			worker_tx_pkt(dev, port, &ev);
1056d239dd5SPavan Nikhilesh 			tx++;
106*085edac2SPavan Nikhilesh 		} else {
1076d239dd5SPavan Nikhilesh 			work();
1086d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
1096d239dd5SPavan Nikhilesh 			worker_event_enqueue(dev, port, &ev);
1106d239dd5SPavan Nikhilesh 			fwd++;
1116d239dd5SPavan Nikhilesh 		}
112*085edac2SPavan Nikhilesh 	}
1136d239dd5SPavan Nikhilesh 
1146d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
1156d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
1166d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
1176d239dd5SPavan Nikhilesh 	return 0;
1186d239dd5SPavan Nikhilesh }
1196d239dd5SPavan Nikhilesh 
1206d239dd5SPavan Nikhilesh static int
1216d239dd5SPavan Nikhilesh worker_do_tx_single_burst(void *arg)
1226d239dd5SPavan Nikhilesh {
1236d239dd5SPavan Nikhilesh 	struct rte_event ev[BATCH_SIZE + 1];
1246d239dd5SPavan Nikhilesh 
1256d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
1266d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
1276d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
1286d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
1296d239dd5SPavan Nikhilesh 
1306d239dd5SPavan Nikhilesh 	while (!fdata->done) {
1316d239dd5SPavan Nikhilesh 		uint16_t i;
1326d239dd5SPavan Nikhilesh 		uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
1336d239dd5SPavan Nikhilesh 				BATCH_SIZE, 0);
1346d239dd5SPavan Nikhilesh 
1356d239dd5SPavan Nikhilesh 		if (!nb_rx) {
1366d239dd5SPavan Nikhilesh 			rte_pause();
1376d239dd5SPavan Nikhilesh 			continue;
1386d239dd5SPavan Nikhilesh 		}
1396d239dd5SPavan Nikhilesh 		received += nb_rx;
1406d239dd5SPavan Nikhilesh 
1416d239dd5SPavan Nikhilesh 		for (i = 0; i < nb_rx; i++) {
1426d239dd5SPavan Nikhilesh 			rte_prefetch0(ev[i + 1].mbuf);
1436d239dd5SPavan Nikhilesh 			if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) {
1446d239dd5SPavan Nikhilesh 
145*085edac2SPavan Nikhilesh 				worker_tx_pkt(dev, port, &ev[i]);
1466d239dd5SPavan Nikhilesh 				ev[i].op = RTE_EVENT_OP_RELEASE;
1476d239dd5SPavan Nikhilesh 				tx++;
1486d239dd5SPavan Nikhilesh 
1496d239dd5SPavan Nikhilesh 			} else {
1506d239dd5SPavan Nikhilesh 				ev[i].queue_id++;
1516d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC);
1526d239dd5SPavan Nikhilesh 			}
1536d239dd5SPavan Nikhilesh 			work();
1546d239dd5SPavan Nikhilesh 		}
1556d239dd5SPavan Nikhilesh 
1566d239dd5SPavan Nikhilesh 		worker_event_enqueue_burst(dev, port, ev, nb_rx);
1576d239dd5SPavan Nikhilesh 		fwd += nb_rx;
1586d239dd5SPavan Nikhilesh 	}
1596d239dd5SPavan Nikhilesh 
1606d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
1616d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
1626d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
1636d239dd5SPavan Nikhilesh 	return 0;
1646d239dd5SPavan Nikhilesh }
1656d239dd5SPavan Nikhilesh 
1666d239dd5SPavan Nikhilesh static int
1676d239dd5SPavan Nikhilesh worker_do_tx_single_burst_atq(void *arg)
1686d239dd5SPavan Nikhilesh {
1696d239dd5SPavan Nikhilesh 	struct rte_event ev[BATCH_SIZE + 1];
1706d239dd5SPavan Nikhilesh 
1716d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
1726d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
1736d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
1746d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
1756d239dd5SPavan Nikhilesh 
1766d239dd5SPavan Nikhilesh 	while (!fdata->done) {
1776d239dd5SPavan Nikhilesh 		uint16_t i;
1786d239dd5SPavan Nikhilesh 		uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
1796d239dd5SPavan Nikhilesh 				BATCH_SIZE, 0);
1806d239dd5SPavan Nikhilesh 
1816d239dd5SPavan Nikhilesh 		if (!nb_rx) {
1826d239dd5SPavan Nikhilesh 			rte_pause();
1836d239dd5SPavan Nikhilesh 			continue;
1846d239dd5SPavan Nikhilesh 		}
1856d239dd5SPavan Nikhilesh 
1866d239dd5SPavan Nikhilesh 		received += nb_rx;
1876d239dd5SPavan Nikhilesh 
1886d239dd5SPavan Nikhilesh 		for (i = 0; i < nb_rx; i++) {
1896d239dd5SPavan Nikhilesh 			rte_prefetch0(ev[i + 1].mbuf);
1906d239dd5SPavan Nikhilesh 			if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) {
1916d239dd5SPavan Nikhilesh 
192*085edac2SPavan Nikhilesh 				worker_tx_pkt(dev, port, &ev[i]);
1936d239dd5SPavan Nikhilesh 				ev[i].op = RTE_EVENT_OP_RELEASE;
1946d239dd5SPavan Nikhilesh 				tx++;
1956d239dd5SPavan Nikhilesh 			} else
1966d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC);
1976d239dd5SPavan Nikhilesh 			work();
1986d239dd5SPavan Nikhilesh 		}
1996d239dd5SPavan Nikhilesh 
2006d239dd5SPavan Nikhilesh 		worker_event_enqueue_burst(dev, port, ev, nb_rx);
2016d239dd5SPavan Nikhilesh 		fwd += nb_rx;
2026d239dd5SPavan Nikhilesh 	}
2036d239dd5SPavan Nikhilesh 
2046d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
2056d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
2066d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
2076d239dd5SPavan Nikhilesh 	return 0;
2086d239dd5SPavan Nikhilesh }
2096d239dd5SPavan Nikhilesh 
2106d239dd5SPavan Nikhilesh /* Multi stage Pipeline Workers */
2116d239dd5SPavan Nikhilesh 
2126d239dd5SPavan Nikhilesh static int
2136d239dd5SPavan Nikhilesh worker_do_tx(void *arg)
2146d239dd5SPavan Nikhilesh {
2156d239dd5SPavan Nikhilesh 	struct rte_event ev;
2166d239dd5SPavan Nikhilesh 
2176d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
2186d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
2196d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
2206d239dd5SPavan Nikhilesh 	const uint8_t lst_qid = cdata.num_stages - 1;
2216d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
2226d239dd5SPavan Nikhilesh 
2236d239dd5SPavan Nikhilesh 
2246d239dd5SPavan Nikhilesh 	while (!fdata->done) {
2256d239dd5SPavan Nikhilesh 
2266d239dd5SPavan Nikhilesh 		if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) {
2276d239dd5SPavan Nikhilesh 			rte_pause();
2286d239dd5SPavan Nikhilesh 			continue;
2296d239dd5SPavan Nikhilesh 		}
2306d239dd5SPavan Nikhilesh 
2316d239dd5SPavan Nikhilesh 		received++;
2326d239dd5SPavan Nikhilesh 		const uint8_t cq_id = ev.queue_id % cdata.num_stages;
2336d239dd5SPavan Nikhilesh 
2346d239dd5SPavan Nikhilesh 		if (cq_id >= lst_qid) {
2356d239dd5SPavan Nikhilesh 			if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
236*085edac2SPavan Nikhilesh 				worker_tx_pkt(dev, port, &ev);
2376d239dd5SPavan Nikhilesh 				tx++;
2386d239dd5SPavan Nikhilesh 				continue;
2396d239dd5SPavan Nikhilesh 			}
2406d239dd5SPavan Nikhilesh 
2416d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
2426d239dd5SPavan Nikhilesh 			ev.queue_id = (cq_id == lst_qid) ?
2436d239dd5SPavan Nikhilesh 				cdata.next_qid[ev.queue_id] : ev.queue_id;
2446d239dd5SPavan Nikhilesh 		} else {
2456d239dd5SPavan Nikhilesh 			ev.queue_id = cdata.next_qid[ev.queue_id];
2466d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, cdata.queue_type);
2476d239dd5SPavan Nikhilesh 		}
2486d239dd5SPavan Nikhilesh 		work();
2496d239dd5SPavan Nikhilesh 
2506d239dd5SPavan Nikhilesh 		worker_event_enqueue(dev, port, &ev);
2516d239dd5SPavan Nikhilesh 		fwd++;
2526d239dd5SPavan Nikhilesh 	}
2536d239dd5SPavan Nikhilesh 
2546d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
2556d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
2566d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
2576d239dd5SPavan Nikhilesh 
2586d239dd5SPavan Nikhilesh 	return 0;
2596d239dd5SPavan Nikhilesh }
2606d239dd5SPavan Nikhilesh 
2616d239dd5SPavan Nikhilesh static int
2626d239dd5SPavan Nikhilesh worker_do_tx_atq(void *arg)
2636d239dd5SPavan Nikhilesh {
2646d239dd5SPavan Nikhilesh 	struct rte_event ev;
2656d239dd5SPavan Nikhilesh 
2666d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
2676d239dd5SPavan Nikhilesh 	const uint8_t dev = data->dev_id;
2686d239dd5SPavan Nikhilesh 	const uint8_t port = data->port_id;
2696d239dd5SPavan Nikhilesh 	const uint8_t lst_qid = cdata.num_stages - 1;
2706d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
2716d239dd5SPavan Nikhilesh 
2726d239dd5SPavan Nikhilesh 	while (!fdata->done) {
2736d239dd5SPavan Nikhilesh 
2746d239dd5SPavan Nikhilesh 		if (!rte_event_dequeue_burst(dev, port, &ev, 1, 0)) {
2756d239dd5SPavan Nikhilesh 			rte_pause();
2766d239dd5SPavan Nikhilesh 			continue;
2776d239dd5SPavan Nikhilesh 		}
2786d239dd5SPavan Nikhilesh 
2796d239dd5SPavan Nikhilesh 		received++;
2806d239dd5SPavan Nikhilesh 		const uint8_t cq_id = ev.sub_event_type % cdata.num_stages;
2816d239dd5SPavan Nikhilesh 
2826d239dd5SPavan Nikhilesh 		if (cq_id == lst_qid) {
2836d239dd5SPavan Nikhilesh 			if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
284*085edac2SPavan Nikhilesh 				worker_tx_pkt(dev, port, &ev);
2856d239dd5SPavan Nikhilesh 				tx++;
2866d239dd5SPavan Nikhilesh 				continue;
2876d239dd5SPavan Nikhilesh 			}
2886d239dd5SPavan Nikhilesh 
2896d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
2906d239dd5SPavan Nikhilesh 		} else {
2916d239dd5SPavan Nikhilesh 			ev.sub_event_type++;
2926d239dd5SPavan Nikhilesh 			worker_fwd_event(&ev, cdata.queue_type);
2936d239dd5SPavan Nikhilesh 		}
2946d239dd5SPavan Nikhilesh 		work();
2956d239dd5SPavan Nikhilesh 
2966d239dd5SPavan Nikhilesh 		worker_event_enqueue(dev, port, &ev);
2976d239dd5SPavan Nikhilesh 		fwd++;
2986d239dd5SPavan Nikhilesh 	}
2996d239dd5SPavan Nikhilesh 
3006d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
3016d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
3026d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
3036d239dd5SPavan Nikhilesh 
3046d239dd5SPavan Nikhilesh 	return 0;
3056d239dd5SPavan Nikhilesh }
3066d239dd5SPavan Nikhilesh 
3076d239dd5SPavan Nikhilesh static int
3086d239dd5SPavan Nikhilesh worker_do_tx_burst(void *arg)
3096d239dd5SPavan Nikhilesh {
3106d239dd5SPavan Nikhilesh 	struct rte_event ev[BATCH_SIZE];
3116d239dd5SPavan Nikhilesh 
3126d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
3136d239dd5SPavan Nikhilesh 	uint8_t dev = data->dev_id;
3146d239dd5SPavan Nikhilesh 	uint8_t port = data->port_id;
3156d239dd5SPavan Nikhilesh 	uint8_t lst_qid = cdata.num_stages - 1;
3166d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
3176d239dd5SPavan Nikhilesh 
3186d239dd5SPavan Nikhilesh 	while (!fdata->done) {
3196d239dd5SPavan Nikhilesh 		uint16_t i;
3206d239dd5SPavan Nikhilesh 		const uint16_t nb_rx = rte_event_dequeue_burst(dev, port,
3216d239dd5SPavan Nikhilesh 				ev, BATCH_SIZE, 0);
3226d239dd5SPavan Nikhilesh 
3236d239dd5SPavan Nikhilesh 		if (nb_rx == 0) {
3246d239dd5SPavan Nikhilesh 			rte_pause();
3256d239dd5SPavan Nikhilesh 			continue;
3266d239dd5SPavan Nikhilesh 		}
3276d239dd5SPavan Nikhilesh 		received += nb_rx;
3286d239dd5SPavan Nikhilesh 
3296d239dd5SPavan Nikhilesh 		for (i = 0; i < nb_rx; i++) {
3306d239dd5SPavan Nikhilesh 			const uint8_t cq_id = ev[i].queue_id % cdata.num_stages;
3316d239dd5SPavan Nikhilesh 
3326d239dd5SPavan Nikhilesh 			if (cq_id >= lst_qid) {
3336d239dd5SPavan Nikhilesh 				if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) {
334*085edac2SPavan Nikhilesh 					worker_tx_pkt(dev, port, &ev[i]);
3356d239dd5SPavan Nikhilesh 					tx++;
3366d239dd5SPavan Nikhilesh 					ev[i].op = RTE_EVENT_OP_RELEASE;
3376d239dd5SPavan Nikhilesh 					continue;
3386d239dd5SPavan Nikhilesh 				}
3396d239dd5SPavan Nikhilesh 				ev[i].queue_id = (cq_id == lst_qid) ?
3406d239dd5SPavan Nikhilesh 					cdata.next_qid[ev[i].queue_id] :
3416d239dd5SPavan Nikhilesh 					ev[i].queue_id;
3426d239dd5SPavan Nikhilesh 
3436d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC);
3446d239dd5SPavan Nikhilesh 			} else {
3456d239dd5SPavan Nikhilesh 				ev[i].queue_id = cdata.next_qid[ev[i].queue_id];
3466d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], cdata.queue_type);
3476d239dd5SPavan Nikhilesh 			}
3486d239dd5SPavan Nikhilesh 			work();
3496d239dd5SPavan Nikhilesh 		}
3506d239dd5SPavan Nikhilesh 		worker_event_enqueue_burst(dev, port, ev, nb_rx);
3516d239dd5SPavan Nikhilesh 
3526d239dd5SPavan Nikhilesh 		fwd += nb_rx;
3536d239dd5SPavan Nikhilesh 	}
3546d239dd5SPavan Nikhilesh 
3556d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
3566d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
3576d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
3586d239dd5SPavan Nikhilesh 
3596d239dd5SPavan Nikhilesh 	return 0;
3606d239dd5SPavan Nikhilesh }
3616d239dd5SPavan Nikhilesh 
3626d239dd5SPavan Nikhilesh static int
3636d239dd5SPavan Nikhilesh worker_do_tx_burst_atq(void *arg)
3646d239dd5SPavan Nikhilesh {
3656d239dd5SPavan Nikhilesh 	struct rte_event ev[BATCH_SIZE];
3666d239dd5SPavan Nikhilesh 
3676d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
3686d239dd5SPavan Nikhilesh 	uint8_t dev = data->dev_id;
3696d239dd5SPavan Nikhilesh 	uint8_t port = data->port_id;
3706d239dd5SPavan Nikhilesh 	uint8_t lst_qid = cdata.num_stages - 1;
3716d239dd5SPavan Nikhilesh 	size_t fwd = 0, received = 0, tx = 0;
3726d239dd5SPavan Nikhilesh 
3736d239dd5SPavan Nikhilesh 	while (!fdata->done) {
3746d239dd5SPavan Nikhilesh 		uint16_t i;
3756d239dd5SPavan Nikhilesh 
3766d239dd5SPavan Nikhilesh 		const uint16_t nb_rx = rte_event_dequeue_burst(dev, port,
3776d239dd5SPavan Nikhilesh 				ev, BATCH_SIZE, 0);
3786d239dd5SPavan Nikhilesh 
3796d239dd5SPavan Nikhilesh 		if (nb_rx == 0) {
3806d239dd5SPavan Nikhilesh 			rte_pause();
3816d239dd5SPavan Nikhilesh 			continue;
3826d239dd5SPavan Nikhilesh 		}
3836d239dd5SPavan Nikhilesh 		received += nb_rx;
3846d239dd5SPavan Nikhilesh 
3856d239dd5SPavan Nikhilesh 		for (i = 0; i < nb_rx; i++) {
3866d239dd5SPavan Nikhilesh 			const uint8_t cq_id = ev[i].sub_event_type %
3876d239dd5SPavan Nikhilesh 				cdata.num_stages;
3886d239dd5SPavan Nikhilesh 
3896d239dd5SPavan Nikhilesh 			if (cq_id == lst_qid) {
3906d239dd5SPavan Nikhilesh 				if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) {
391*085edac2SPavan Nikhilesh 					worker_tx_pkt(dev, port, &ev[i]);
3926d239dd5SPavan Nikhilesh 					tx++;
3936d239dd5SPavan Nikhilesh 					ev[i].op = RTE_EVENT_OP_RELEASE;
3946d239dd5SPavan Nikhilesh 					continue;
3956d239dd5SPavan Nikhilesh 				}
3966d239dd5SPavan Nikhilesh 
3976d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC);
3986d239dd5SPavan Nikhilesh 			} else {
3996d239dd5SPavan Nikhilesh 				ev[i].sub_event_type++;
4006d239dd5SPavan Nikhilesh 				worker_fwd_event(&ev[i], cdata.queue_type);
4016d239dd5SPavan Nikhilesh 			}
4026d239dd5SPavan Nikhilesh 			work();
4036d239dd5SPavan Nikhilesh 		}
4046d239dd5SPavan Nikhilesh 
4056d239dd5SPavan Nikhilesh 		worker_event_enqueue_burst(dev, port, ev, nb_rx);
4066d239dd5SPavan Nikhilesh 		fwd += nb_rx;
4076d239dd5SPavan Nikhilesh 	}
4086d239dd5SPavan Nikhilesh 
4096d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
4106d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu FWD=%zu TX=%zu\n",
4116d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, fwd, tx);
4126d239dd5SPavan Nikhilesh 
4136d239dd5SPavan Nikhilesh 	return 0;
4146d239dd5SPavan Nikhilesh }
4156d239dd5SPavan Nikhilesh 
4166d239dd5SPavan Nikhilesh static int
417*085edac2SPavan Nikhilesh setup_eventdev_worker_tx_enq(struct worker_data *worker_data)
4186d239dd5SPavan Nikhilesh {
4196d239dd5SPavan Nikhilesh 	uint8_t i;
4206d239dd5SPavan Nikhilesh 	const uint8_t atq = cdata.all_type_queues ? 1 : 0;
4216d239dd5SPavan Nikhilesh 	const uint8_t dev_id = 0;
4226d239dd5SPavan Nikhilesh 	const uint8_t nb_ports = cdata.num_workers;
4236d239dd5SPavan Nikhilesh 	uint8_t nb_slots = 0;
424d9a42a69SThomas Monjalon 	uint8_t nb_queues = rte_eth_dev_count_avail();
4256d239dd5SPavan Nikhilesh 
4266d239dd5SPavan Nikhilesh 	/*
4276d239dd5SPavan Nikhilesh 	 * In case where all type queues are not enabled, use queues equal to
4286d239dd5SPavan Nikhilesh 	 * number of stages * eth_dev_count and one extra queue per pipeline
4296d239dd5SPavan Nikhilesh 	 * for Tx.
4306d239dd5SPavan Nikhilesh 	 */
4316d239dd5SPavan Nikhilesh 	if (!atq) {
4326d239dd5SPavan Nikhilesh 		nb_queues *= cdata.num_stages;
433d9a42a69SThomas Monjalon 		nb_queues += rte_eth_dev_count_avail();
4346d239dd5SPavan Nikhilesh 	}
4356d239dd5SPavan Nikhilesh 
4366d239dd5SPavan Nikhilesh 	struct rte_event_dev_config config = {
4376d239dd5SPavan Nikhilesh 			.nb_event_queues = nb_queues,
4386d239dd5SPavan Nikhilesh 			.nb_event_ports = nb_ports,
4396d239dd5SPavan Nikhilesh 			.nb_events_limit  = 4096,
4406d239dd5SPavan Nikhilesh 			.nb_event_queue_flows = 1024,
4416d239dd5SPavan Nikhilesh 			.nb_event_port_dequeue_depth = 128,
4426d239dd5SPavan Nikhilesh 			.nb_event_port_enqueue_depth = 128,
4436d239dd5SPavan Nikhilesh 	};
4446d239dd5SPavan Nikhilesh 	struct rte_event_port_conf wkr_p_conf = {
4456d239dd5SPavan Nikhilesh 			.dequeue_depth = cdata.worker_cq_depth,
4466d239dd5SPavan Nikhilesh 			.enqueue_depth = 64,
4476d239dd5SPavan Nikhilesh 			.new_event_threshold = 4096,
4486d239dd5SPavan Nikhilesh 	};
4496d239dd5SPavan Nikhilesh 	struct rte_event_queue_conf wkr_q_conf = {
4506d239dd5SPavan Nikhilesh 			.schedule_type = cdata.queue_type,
4516d239dd5SPavan Nikhilesh 			.priority = RTE_EVENT_DEV_PRIORITY_NORMAL,
4526d239dd5SPavan Nikhilesh 			.nb_atomic_flows = 1024,
4536d239dd5SPavan Nikhilesh 			.nb_atomic_order_sequences = 1024,
4546d239dd5SPavan Nikhilesh 	};
4556d239dd5SPavan Nikhilesh 
4566d239dd5SPavan Nikhilesh 	int ret, ndev = rte_event_dev_count();
4576d239dd5SPavan Nikhilesh 
4586d239dd5SPavan Nikhilesh 	if (ndev < 1) {
4596d239dd5SPavan Nikhilesh 		printf("%d: No Eventdev Devices Found\n", __LINE__);
4606d239dd5SPavan Nikhilesh 		return -1;
4616d239dd5SPavan Nikhilesh 	}
4626d239dd5SPavan Nikhilesh 
4636d239dd5SPavan Nikhilesh 
4646d239dd5SPavan Nikhilesh 	struct rte_event_dev_info dev_info;
4656d239dd5SPavan Nikhilesh 	ret = rte_event_dev_info_get(dev_id, &dev_info);
4666d239dd5SPavan Nikhilesh 	printf("\tEventdev %d: %s\n", dev_id, dev_info.driver_name);
4676d239dd5SPavan Nikhilesh 
4686d239dd5SPavan Nikhilesh 	if (dev_info.max_event_port_dequeue_depth <
4696d239dd5SPavan Nikhilesh 			config.nb_event_port_dequeue_depth)
4706d239dd5SPavan Nikhilesh 		config.nb_event_port_dequeue_depth =
4716d239dd5SPavan Nikhilesh 				dev_info.max_event_port_dequeue_depth;
4726d239dd5SPavan Nikhilesh 	if (dev_info.max_event_port_enqueue_depth <
4736d239dd5SPavan Nikhilesh 			config.nb_event_port_enqueue_depth)
4746d239dd5SPavan Nikhilesh 		config.nb_event_port_enqueue_depth =
4756d239dd5SPavan Nikhilesh 				dev_info.max_event_port_enqueue_depth;
4766d239dd5SPavan Nikhilesh 
4776d239dd5SPavan Nikhilesh 	ret = rte_event_dev_configure(dev_id, &config);
4786d239dd5SPavan Nikhilesh 	if (ret < 0) {
4796d239dd5SPavan Nikhilesh 		printf("%d: Error configuring device\n", __LINE__);
4806d239dd5SPavan Nikhilesh 		return -1;
4816d239dd5SPavan Nikhilesh 	}
4826d239dd5SPavan Nikhilesh 
4836d239dd5SPavan Nikhilesh 	printf("  Stages:\n");
4846d239dd5SPavan Nikhilesh 	for (i = 0; i < nb_queues; i++) {
4856d239dd5SPavan Nikhilesh 
4866d239dd5SPavan Nikhilesh 		if (atq) {
4876d239dd5SPavan Nikhilesh 
4886d239dd5SPavan Nikhilesh 			nb_slots = cdata.num_stages;
4896d239dd5SPavan Nikhilesh 			wkr_q_conf.event_queue_cfg =
4906d239dd5SPavan Nikhilesh 				RTE_EVENT_QUEUE_CFG_ALL_TYPES;
4916d239dd5SPavan Nikhilesh 		} else {
4926d239dd5SPavan Nikhilesh 			uint8_t slot;
4936d239dd5SPavan Nikhilesh 
4946d239dd5SPavan Nikhilesh 			nb_slots = cdata.num_stages + 1;
4956d239dd5SPavan Nikhilesh 			slot = i % nb_slots;
4966d239dd5SPavan Nikhilesh 			wkr_q_conf.schedule_type = slot == cdata.num_stages ?
4976d239dd5SPavan Nikhilesh 				RTE_SCHED_TYPE_ATOMIC : cdata.queue_type;
4986d239dd5SPavan Nikhilesh 		}
4996d239dd5SPavan Nikhilesh 
5006d239dd5SPavan Nikhilesh 		if (rte_event_queue_setup(dev_id, i, &wkr_q_conf) < 0) {
5016d239dd5SPavan Nikhilesh 			printf("%d: error creating qid %d\n", __LINE__, i);
5026d239dd5SPavan Nikhilesh 			return -1;
5036d239dd5SPavan Nikhilesh 		}
5046d239dd5SPavan Nikhilesh 		cdata.qid[i] = i;
5056d239dd5SPavan Nikhilesh 		cdata.next_qid[i] = i+1;
5066d239dd5SPavan Nikhilesh 		if (cdata.enable_queue_priorities) {
5076d239dd5SPavan Nikhilesh 			const uint32_t prio_delta =
5086d239dd5SPavan Nikhilesh 				(RTE_EVENT_DEV_PRIORITY_LOWEST) /
5096d239dd5SPavan Nikhilesh 				nb_slots;
5106d239dd5SPavan Nikhilesh 
5116d239dd5SPavan Nikhilesh 			/* higher priority for queues closer to tx */
5126d239dd5SPavan Nikhilesh 			wkr_q_conf.priority =
5136d239dd5SPavan Nikhilesh 				RTE_EVENT_DEV_PRIORITY_LOWEST - prio_delta *
5146d239dd5SPavan Nikhilesh 				(i % nb_slots);
5156d239dd5SPavan Nikhilesh 		}
5166d239dd5SPavan Nikhilesh 
5176d239dd5SPavan Nikhilesh 		const char *type_str = "Atomic";
5186d239dd5SPavan Nikhilesh 		switch (wkr_q_conf.schedule_type) {
5196d239dd5SPavan Nikhilesh 		case RTE_SCHED_TYPE_ORDERED:
5206d239dd5SPavan Nikhilesh 			type_str = "Ordered";
5216d239dd5SPavan Nikhilesh 			break;
5226d239dd5SPavan Nikhilesh 		case RTE_SCHED_TYPE_PARALLEL:
5236d239dd5SPavan Nikhilesh 			type_str = "Parallel";
5246d239dd5SPavan Nikhilesh 			break;
5256d239dd5SPavan Nikhilesh 		}
5266d239dd5SPavan Nikhilesh 		printf("\tStage %d, Type %s\tPriority = %d\n", i, type_str,
5276d239dd5SPavan Nikhilesh 				wkr_q_conf.priority);
5286d239dd5SPavan Nikhilesh 	}
5296d239dd5SPavan Nikhilesh 
5306d239dd5SPavan Nikhilesh 	printf("\n");
5316d239dd5SPavan Nikhilesh 	if (wkr_p_conf.dequeue_depth > config.nb_event_port_dequeue_depth)
5326d239dd5SPavan Nikhilesh 		wkr_p_conf.dequeue_depth = config.nb_event_port_dequeue_depth;
5336d239dd5SPavan Nikhilesh 	if (wkr_p_conf.enqueue_depth > config.nb_event_port_enqueue_depth)
5346d239dd5SPavan Nikhilesh 		wkr_p_conf.enqueue_depth = config.nb_event_port_enqueue_depth;
5356d239dd5SPavan Nikhilesh 
5366d239dd5SPavan Nikhilesh 	/* set up one port per worker, linking to all stage queues */
5376d239dd5SPavan Nikhilesh 	for (i = 0; i < cdata.num_workers; i++) {
5386d239dd5SPavan Nikhilesh 		struct worker_data *w = &worker_data[i];
5396d239dd5SPavan Nikhilesh 		w->dev_id = dev_id;
5406d239dd5SPavan Nikhilesh 		if (rte_event_port_setup(dev_id, i, &wkr_p_conf) < 0) {
5416d239dd5SPavan Nikhilesh 			printf("Error setting up port %d\n", i);
5426d239dd5SPavan Nikhilesh 			return -1;
5436d239dd5SPavan Nikhilesh 		}
5446d239dd5SPavan Nikhilesh 
5456d239dd5SPavan Nikhilesh 		if (rte_event_port_link(dev_id, i, NULL, NULL, 0)
5466d239dd5SPavan Nikhilesh 				!= nb_queues) {
5476d239dd5SPavan Nikhilesh 			printf("%d: error creating link for port %d\n",
5486d239dd5SPavan Nikhilesh 					__LINE__, i);
5496d239dd5SPavan Nikhilesh 			return -1;
5506d239dd5SPavan Nikhilesh 		}
5516d239dd5SPavan Nikhilesh 		w->port_id = i;
5526d239dd5SPavan Nikhilesh 	}
5536d239dd5SPavan Nikhilesh 	/*
5546d239dd5SPavan Nikhilesh 	 * Reduce the load on ingress event queue by splitting the traffic
5556d239dd5SPavan Nikhilesh 	 * across multiple event queues.
5566d239dd5SPavan Nikhilesh 	 * for example, nb_stages =  2 and nb_ethdev = 2 then
5576d239dd5SPavan Nikhilesh 	 *
5586d239dd5SPavan Nikhilesh 	 *	nb_queues = (2 * 2) + 2 = 6 (non atq)
5596d239dd5SPavan Nikhilesh 	 *	rx_stride = 3
5606d239dd5SPavan Nikhilesh 	 *
5616d239dd5SPavan Nikhilesh 	 * So, traffic is split across queue 0 and queue 3 since queue id for
5626d239dd5SPavan Nikhilesh 	 * rx adapter is chosen <ethport_id> * <rx_stride> i.e in the above
5636d239dd5SPavan Nikhilesh 	 * case eth port 0, 1 will inject packets into event queue 0, 3
5646d239dd5SPavan Nikhilesh 	 * respectively.
5656d239dd5SPavan Nikhilesh 	 *
5666d239dd5SPavan Nikhilesh 	 * This forms two set of queue pipelines 0->1->2->tx and 3->4->5->tx.
5676d239dd5SPavan Nikhilesh 	 */
5686d239dd5SPavan Nikhilesh 	cdata.rx_stride = atq ? 1 : nb_slots;
5696d239dd5SPavan Nikhilesh 	ret = rte_event_dev_service_id_get(dev_id,
5706d239dd5SPavan Nikhilesh 				&fdata->evdev_service_id);
5716d239dd5SPavan Nikhilesh 	if (ret != -ESRCH && ret != 0) {
5726d239dd5SPavan Nikhilesh 		printf("Error getting the service ID\n");
5736d239dd5SPavan Nikhilesh 		return -1;
5746d239dd5SPavan Nikhilesh 	}
5756d239dd5SPavan Nikhilesh 	rte_service_runstate_set(fdata->evdev_service_id, 1);
5766d239dd5SPavan Nikhilesh 	rte_service_set_runstate_mapped_check(fdata->evdev_service_id, 0);
577*085edac2SPavan Nikhilesh 
578*085edac2SPavan Nikhilesh 	if (rte_event_dev_start(dev_id) < 0)
579*085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "Error starting eventdev");
5806d239dd5SPavan Nikhilesh 
5816d239dd5SPavan Nikhilesh 	return dev_id;
5826d239dd5SPavan Nikhilesh }
5836d239dd5SPavan Nikhilesh 
5846d239dd5SPavan Nikhilesh 
5856d239dd5SPavan Nikhilesh struct rx_adptr_services {
5866d239dd5SPavan Nikhilesh 	uint16_t nb_rx_adptrs;
5876d239dd5SPavan Nikhilesh 	uint32_t *rx_adpt_arr;
5886d239dd5SPavan Nikhilesh };
5896d239dd5SPavan Nikhilesh 
5906d239dd5SPavan Nikhilesh static int32_t
5916d239dd5SPavan Nikhilesh service_rx_adapter(void *arg)
5926d239dd5SPavan Nikhilesh {
5936d239dd5SPavan Nikhilesh 	int i;
5946d239dd5SPavan Nikhilesh 	struct rx_adptr_services *adptr_services = arg;
5956d239dd5SPavan Nikhilesh 
5966d239dd5SPavan Nikhilesh 	for (i = 0; i < adptr_services->nb_rx_adptrs; i++)
5976d239dd5SPavan Nikhilesh 		rte_service_run_iter_on_app_lcore(
5986d239dd5SPavan Nikhilesh 				adptr_services->rx_adpt_arr[i], 1);
5996d239dd5SPavan Nikhilesh 	return 0;
6006d239dd5SPavan Nikhilesh }
6016d239dd5SPavan Nikhilesh 
6026d239dd5SPavan Nikhilesh static void
603*085edac2SPavan Nikhilesh init_adapters(uint16_t nb_ports)
6046d239dd5SPavan Nikhilesh {
6056d239dd5SPavan Nikhilesh 	int i;
6066d239dd5SPavan Nikhilesh 	int ret;
6076d239dd5SPavan Nikhilesh 	uint8_t evdev_id = 0;
6086d239dd5SPavan Nikhilesh 	struct rx_adptr_services *adptr_services = NULL;
6096d239dd5SPavan Nikhilesh 	struct rte_event_dev_info dev_info;
6106d239dd5SPavan Nikhilesh 
6116d239dd5SPavan Nikhilesh 	ret = rte_event_dev_info_get(evdev_id, &dev_info);
6126d239dd5SPavan Nikhilesh 	adptr_services = rte_zmalloc(NULL, sizeof(struct rx_adptr_services), 0);
6136d239dd5SPavan Nikhilesh 
614*085edac2SPavan Nikhilesh 	struct rte_event_port_conf adptr_p_conf = {
615*085edac2SPavan Nikhilesh 		.dequeue_depth = cdata.worker_cq_depth,
616*085edac2SPavan Nikhilesh 		.enqueue_depth = 64,
617*085edac2SPavan Nikhilesh 		.new_event_threshold = 4096,
6186d239dd5SPavan Nikhilesh 	};
6196d239dd5SPavan Nikhilesh 
620*085edac2SPavan Nikhilesh 	if (adptr_p_conf.dequeue_depth > dev_info.max_event_port_dequeue_depth)
621*085edac2SPavan Nikhilesh 		adptr_p_conf.dequeue_depth =
622*085edac2SPavan Nikhilesh 			dev_info.max_event_port_dequeue_depth;
623*085edac2SPavan Nikhilesh 	if (adptr_p_conf.enqueue_depth > dev_info.max_event_port_enqueue_depth)
624*085edac2SPavan Nikhilesh 		adptr_p_conf.enqueue_depth =
625*085edac2SPavan Nikhilesh 			dev_info.max_event_port_enqueue_depth;
6266d239dd5SPavan Nikhilesh 
62778548220SThomas Monjalon 	struct rte_event_eth_rx_adapter_queue_conf queue_conf;
62878548220SThomas Monjalon 	memset(&queue_conf, 0, sizeof(queue_conf));
62978548220SThomas Monjalon 	queue_conf.ev.sched_type = cdata.queue_type;
6306d239dd5SPavan Nikhilesh 
6316d239dd5SPavan Nikhilesh 	for (i = 0; i < nb_ports; i++) {
6326d239dd5SPavan Nikhilesh 		uint32_t cap;
6336d239dd5SPavan Nikhilesh 		uint32_t service_id;
6346d239dd5SPavan Nikhilesh 
635*085edac2SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_create(i, evdev_id,
636*085edac2SPavan Nikhilesh 				&adptr_p_conf);
6376d239dd5SPavan Nikhilesh 		if (ret)
6386d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
639*085edac2SPavan Nikhilesh 					"failed to create rx adapter[%d]", i);
6406d239dd5SPavan Nikhilesh 
6416d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_caps_get(evdev_id, i, &cap);
6426d239dd5SPavan Nikhilesh 		if (ret)
6436d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
6446d239dd5SPavan Nikhilesh 					"failed to get event rx adapter "
6456d239dd5SPavan Nikhilesh 					"capabilities");
6466d239dd5SPavan Nikhilesh 
6476d239dd5SPavan Nikhilesh 		queue_conf.ev.queue_id = cdata.rx_stride ?
6486d239dd5SPavan Nikhilesh 			(i * cdata.rx_stride)
6496d239dd5SPavan Nikhilesh 			: (uint8_t)cdata.qid[0];
6506d239dd5SPavan Nikhilesh 
6516d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_queue_add(i, i, -1, &queue_conf);
6526d239dd5SPavan Nikhilesh 		if (ret)
6536d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
6546d239dd5SPavan Nikhilesh 					"Failed to add queues to Rx adapter");
6556d239dd5SPavan Nikhilesh 
6566d239dd5SPavan Nikhilesh 		/* Producer needs to be scheduled. */
6576d239dd5SPavan Nikhilesh 		if (!(cap & RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT)) {
6586d239dd5SPavan Nikhilesh 			ret = rte_event_eth_rx_adapter_service_id_get(i,
6596d239dd5SPavan Nikhilesh 					&service_id);
6606d239dd5SPavan Nikhilesh 			if (ret != -ESRCH && ret != 0) {
6616d239dd5SPavan Nikhilesh 				rte_exit(EXIT_FAILURE,
6626d239dd5SPavan Nikhilesh 				"Error getting the service ID for rx adptr\n");
6636d239dd5SPavan Nikhilesh 			}
6646d239dd5SPavan Nikhilesh 
6656d239dd5SPavan Nikhilesh 			rte_service_runstate_set(service_id, 1);
6666d239dd5SPavan Nikhilesh 			rte_service_set_runstate_mapped_check(service_id, 0);
6676d239dd5SPavan Nikhilesh 
6686d239dd5SPavan Nikhilesh 			adptr_services->nb_rx_adptrs++;
6696d239dd5SPavan Nikhilesh 			adptr_services->rx_adpt_arr = rte_realloc(
6706d239dd5SPavan Nikhilesh 					adptr_services->rx_adpt_arr,
6716d239dd5SPavan Nikhilesh 					adptr_services->nb_rx_adptrs *
6726d239dd5SPavan Nikhilesh 					sizeof(uint32_t), 0);
6736d239dd5SPavan Nikhilesh 			adptr_services->rx_adpt_arr[
6746d239dd5SPavan Nikhilesh 				adptr_services->nb_rx_adptrs - 1] =
6756d239dd5SPavan Nikhilesh 				service_id;
6766d239dd5SPavan Nikhilesh 		}
6776d239dd5SPavan Nikhilesh 
6786d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_start(i);
6796d239dd5SPavan Nikhilesh 		if (ret)
6806d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE, "Rx adapter[%d] start failed",
681*085edac2SPavan Nikhilesh 					i);
6826d239dd5SPavan Nikhilesh 	}
6836d239dd5SPavan Nikhilesh 
684*085edac2SPavan Nikhilesh 	/* We already know that Tx adapter has INTERNAL port cap*/
685*085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_create(cdata.tx_adapter_id, evdev_id,
686*085edac2SPavan Nikhilesh 			&adptr_p_conf);
687*085edac2SPavan Nikhilesh 	if (ret)
688*085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "failed to create tx adapter[%d]",
689*085edac2SPavan Nikhilesh 				cdata.tx_adapter_id);
690*085edac2SPavan Nikhilesh 
691*085edac2SPavan Nikhilesh 	for (i = 0; i < nb_ports; i++) {
692*085edac2SPavan Nikhilesh 		ret = rte_event_eth_tx_adapter_queue_add(cdata.tx_adapter_id, i,
693*085edac2SPavan Nikhilesh 				-1);
694*085edac2SPavan Nikhilesh 		if (ret)
695*085edac2SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
696*085edac2SPavan Nikhilesh 					"Failed to add queues to Tx adapter");
697*085edac2SPavan Nikhilesh 	}
698*085edac2SPavan Nikhilesh 
699*085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_start(cdata.tx_adapter_id);
700*085edac2SPavan Nikhilesh 	if (ret)
701*085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "Tx adapter[%d] start failed",
702*085edac2SPavan Nikhilesh 				cdata.tx_adapter_id);
703*085edac2SPavan Nikhilesh 
7046d239dd5SPavan Nikhilesh 	if (adptr_services->nb_rx_adptrs) {
7056d239dd5SPavan Nikhilesh 		struct rte_service_spec service;
7066d239dd5SPavan Nikhilesh 
7076d239dd5SPavan Nikhilesh 		memset(&service, 0, sizeof(struct rte_service_spec));
7086d239dd5SPavan Nikhilesh 		snprintf(service.name, sizeof(service.name), "rx_service");
7096d239dd5SPavan Nikhilesh 		service.callback = service_rx_adapter;
7106d239dd5SPavan Nikhilesh 		service.callback_userdata = (void *)adptr_services;
7116d239dd5SPavan Nikhilesh 
7126d239dd5SPavan Nikhilesh 		int32_t ret = rte_service_component_register(&service,
7136d239dd5SPavan Nikhilesh 				&fdata->rxadptr_service_id);
7146d239dd5SPavan Nikhilesh 		if (ret)
7156d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
716*085edac2SPavan Nikhilesh 				"Rx adapter service register failed");
7176d239dd5SPavan Nikhilesh 
7186d239dd5SPavan Nikhilesh 		rte_service_runstate_set(fdata->rxadptr_service_id, 1);
7196d239dd5SPavan Nikhilesh 		rte_service_component_runstate_set(fdata->rxadptr_service_id,
7206d239dd5SPavan Nikhilesh 				1);
7216d239dd5SPavan Nikhilesh 		rte_service_set_runstate_mapped_check(fdata->rxadptr_service_id,
7226d239dd5SPavan Nikhilesh 				0);
7236d239dd5SPavan Nikhilesh 	} else {
7246d239dd5SPavan Nikhilesh 		memset(fdata->rx_core, 0, sizeof(unsigned int) * MAX_NUM_CORE);
7256d239dd5SPavan Nikhilesh 		rte_free(adptr_services);
7266d239dd5SPavan Nikhilesh 	}
7276d239dd5SPavan Nikhilesh 
728*085edac2SPavan Nikhilesh 	if (!adptr_services->nb_rx_adptrs && (dev_info.event_dev_cap &
7296d239dd5SPavan Nikhilesh 			 RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED))
7306d239dd5SPavan Nikhilesh 		fdata->cap.scheduler = NULL;
7316d239dd5SPavan Nikhilesh }
7326d239dd5SPavan Nikhilesh 
7336d239dd5SPavan Nikhilesh static void
734*085edac2SPavan Nikhilesh worker_tx_enq_opt_check(void)
7356d239dd5SPavan Nikhilesh {
7366d239dd5SPavan Nikhilesh 	int i;
7376d239dd5SPavan Nikhilesh 	int ret;
7386d239dd5SPavan Nikhilesh 	uint32_t cap = 0;
7396d239dd5SPavan Nikhilesh 	uint8_t rx_needed = 0;
740*085edac2SPavan Nikhilesh 	uint8_t sched_needed = 0;
7416d239dd5SPavan Nikhilesh 	struct rte_event_dev_info eventdev_info;
7426d239dd5SPavan Nikhilesh 
7436d239dd5SPavan Nikhilesh 	memset(&eventdev_info, 0, sizeof(struct rte_event_dev_info));
7446d239dd5SPavan Nikhilesh 	rte_event_dev_info_get(0, &eventdev_info);
7456d239dd5SPavan Nikhilesh 
7466d239dd5SPavan Nikhilesh 	if (cdata.all_type_queues && !(eventdev_info.event_dev_cap &
7476d239dd5SPavan Nikhilesh 				RTE_EVENT_DEV_CAP_QUEUE_ALL_TYPES))
7486d239dd5SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
7496d239dd5SPavan Nikhilesh 				"Event dev doesn't support all type queues\n");
750*085edac2SPavan Nikhilesh 	sched_needed = !(eventdev_info.event_dev_cap &
751*085edac2SPavan Nikhilesh 		RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED);
7526d239dd5SPavan Nikhilesh 
7538728ccf3SThomas Monjalon 	RTE_ETH_FOREACH_DEV(i) {
7546d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_caps_get(0, i, &cap);
7556d239dd5SPavan Nikhilesh 		if (ret)
7566d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
757*085edac2SPavan Nikhilesh 				"failed to get event rx adapter capabilities");
7586d239dd5SPavan Nikhilesh 		rx_needed |=
7596d239dd5SPavan Nikhilesh 			!(cap & RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT);
7606d239dd5SPavan Nikhilesh 	}
7616d239dd5SPavan Nikhilesh 
7626d239dd5SPavan Nikhilesh 	if (cdata.worker_lcore_mask == 0 ||
7636d239dd5SPavan Nikhilesh 			(rx_needed && cdata.rx_lcore_mask == 0) ||
764*085edac2SPavan Nikhilesh 			(sched_needed && cdata.sched_lcore_mask == 0)) {
7656d239dd5SPavan Nikhilesh 		printf("Core part of pipeline was not assigned any cores. "
7666d239dd5SPavan Nikhilesh 			"This will stall the pipeline, please check core masks "
7676d239dd5SPavan Nikhilesh 			"(use -h for details on setting core masks):\n"
768*085edac2SPavan Nikhilesh 			"\trx: %"PRIu64"\n\tsched: %"PRIu64
769*085edac2SPavan Nikhilesh 			"\n\tworkers: %"PRIu64"\n", cdata.rx_lcore_mask,
770*085edac2SPavan Nikhilesh 			cdata.sched_lcore_mask, cdata.worker_lcore_mask);
7716d239dd5SPavan Nikhilesh 		rte_exit(-1, "Fix core masks\n");
7726d239dd5SPavan Nikhilesh 	}
773*085edac2SPavan Nikhilesh 
774*085edac2SPavan Nikhilesh 	if (!sched_needed)
775*085edac2SPavan Nikhilesh 		memset(fdata->sched_core, 0,
776*085edac2SPavan Nikhilesh 				sizeof(unsigned int) * MAX_NUM_CORE);
777*085edac2SPavan Nikhilesh 	if (!rx_needed)
778*085edac2SPavan Nikhilesh 		memset(fdata->rx_core, 0,
779*085edac2SPavan Nikhilesh 				sizeof(unsigned int) * MAX_NUM_CORE);
780*085edac2SPavan Nikhilesh 
781*085edac2SPavan Nikhilesh 	memset(fdata->tx_core, 0, sizeof(unsigned int) * MAX_NUM_CORE);
7826d239dd5SPavan Nikhilesh }
7836d239dd5SPavan Nikhilesh 
7846d239dd5SPavan Nikhilesh static worker_loop
7856d239dd5SPavan Nikhilesh get_worker_loop_single_burst(uint8_t atq)
7866d239dd5SPavan Nikhilesh {
7876d239dd5SPavan Nikhilesh 	if (atq)
7886d239dd5SPavan Nikhilesh 		return worker_do_tx_single_burst_atq;
7896d239dd5SPavan Nikhilesh 
7906d239dd5SPavan Nikhilesh 	return worker_do_tx_single_burst;
7916d239dd5SPavan Nikhilesh }
7926d239dd5SPavan Nikhilesh 
7936d239dd5SPavan Nikhilesh static worker_loop
7946d239dd5SPavan Nikhilesh get_worker_loop_single_non_burst(uint8_t atq)
7956d239dd5SPavan Nikhilesh {
7966d239dd5SPavan Nikhilesh 	if (atq)
7976d239dd5SPavan Nikhilesh 		return worker_do_tx_single_atq;
7986d239dd5SPavan Nikhilesh 
7996d239dd5SPavan Nikhilesh 	return worker_do_tx_single;
8006d239dd5SPavan Nikhilesh }
8016d239dd5SPavan Nikhilesh 
8026d239dd5SPavan Nikhilesh static worker_loop
8036d239dd5SPavan Nikhilesh get_worker_loop_burst(uint8_t atq)
8046d239dd5SPavan Nikhilesh {
8056d239dd5SPavan Nikhilesh 	if (atq)
8066d239dd5SPavan Nikhilesh 		return worker_do_tx_burst_atq;
8076d239dd5SPavan Nikhilesh 
8086d239dd5SPavan Nikhilesh 	return worker_do_tx_burst;
8096d239dd5SPavan Nikhilesh }
8106d239dd5SPavan Nikhilesh 
8116d239dd5SPavan Nikhilesh static worker_loop
8126d239dd5SPavan Nikhilesh get_worker_loop_non_burst(uint8_t atq)
8136d239dd5SPavan Nikhilesh {
8146d239dd5SPavan Nikhilesh 	if (atq)
8156d239dd5SPavan Nikhilesh 		return worker_do_tx_atq;
8166d239dd5SPavan Nikhilesh 
8176d239dd5SPavan Nikhilesh 	return worker_do_tx;
8186d239dd5SPavan Nikhilesh }
8196d239dd5SPavan Nikhilesh 
8206d239dd5SPavan Nikhilesh static worker_loop
8216d239dd5SPavan Nikhilesh get_worker_single_stage(bool burst)
8226d239dd5SPavan Nikhilesh {
8236d239dd5SPavan Nikhilesh 	uint8_t atq = cdata.all_type_queues ? 1 : 0;
8246d239dd5SPavan Nikhilesh 
8256d239dd5SPavan Nikhilesh 	if (burst)
8266d239dd5SPavan Nikhilesh 		return get_worker_loop_single_burst(atq);
8276d239dd5SPavan Nikhilesh 
8286d239dd5SPavan Nikhilesh 	return get_worker_loop_single_non_burst(atq);
8296d239dd5SPavan Nikhilesh }
8306d239dd5SPavan Nikhilesh 
8316d239dd5SPavan Nikhilesh static worker_loop
8326d239dd5SPavan Nikhilesh get_worker_multi_stage(bool burst)
8336d239dd5SPavan Nikhilesh {
8346d239dd5SPavan Nikhilesh 	uint8_t atq = cdata.all_type_queues ? 1 : 0;
8356d239dd5SPavan Nikhilesh 
8366d239dd5SPavan Nikhilesh 	if (burst)
8376d239dd5SPavan Nikhilesh 		return get_worker_loop_burst(atq);
8386d239dd5SPavan Nikhilesh 
8396d239dd5SPavan Nikhilesh 	return get_worker_loop_non_burst(atq);
8406d239dd5SPavan Nikhilesh }
8416d239dd5SPavan Nikhilesh 
8426d239dd5SPavan Nikhilesh void
843*085edac2SPavan Nikhilesh set_worker_tx_enq_setup_data(struct setup_data *caps, bool burst)
8446d239dd5SPavan Nikhilesh {
8456d239dd5SPavan Nikhilesh 	if (cdata.num_stages == 1)
8466d239dd5SPavan Nikhilesh 		caps->worker = get_worker_single_stage(burst);
8476d239dd5SPavan Nikhilesh 	else
8486d239dd5SPavan Nikhilesh 		caps->worker = get_worker_multi_stage(burst);
8496d239dd5SPavan Nikhilesh 
850*085edac2SPavan Nikhilesh 	caps->check_opt = worker_tx_enq_opt_check;
8516d239dd5SPavan Nikhilesh 	caps->scheduler = schedule_devices;
852*085edac2SPavan Nikhilesh 	caps->evdev_setup = setup_eventdev_worker_tx_enq;
853*085edac2SPavan Nikhilesh 	caps->adptr_setup = init_adapters;
8546d239dd5SPavan Nikhilesh }
855