xref: /dpdk/examples/eventdev_pipeline/pipeline_worker_generic.c (revision 75d113136f3869249987dc2ce46a96c5df9a3438)
16d239dd5SPavan Nikhilesh /*
26d239dd5SPavan Nikhilesh  * SPDX-License-Identifier: BSD-3-Clause
36d239dd5SPavan Nikhilesh  * Copyright 2016 Intel Corporation.
46d239dd5SPavan Nikhilesh  * Copyright 2017 Cavium, Inc.
56d239dd5SPavan Nikhilesh  */
66d239dd5SPavan Nikhilesh 
76d239dd5SPavan Nikhilesh #include "pipeline_common.h"
86d239dd5SPavan Nikhilesh 
96d239dd5SPavan Nikhilesh static __rte_always_inline int
106d239dd5SPavan Nikhilesh worker_generic(void *arg)
116d239dd5SPavan Nikhilesh {
126d239dd5SPavan Nikhilesh 	struct rte_event ev;
136d239dd5SPavan Nikhilesh 
146d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
156d239dd5SPavan Nikhilesh 	uint8_t dev_id = data->dev_id;
166d239dd5SPavan Nikhilesh 	uint8_t port_id = data->port_id;
176d239dd5SPavan Nikhilesh 	size_t sent = 0, received = 0;
186d239dd5SPavan Nikhilesh 	unsigned int lcore_id = rte_lcore_id();
196d239dd5SPavan Nikhilesh 
206d239dd5SPavan Nikhilesh 	while (!fdata->done) {
216d239dd5SPavan Nikhilesh 
226d239dd5SPavan Nikhilesh 		if (fdata->cap.scheduler)
236d239dd5SPavan Nikhilesh 			fdata->cap.scheduler(lcore_id);
246d239dd5SPavan Nikhilesh 
256d239dd5SPavan Nikhilesh 		if (!fdata->worker_core[lcore_id]) {
266d239dd5SPavan Nikhilesh 			rte_pause();
276d239dd5SPavan Nikhilesh 			continue;
286d239dd5SPavan Nikhilesh 		}
296d239dd5SPavan Nikhilesh 
306d239dd5SPavan Nikhilesh 		const uint16_t nb_rx = rte_event_dequeue_burst(dev_id, port_id,
316d239dd5SPavan Nikhilesh 				&ev, 1, 0);
326d239dd5SPavan Nikhilesh 
336d239dd5SPavan Nikhilesh 		if (nb_rx == 0) {
346d239dd5SPavan Nikhilesh 			rte_pause();
356d239dd5SPavan Nikhilesh 			continue;
366d239dd5SPavan Nikhilesh 		}
376d239dd5SPavan Nikhilesh 		received++;
386d239dd5SPavan Nikhilesh 
396d239dd5SPavan Nikhilesh 		/* The first worker stage does classification */
406d239dd5SPavan Nikhilesh 		if (ev.queue_id == cdata.qid[0])
416d239dd5SPavan Nikhilesh 			ev.flow_id = ev.mbuf->hash.rss
426d239dd5SPavan Nikhilesh 						% cdata.num_fids;
436d239dd5SPavan Nikhilesh 
446d239dd5SPavan Nikhilesh 		ev.queue_id = cdata.next_qid[ev.queue_id];
456d239dd5SPavan Nikhilesh 		ev.op = RTE_EVENT_OP_FORWARD;
466d239dd5SPavan Nikhilesh 		ev.sched_type = cdata.queue_type;
476d239dd5SPavan Nikhilesh 
486d239dd5SPavan Nikhilesh 		work();
496d239dd5SPavan Nikhilesh 
506d239dd5SPavan Nikhilesh 		while (rte_event_enqueue_burst(dev_id, port_id, &ev, 1) != 1)
516d239dd5SPavan Nikhilesh 			rte_pause();
526d239dd5SPavan Nikhilesh 		sent++;
536d239dd5SPavan Nikhilesh 	}
546d239dd5SPavan Nikhilesh 
556d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
566d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu TX=%zu\n",
576d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, sent);
586d239dd5SPavan Nikhilesh 
596d239dd5SPavan Nikhilesh 	return 0;
606d239dd5SPavan Nikhilesh }
616d239dd5SPavan Nikhilesh 
626d239dd5SPavan Nikhilesh static int
636d239dd5SPavan Nikhilesh worker_generic_burst(void *arg)
646d239dd5SPavan Nikhilesh {
656d239dd5SPavan Nikhilesh 	struct rte_event events[BATCH_SIZE];
666d239dd5SPavan Nikhilesh 
676d239dd5SPavan Nikhilesh 	struct worker_data *data = (struct worker_data *)arg;
686d239dd5SPavan Nikhilesh 	uint8_t dev_id = data->dev_id;
696d239dd5SPavan Nikhilesh 	uint8_t port_id = data->port_id;
706d239dd5SPavan Nikhilesh 	size_t sent = 0, received = 0;
716d239dd5SPavan Nikhilesh 	unsigned int lcore_id = rte_lcore_id();
726d239dd5SPavan Nikhilesh 
736d239dd5SPavan Nikhilesh 	while (!fdata->done) {
746d239dd5SPavan Nikhilesh 		uint16_t i;
756d239dd5SPavan Nikhilesh 
766d239dd5SPavan Nikhilesh 		if (fdata->cap.scheduler)
776d239dd5SPavan Nikhilesh 			fdata->cap.scheduler(lcore_id);
786d239dd5SPavan Nikhilesh 
796d239dd5SPavan Nikhilesh 		if (!fdata->worker_core[lcore_id]) {
806d239dd5SPavan Nikhilesh 			rte_pause();
816d239dd5SPavan Nikhilesh 			continue;
826d239dd5SPavan Nikhilesh 		}
836d239dd5SPavan Nikhilesh 
846d239dd5SPavan Nikhilesh 		const uint16_t nb_rx = rte_event_dequeue_burst(dev_id, port_id,
856d239dd5SPavan Nikhilesh 				events, RTE_DIM(events), 0);
866d239dd5SPavan Nikhilesh 
876d239dd5SPavan Nikhilesh 		if (nb_rx == 0) {
886d239dd5SPavan Nikhilesh 			rte_pause();
896d239dd5SPavan Nikhilesh 			continue;
906d239dd5SPavan Nikhilesh 		}
916d239dd5SPavan Nikhilesh 		received += nb_rx;
926d239dd5SPavan Nikhilesh 
936d239dd5SPavan Nikhilesh 		for (i = 0; i < nb_rx; i++) {
946d239dd5SPavan Nikhilesh 
956d239dd5SPavan Nikhilesh 			/* The first worker stage does classification */
966d239dd5SPavan Nikhilesh 			if (events[i].queue_id == cdata.qid[0])
976d239dd5SPavan Nikhilesh 				events[i].flow_id = events[i].mbuf->hash.rss
986d239dd5SPavan Nikhilesh 							% cdata.num_fids;
996d239dd5SPavan Nikhilesh 
1006d239dd5SPavan Nikhilesh 			events[i].queue_id = cdata.next_qid[events[i].queue_id];
1016d239dd5SPavan Nikhilesh 			events[i].op = RTE_EVENT_OP_FORWARD;
1026d239dd5SPavan Nikhilesh 			events[i].sched_type = cdata.queue_type;
1036d239dd5SPavan Nikhilesh 
1046d239dd5SPavan Nikhilesh 			work();
1056d239dd5SPavan Nikhilesh 		}
1066d239dd5SPavan Nikhilesh 		uint16_t nb_tx = rte_event_enqueue_burst(dev_id, port_id,
1076d239dd5SPavan Nikhilesh 				events, nb_rx);
1086d239dd5SPavan Nikhilesh 		while (nb_tx < nb_rx && !fdata->done)
1096d239dd5SPavan Nikhilesh 			nb_tx += rte_event_enqueue_burst(dev_id, port_id,
1106d239dd5SPavan Nikhilesh 							events + nb_tx,
1116d239dd5SPavan Nikhilesh 							nb_rx - nb_tx);
1126d239dd5SPavan Nikhilesh 		sent += nb_tx;
1136d239dd5SPavan Nikhilesh 	}
1146d239dd5SPavan Nikhilesh 
1156d239dd5SPavan Nikhilesh 	if (!cdata.quiet)
1166d239dd5SPavan Nikhilesh 		printf("  worker %u thread done. RX=%zu TX=%zu\n",
1176d239dd5SPavan Nikhilesh 				rte_lcore_id(), received, sent);
1186d239dd5SPavan Nikhilesh 
1196d239dd5SPavan Nikhilesh 	return 0;
1206d239dd5SPavan Nikhilesh }
1216d239dd5SPavan Nikhilesh 
1226d239dd5SPavan Nikhilesh static int
123085edac2SPavan Nikhilesh setup_eventdev_generic(struct worker_data *worker_data)
1246d239dd5SPavan Nikhilesh {
1256d239dd5SPavan Nikhilesh 	const uint8_t dev_id = 0;
1266d239dd5SPavan Nikhilesh 	/* +1 stages is for a SINGLE_LINK TX stage */
1276d239dd5SPavan Nikhilesh 	const uint8_t nb_queues = cdata.num_stages + 1;
128085edac2SPavan Nikhilesh 	const uint8_t nb_ports = cdata.num_workers;
1296d239dd5SPavan Nikhilesh 	struct rte_event_dev_config config = {
1306d239dd5SPavan Nikhilesh 			.nb_event_queues = nb_queues,
1316d239dd5SPavan Nikhilesh 			.nb_event_ports = nb_ports,
132*75d11313STimothy McDaniel 			.nb_single_link_event_port_queues = 1,
1336d239dd5SPavan Nikhilesh 			.nb_events_limit  = 4096,
1346d239dd5SPavan Nikhilesh 			.nb_event_queue_flows = 1024,
1356d239dd5SPavan Nikhilesh 			.nb_event_port_dequeue_depth = 128,
1366d239dd5SPavan Nikhilesh 			.nb_event_port_enqueue_depth = 128,
1376d239dd5SPavan Nikhilesh 	};
1386d239dd5SPavan Nikhilesh 	struct rte_event_port_conf wkr_p_conf = {
1396d239dd5SPavan Nikhilesh 			.dequeue_depth = cdata.worker_cq_depth,
1406d239dd5SPavan Nikhilesh 			.enqueue_depth = 64,
1416d239dd5SPavan Nikhilesh 			.new_event_threshold = 4096,
1426d239dd5SPavan Nikhilesh 	};
1436d239dd5SPavan Nikhilesh 	struct rte_event_queue_conf wkr_q_conf = {
1446d239dd5SPavan Nikhilesh 			.schedule_type = cdata.queue_type,
1456d239dd5SPavan Nikhilesh 			.priority = RTE_EVENT_DEV_PRIORITY_NORMAL,
1466d239dd5SPavan Nikhilesh 			.nb_atomic_flows = 1024,
1476d239dd5SPavan Nikhilesh 			.nb_atomic_order_sequences = 1024,
1486d239dd5SPavan Nikhilesh 	};
1496d239dd5SPavan Nikhilesh 	struct rte_event_queue_conf tx_q_conf = {
1506d239dd5SPavan Nikhilesh 			.priority = RTE_EVENT_DEV_PRIORITY_HIGHEST,
1516d239dd5SPavan Nikhilesh 			.event_queue_cfg = RTE_EVENT_QUEUE_CFG_SINGLE_LINK,
1526d239dd5SPavan Nikhilesh 	};
1536d239dd5SPavan Nikhilesh 
1546d239dd5SPavan Nikhilesh 	struct port_link worker_queues[MAX_NUM_STAGES];
1556d239dd5SPavan Nikhilesh 	uint8_t disable_implicit_release;
1566d239dd5SPavan Nikhilesh 	unsigned int i;
1576d239dd5SPavan Nikhilesh 
1586d239dd5SPavan Nikhilesh 	int ret, ndev = rte_event_dev_count();
1596d239dd5SPavan Nikhilesh 	if (ndev < 1) {
1606d239dd5SPavan Nikhilesh 		printf("%d: No Eventdev Devices Found\n", __LINE__);
1616d239dd5SPavan Nikhilesh 		return -1;
1626d239dd5SPavan Nikhilesh 	}
1636d239dd5SPavan Nikhilesh 
1646d239dd5SPavan Nikhilesh 	struct rte_event_dev_info dev_info;
1656d239dd5SPavan Nikhilesh 	ret = rte_event_dev_info_get(dev_id, &dev_info);
1666d239dd5SPavan Nikhilesh 	printf("\tEventdev %d: %s\n", dev_id, dev_info.driver_name);
1676d239dd5SPavan Nikhilesh 
1686d239dd5SPavan Nikhilesh 	disable_implicit_release = (dev_info.event_dev_cap &
1696d239dd5SPavan Nikhilesh 			RTE_EVENT_DEV_CAP_IMPLICIT_RELEASE_DISABLE);
1706d239dd5SPavan Nikhilesh 
171*75d11313STimothy McDaniel 	wkr_p_conf.event_port_cfg = disable_implicit_release ?
172*75d11313STimothy McDaniel 		RTE_EVENT_PORT_CFG_DISABLE_IMPL_REL : 0;
1736d239dd5SPavan Nikhilesh 
17484f4c73fSPavan Nikhilesh 	if (dev_info.max_num_events < config.nb_events_limit)
17584f4c73fSPavan Nikhilesh 		config.nb_events_limit = dev_info.max_num_events;
1766d239dd5SPavan Nikhilesh 	if (dev_info.max_event_port_dequeue_depth <
1776d239dd5SPavan Nikhilesh 			config.nb_event_port_dequeue_depth)
1786d239dd5SPavan Nikhilesh 		config.nb_event_port_dequeue_depth =
1796d239dd5SPavan Nikhilesh 				dev_info.max_event_port_dequeue_depth;
1806d239dd5SPavan Nikhilesh 	if (dev_info.max_event_port_enqueue_depth <
1816d239dd5SPavan Nikhilesh 			config.nb_event_port_enqueue_depth)
1826d239dd5SPavan Nikhilesh 		config.nb_event_port_enqueue_depth =
1836d239dd5SPavan Nikhilesh 				dev_info.max_event_port_enqueue_depth;
1846d239dd5SPavan Nikhilesh 
1856d239dd5SPavan Nikhilesh 	ret = rte_event_dev_configure(dev_id, &config);
1866d239dd5SPavan Nikhilesh 	if (ret < 0) {
1876d239dd5SPavan Nikhilesh 		printf("%d: Error configuring device\n", __LINE__);
1886d239dd5SPavan Nikhilesh 		return -1;
1896d239dd5SPavan Nikhilesh 	}
1906d239dd5SPavan Nikhilesh 
1916d239dd5SPavan Nikhilesh 	/* Q creation - one load balanced per pipeline stage*/
1926d239dd5SPavan Nikhilesh 	printf("  Stages:\n");
1936d239dd5SPavan Nikhilesh 	for (i = 0; i < cdata.num_stages; i++) {
1946d239dd5SPavan Nikhilesh 		if (rte_event_queue_setup(dev_id, i, &wkr_q_conf) < 0) {
1956d239dd5SPavan Nikhilesh 			printf("%d: error creating qid %d\n", __LINE__, i);
1966d239dd5SPavan Nikhilesh 			return -1;
1976d239dd5SPavan Nikhilesh 		}
1986d239dd5SPavan Nikhilesh 		cdata.qid[i] = i;
1996d239dd5SPavan Nikhilesh 		cdata.next_qid[i] = i+1;
2006d239dd5SPavan Nikhilesh 		worker_queues[i].queue_id = i;
2016d239dd5SPavan Nikhilesh 		if (cdata.enable_queue_priorities) {
2026d239dd5SPavan Nikhilesh 			/* calculate priority stepping for each stage, leaving
2036d239dd5SPavan Nikhilesh 			 * headroom of 1 for the SINGLE_LINK TX below
2046d239dd5SPavan Nikhilesh 			 */
2056d239dd5SPavan Nikhilesh 			const uint32_t prio_delta =
2066d239dd5SPavan Nikhilesh 				(RTE_EVENT_DEV_PRIORITY_LOWEST-1) /  nb_queues;
2076d239dd5SPavan Nikhilesh 
2086d239dd5SPavan Nikhilesh 			/* higher priority for queues closer to tx */
2096d239dd5SPavan Nikhilesh 			wkr_q_conf.priority =
2106d239dd5SPavan Nikhilesh 				RTE_EVENT_DEV_PRIORITY_LOWEST - prio_delta * i;
2116d239dd5SPavan Nikhilesh 		}
2126d239dd5SPavan Nikhilesh 
2136d239dd5SPavan Nikhilesh 		const char *type_str = "Atomic";
2146d239dd5SPavan Nikhilesh 		switch (wkr_q_conf.schedule_type) {
2156d239dd5SPavan Nikhilesh 		case RTE_SCHED_TYPE_ORDERED:
2166d239dd5SPavan Nikhilesh 			type_str = "Ordered";
2176d239dd5SPavan Nikhilesh 			break;
2186d239dd5SPavan Nikhilesh 		case RTE_SCHED_TYPE_PARALLEL:
2196d239dd5SPavan Nikhilesh 			type_str = "Parallel";
2206d239dd5SPavan Nikhilesh 			break;
2216d239dd5SPavan Nikhilesh 		}
2226d239dd5SPavan Nikhilesh 		printf("\tStage %d, Type %s\tPriority = %d\n", i, type_str,
2236d239dd5SPavan Nikhilesh 				wkr_q_conf.priority);
2246d239dd5SPavan Nikhilesh 	}
2256d239dd5SPavan Nikhilesh 	printf("\n");
2266d239dd5SPavan Nikhilesh 
2276d239dd5SPavan Nikhilesh 	/* final queue for sending to TX core */
2286d239dd5SPavan Nikhilesh 	if (rte_event_queue_setup(dev_id, i, &tx_q_conf) < 0) {
2296d239dd5SPavan Nikhilesh 		printf("%d: error creating qid %d\n", __LINE__, i);
2306d239dd5SPavan Nikhilesh 		return -1;
2316d239dd5SPavan Nikhilesh 	}
232085edac2SPavan Nikhilesh 	cdata.tx_queue_id = i;
2336d239dd5SPavan Nikhilesh 
23484f4c73fSPavan Nikhilesh 	if (wkr_p_conf.new_event_threshold > config.nb_events_limit)
23584f4c73fSPavan Nikhilesh 		wkr_p_conf.new_event_threshold = config.nb_events_limit;
2366d239dd5SPavan Nikhilesh 	if (wkr_p_conf.dequeue_depth > config.nb_event_port_dequeue_depth)
2376d239dd5SPavan Nikhilesh 		wkr_p_conf.dequeue_depth = config.nb_event_port_dequeue_depth;
2386d239dd5SPavan Nikhilesh 	if (wkr_p_conf.enqueue_depth > config.nb_event_port_enqueue_depth)
2396d239dd5SPavan Nikhilesh 		wkr_p_conf.enqueue_depth = config.nb_event_port_enqueue_depth;
2406d239dd5SPavan Nikhilesh 
2416d239dd5SPavan Nikhilesh 	/* set up one port per worker, linking to all stage queues */
2426d239dd5SPavan Nikhilesh 	for (i = 0; i < cdata.num_workers; i++) {
2436d239dd5SPavan Nikhilesh 		struct worker_data *w = &worker_data[i];
2446d239dd5SPavan Nikhilesh 		w->dev_id = dev_id;
2456d239dd5SPavan Nikhilesh 		if (rte_event_port_setup(dev_id, i, &wkr_p_conf) < 0) {
2466d239dd5SPavan Nikhilesh 			printf("Error setting up port %d\n", i);
2476d239dd5SPavan Nikhilesh 			return -1;
2486d239dd5SPavan Nikhilesh 		}
2496d239dd5SPavan Nikhilesh 
2506d239dd5SPavan Nikhilesh 		uint32_t s;
2516d239dd5SPavan Nikhilesh 		for (s = 0; s < cdata.num_stages; s++) {
2526d239dd5SPavan Nikhilesh 			if (rte_event_port_link(dev_id, i,
2536d239dd5SPavan Nikhilesh 						&worker_queues[s].queue_id,
2546d239dd5SPavan Nikhilesh 						&worker_queues[s].priority,
2556d239dd5SPavan Nikhilesh 						1) != 1) {
2566d239dd5SPavan Nikhilesh 				printf("%d: error creating link for port %d\n",
2576d239dd5SPavan Nikhilesh 						__LINE__, i);
2586d239dd5SPavan Nikhilesh 				return -1;
2596d239dd5SPavan Nikhilesh 			}
2606d239dd5SPavan Nikhilesh 		}
2616d239dd5SPavan Nikhilesh 		w->port_id = i;
2626d239dd5SPavan Nikhilesh 	}
2636d239dd5SPavan Nikhilesh 
2646d239dd5SPavan Nikhilesh 	ret = rte_event_dev_service_id_get(dev_id,
2656d239dd5SPavan Nikhilesh 				&fdata->evdev_service_id);
2666d239dd5SPavan Nikhilesh 	if (ret != -ESRCH && ret != 0) {
2676d239dd5SPavan Nikhilesh 		printf("Error getting the service ID for sw eventdev\n");
2686d239dd5SPavan Nikhilesh 		return -1;
2696d239dd5SPavan Nikhilesh 	}
2706d239dd5SPavan Nikhilesh 	rte_service_runstate_set(fdata->evdev_service_id, 1);
2716d239dd5SPavan Nikhilesh 	rte_service_set_runstate_mapped_check(fdata->evdev_service_id, 0);
2726d239dd5SPavan Nikhilesh 
2736d239dd5SPavan Nikhilesh 	return dev_id;
2746d239dd5SPavan Nikhilesh }
2756d239dd5SPavan Nikhilesh 
2765392ebc0SPavan Nikhilesh /*
2775392ebc0SPavan Nikhilesh  * Initializes a given port using global settings and with the RX buffers
2785392ebc0SPavan Nikhilesh  * coming from the mbuf_pool passed as a parameter.
2795392ebc0SPavan Nikhilesh  */
2805392ebc0SPavan Nikhilesh static inline int
2815392ebc0SPavan Nikhilesh port_init(uint8_t port, struct rte_mempool *mbuf_pool)
2825392ebc0SPavan Nikhilesh {
2835392ebc0SPavan Nikhilesh 	struct rte_eth_rxconf rx_conf;
2845392ebc0SPavan Nikhilesh 	static const struct rte_eth_conf port_conf_default = {
2855392ebc0SPavan Nikhilesh 		.rxmode = {
2865392ebc0SPavan Nikhilesh 			.mq_mode = ETH_MQ_RX_RSS,
2875392ebc0SPavan Nikhilesh 			.max_rx_pkt_len = RTE_ETHER_MAX_LEN,
2885392ebc0SPavan Nikhilesh 		},
2895392ebc0SPavan Nikhilesh 		.rx_adv_conf = {
2905392ebc0SPavan Nikhilesh 			.rss_conf = {
2915392ebc0SPavan Nikhilesh 				.rss_hf = ETH_RSS_IP |
2925392ebc0SPavan Nikhilesh 					  ETH_RSS_TCP |
2935392ebc0SPavan Nikhilesh 					  ETH_RSS_UDP,
2945392ebc0SPavan Nikhilesh 			}
2955392ebc0SPavan Nikhilesh 		}
2965392ebc0SPavan Nikhilesh 	};
2975392ebc0SPavan Nikhilesh 	const uint16_t rx_rings = 1, tx_rings = 1;
2985392ebc0SPavan Nikhilesh 	const uint16_t rx_ring_size = 512, tx_ring_size = 512;
2995392ebc0SPavan Nikhilesh 	struct rte_eth_conf port_conf = port_conf_default;
3005392ebc0SPavan Nikhilesh 	int retval;
3015392ebc0SPavan Nikhilesh 	uint16_t q;
3025392ebc0SPavan Nikhilesh 	struct rte_eth_dev_info dev_info;
3035392ebc0SPavan Nikhilesh 	struct rte_eth_txconf txconf;
3045392ebc0SPavan Nikhilesh 
3055392ebc0SPavan Nikhilesh 	if (!rte_eth_dev_is_valid_port(port))
3065392ebc0SPavan Nikhilesh 		return -1;
3075392ebc0SPavan Nikhilesh 
3085392ebc0SPavan Nikhilesh 	retval = rte_eth_dev_info_get(port, &dev_info);
3095392ebc0SPavan Nikhilesh 	if (retval != 0) {
3105392ebc0SPavan Nikhilesh 		printf("Error during getting device (port %u) info: %s\n",
3115392ebc0SPavan Nikhilesh 				port, strerror(-retval));
3125392ebc0SPavan Nikhilesh 		return retval;
3135392ebc0SPavan Nikhilesh 	}
3145392ebc0SPavan Nikhilesh 
3155392ebc0SPavan Nikhilesh 	if (dev_info.tx_offload_capa & DEV_TX_OFFLOAD_MBUF_FAST_FREE)
3165392ebc0SPavan Nikhilesh 		port_conf.txmode.offloads |=
3175392ebc0SPavan Nikhilesh 			DEV_TX_OFFLOAD_MBUF_FAST_FREE;
3185392ebc0SPavan Nikhilesh 
3194c634d73SPavan Nikhilesh 	if (dev_info.rx_offload_capa & DEV_RX_OFFLOAD_RSS_HASH)
3204c634d73SPavan Nikhilesh 		port_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
3214c634d73SPavan Nikhilesh 
3225392ebc0SPavan Nikhilesh 	rx_conf = dev_info.default_rxconf;
3235392ebc0SPavan Nikhilesh 	rx_conf.offloads = port_conf.rxmode.offloads;
3245392ebc0SPavan Nikhilesh 
3255392ebc0SPavan Nikhilesh 	port_conf.rx_adv_conf.rss_conf.rss_hf &=
3265392ebc0SPavan Nikhilesh 		dev_info.flow_type_rss_offloads;
3275392ebc0SPavan Nikhilesh 	if (port_conf.rx_adv_conf.rss_conf.rss_hf !=
3285392ebc0SPavan Nikhilesh 			port_conf_default.rx_adv_conf.rss_conf.rss_hf) {
3295392ebc0SPavan Nikhilesh 		printf("Port %u modified RSS hash function based on hardware support,"
3305392ebc0SPavan Nikhilesh 			"requested:%#"PRIx64" configured:%#"PRIx64"\n",
3315392ebc0SPavan Nikhilesh 			port,
3325392ebc0SPavan Nikhilesh 			port_conf_default.rx_adv_conf.rss_conf.rss_hf,
3335392ebc0SPavan Nikhilesh 			port_conf.rx_adv_conf.rss_conf.rss_hf);
3345392ebc0SPavan Nikhilesh 	}
3355392ebc0SPavan Nikhilesh 
3365392ebc0SPavan Nikhilesh 	/* Configure the Ethernet device. */
3375392ebc0SPavan Nikhilesh 	retval = rte_eth_dev_configure(port, rx_rings, tx_rings, &port_conf);
3385392ebc0SPavan Nikhilesh 	if (retval != 0)
3395392ebc0SPavan Nikhilesh 		return retval;
3405392ebc0SPavan Nikhilesh 
3415392ebc0SPavan Nikhilesh 	/* Allocate and set up 1 RX queue per Ethernet port. */
3425392ebc0SPavan Nikhilesh 	for (q = 0; q < rx_rings; q++) {
3435392ebc0SPavan Nikhilesh 		retval = rte_eth_rx_queue_setup(port, q, rx_ring_size,
3445392ebc0SPavan Nikhilesh 				rte_eth_dev_socket_id(port), &rx_conf,
3455392ebc0SPavan Nikhilesh 				mbuf_pool);
3465392ebc0SPavan Nikhilesh 		if (retval < 0)
3475392ebc0SPavan Nikhilesh 			return retval;
3485392ebc0SPavan Nikhilesh 	}
3495392ebc0SPavan Nikhilesh 
3505392ebc0SPavan Nikhilesh 	txconf = dev_info.default_txconf;
3515392ebc0SPavan Nikhilesh 	txconf.offloads = port_conf_default.txmode.offloads;
3525392ebc0SPavan Nikhilesh 	/* Allocate and set up 1 TX queue per Ethernet port. */
3535392ebc0SPavan Nikhilesh 	for (q = 0; q < tx_rings; q++) {
3545392ebc0SPavan Nikhilesh 		retval = rte_eth_tx_queue_setup(port, q, tx_ring_size,
3555392ebc0SPavan Nikhilesh 				rte_eth_dev_socket_id(port), &txconf);
3565392ebc0SPavan Nikhilesh 		if (retval < 0)
3575392ebc0SPavan Nikhilesh 			return retval;
3585392ebc0SPavan Nikhilesh 	}
3595392ebc0SPavan Nikhilesh 
3605392ebc0SPavan Nikhilesh 	/* Display the port MAC address. */
3615392ebc0SPavan Nikhilesh 	struct rte_ether_addr addr;
3625392ebc0SPavan Nikhilesh 	retval = rte_eth_macaddr_get(port, &addr);
3635392ebc0SPavan Nikhilesh 	if (retval != 0) {
3645392ebc0SPavan Nikhilesh 		printf("Failed to get MAC address (port %u): %s\n",
3655392ebc0SPavan Nikhilesh 				port, rte_strerror(-retval));
3665392ebc0SPavan Nikhilesh 		return retval;
3675392ebc0SPavan Nikhilesh 	}
3685392ebc0SPavan Nikhilesh 
3695392ebc0SPavan Nikhilesh 	printf("Port %u MAC: %02" PRIx8 " %02" PRIx8 " %02" PRIx8
3705392ebc0SPavan Nikhilesh 			" %02" PRIx8 " %02" PRIx8 " %02" PRIx8 "\n",
3715392ebc0SPavan Nikhilesh 			(unsigned int)port,
3725392ebc0SPavan Nikhilesh 			addr.addr_bytes[0], addr.addr_bytes[1],
3735392ebc0SPavan Nikhilesh 			addr.addr_bytes[2], addr.addr_bytes[3],
3745392ebc0SPavan Nikhilesh 			addr.addr_bytes[4], addr.addr_bytes[5]);
3755392ebc0SPavan Nikhilesh 
3765392ebc0SPavan Nikhilesh 	/* Enable RX in promiscuous mode for the Ethernet device. */
3775392ebc0SPavan Nikhilesh 	retval = rte_eth_promiscuous_enable(port);
3785392ebc0SPavan Nikhilesh 	if (retval != 0)
3795392ebc0SPavan Nikhilesh 		return retval;
3805392ebc0SPavan Nikhilesh 
3815392ebc0SPavan Nikhilesh 	return 0;
3825392ebc0SPavan Nikhilesh }
3835392ebc0SPavan Nikhilesh 
3845392ebc0SPavan Nikhilesh static int
3855392ebc0SPavan Nikhilesh init_ports(uint16_t num_ports)
3865392ebc0SPavan Nikhilesh {
3875392ebc0SPavan Nikhilesh 	uint16_t portid;
3885392ebc0SPavan Nikhilesh 
3895392ebc0SPavan Nikhilesh 	if (!cdata.num_mbuf)
3905392ebc0SPavan Nikhilesh 		cdata.num_mbuf = 16384 * num_ports;
3915392ebc0SPavan Nikhilesh 
3925392ebc0SPavan Nikhilesh 	struct rte_mempool *mp = rte_pktmbuf_pool_create("packet_pool",
3935392ebc0SPavan Nikhilesh 			/* mbufs */ cdata.num_mbuf,
3945392ebc0SPavan Nikhilesh 			/* cache_size */ 512,
3955392ebc0SPavan Nikhilesh 			/* priv_size*/ 0,
3965392ebc0SPavan Nikhilesh 			/* data_room_size */ RTE_MBUF_DEFAULT_BUF_SIZE,
3975392ebc0SPavan Nikhilesh 			rte_socket_id());
3985392ebc0SPavan Nikhilesh 
3995392ebc0SPavan Nikhilesh 	RTE_ETH_FOREACH_DEV(portid)
4005392ebc0SPavan Nikhilesh 		if (port_init(portid, mp) != 0)
4015392ebc0SPavan Nikhilesh 			rte_exit(EXIT_FAILURE, "Cannot init port %"PRIu16 "\n",
4025392ebc0SPavan Nikhilesh 					portid);
4035392ebc0SPavan Nikhilesh 
4045392ebc0SPavan Nikhilesh 	return 0;
4055392ebc0SPavan Nikhilesh }
4065392ebc0SPavan Nikhilesh 
4076d239dd5SPavan Nikhilesh static void
408085edac2SPavan Nikhilesh init_adapters(uint16_t nb_ports)
4096d239dd5SPavan Nikhilesh {
4106d239dd5SPavan Nikhilesh 	int i;
4116d239dd5SPavan Nikhilesh 	int ret;
412085edac2SPavan Nikhilesh 	uint8_t tx_port_id = 0;
4136d239dd5SPavan Nikhilesh 	uint8_t evdev_id = 0;
4146d239dd5SPavan Nikhilesh 	struct rte_event_dev_info dev_info;
4156d239dd5SPavan Nikhilesh 
4166d239dd5SPavan Nikhilesh 	ret = rte_event_dev_info_get(evdev_id, &dev_info);
4176d239dd5SPavan Nikhilesh 
418085edac2SPavan Nikhilesh 	struct rte_event_port_conf adptr_p_conf = {
419085edac2SPavan Nikhilesh 		.dequeue_depth = cdata.worker_cq_depth,
420085edac2SPavan Nikhilesh 		.enqueue_depth = 64,
421085edac2SPavan Nikhilesh 		.new_event_threshold = 4096,
4226d239dd5SPavan Nikhilesh 	};
4236d239dd5SPavan Nikhilesh 
42484f4c73fSPavan Nikhilesh 	if (adptr_p_conf.new_event_threshold > dev_info.max_num_events)
42584f4c73fSPavan Nikhilesh 		adptr_p_conf.new_event_threshold = dev_info.max_num_events;
426085edac2SPavan Nikhilesh 	if (adptr_p_conf.dequeue_depth > dev_info.max_event_port_dequeue_depth)
427085edac2SPavan Nikhilesh 		adptr_p_conf.dequeue_depth =
428085edac2SPavan Nikhilesh 			dev_info.max_event_port_dequeue_depth;
429085edac2SPavan Nikhilesh 	if (adptr_p_conf.enqueue_depth > dev_info.max_event_port_enqueue_depth)
430085edac2SPavan Nikhilesh 		adptr_p_conf.enqueue_depth =
431085edac2SPavan Nikhilesh 			dev_info.max_event_port_enqueue_depth;
4326d239dd5SPavan Nikhilesh 
4335392ebc0SPavan Nikhilesh 	init_ports(nb_ports);
4346d239dd5SPavan Nikhilesh 	/* Create one adapter for all the ethernet ports. */
4356d239dd5SPavan Nikhilesh 	ret = rte_event_eth_rx_adapter_create(cdata.rx_adapter_id, evdev_id,
436085edac2SPavan Nikhilesh 			&adptr_p_conf);
4376d239dd5SPavan Nikhilesh 	if (ret)
4386d239dd5SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "failed to create rx adapter[%d]",
4396d239dd5SPavan Nikhilesh 				cdata.rx_adapter_id);
4406d239dd5SPavan Nikhilesh 
441085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_create(cdata.tx_adapter_id, evdev_id,
442085edac2SPavan Nikhilesh 			&adptr_p_conf);
443085edac2SPavan Nikhilesh 	if (ret)
444085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "failed to create tx adapter[%d]",
445085edac2SPavan Nikhilesh 				cdata.tx_adapter_id);
446085edac2SPavan Nikhilesh 
44778548220SThomas Monjalon 	struct rte_event_eth_rx_adapter_queue_conf queue_conf;
44878548220SThomas Monjalon 	memset(&queue_conf, 0, sizeof(queue_conf));
44978548220SThomas Monjalon 	queue_conf.ev.sched_type = cdata.queue_type;
45078548220SThomas Monjalon 	queue_conf.ev.queue_id = cdata.qid[0];
4516d239dd5SPavan Nikhilesh 
4526d239dd5SPavan Nikhilesh 	for (i = 0; i < nb_ports; i++) {
4536d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_queue_add(cdata.rx_adapter_id, i,
4546d239dd5SPavan Nikhilesh 				-1, &queue_conf);
4556d239dd5SPavan Nikhilesh 		if (ret)
4566d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
4576d239dd5SPavan Nikhilesh 					"Failed to add queues to Rx adapter");
458085edac2SPavan Nikhilesh 
459085edac2SPavan Nikhilesh 		ret = rte_event_eth_tx_adapter_queue_add(cdata.tx_adapter_id, i,
460085edac2SPavan Nikhilesh 				-1);
461085edac2SPavan Nikhilesh 		if (ret)
462085edac2SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
463085edac2SPavan Nikhilesh 					"Failed to add queues to Tx adapter");
4646d239dd5SPavan Nikhilesh 	}
4656d239dd5SPavan Nikhilesh 
466085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_event_port_get(cdata.tx_adapter_id,
467085edac2SPavan Nikhilesh 			&tx_port_id);
468085edac2SPavan Nikhilesh 	if (ret)
469085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
470085edac2SPavan Nikhilesh 				"Failed to get Tx adapter port id");
471085edac2SPavan Nikhilesh 	ret = rte_event_port_link(evdev_id, tx_port_id, &cdata.tx_queue_id,
472085edac2SPavan Nikhilesh 			NULL, 1);
473085edac2SPavan Nikhilesh 	if (ret != 1)
474085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
475085edac2SPavan Nikhilesh 				"Unable to link Tx adapter port to Tx queue");
476085edac2SPavan Nikhilesh 
4776d239dd5SPavan Nikhilesh 	ret = rte_event_eth_rx_adapter_service_id_get(cdata.rx_adapter_id,
4786d239dd5SPavan Nikhilesh 				&fdata->rxadptr_service_id);
4796d239dd5SPavan Nikhilesh 	if (ret != -ESRCH && ret != 0) {
4806d239dd5SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
481085edac2SPavan Nikhilesh 			"Error getting the service ID for Rx adapter\n");
4826d239dd5SPavan Nikhilesh 	}
4836d239dd5SPavan Nikhilesh 	rte_service_runstate_set(fdata->rxadptr_service_id, 1);
4846d239dd5SPavan Nikhilesh 	rte_service_set_runstate_mapped_check(fdata->rxadptr_service_id, 0);
4856d239dd5SPavan Nikhilesh 
486085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_service_id_get(cdata.tx_adapter_id,
487085edac2SPavan Nikhilesh 				&fdata->txadptr_service_id);
488085edac2SPavan Nikhilesh 	if (ret != -ESRCH && ret != 0) {
489085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
490085edac2SPavan Nikhilesh 			"Error getting the service ID for Tx adapter\n");
491085edac2SPavan Nikhilesh 	}
492085edac2SPavan Nikhilesh 	rte_service_runstate_set(fdata->txadptr_service_id, 1);
493085edac2SPavan Nikhilesh 	rte_service_set_runstate_mapped_check(fdata->txadptr_service_id, 0);
494085edac2SPavan Nikhilesh 
4956d239dd5SPavan Nikhilesh 	ret = rte_event_eth_rx_adapter_start(cdata.rx_adapter_id);
4966d239dd5SPavan Nikhilesh 	if (ret)
4976d239dd5SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "Rx adapter[%d] start failed",
4986d239dd5SPavan Nikhilesh 				cdata.rx_adapter_id);
499085edac2SPavan Nikhilesh 
500085edac2SPavan Nikhilesh 	ret = rte_event_eth_tx_adapter_start(cdata.tx_adapter_id);
501085edac2SPavan Nikhilesh 	if (ret)
502085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "Tx adapter[%d] start failed",
503085edac2SPavan Nikhilesh 				cdata.tx_adapter_id);
504085edac2SPavan Nikhilesh 
505085edac2SPavan Nikhilesh 	if (rte_event_dev_start(evdev_id) < 0)
506085edac2SPavan Nikhilesh 		rte_exit(EXIT_FAILURE, "Error starting eventdev");
5076d239dd5SPavan Nikhilesh }
5086d239dd5SPavan Nikhilesh 
5096d239dd5SPavan Nikhilesh static void
5106d239dd5SPavan Nikhilesh generic_opt_check(void)
5116d239dd5SPavan Nikhilesh {
5126d239dd5SPavan Nikhilesh 	int i;
5136d239dd5SPavan Nikhilesh 	int ret;
5146d239dd5SPavan Nikhilesh 	uint32_t cap = 0;
5156d239dd5SPavan Nikhilesh 	uint8_t rx_needed = 0;
516085edac2SPavan Nikhilesh 	uint8_t sched_needed = 0;
5176d239dd5SPavan Nikhilesh 	struct rte_event_dev_info eventdev_info;
5186d239dd5SPavan Nikhilesh 
5196d239dd5SPavan Nikhilesh 	memset(&eventdev_info, 0, sizeof(struct rte_event_dev_info));
5206d239dd5SPavan Nikhilesh 	rte_event_dev_info_get(0, &eventdev_info);
5216d239dd5SPavan Nikhilesh 
5226d239dd5SPavan Nikhilesh 	if (cdata.all_type_queues && !(eventdev_info.event_dev_cap &
5236d239dd5SPavan Nikhilesh 				RTE_EVENT_DEV_CAP_QUEUE_ALL_TYPES))
5246d239dd5SPavan Nikhilesh 		rte_exit(EXIT_FAILURE,
5256d239dd5SPavan Nikhilesh 				"Event dev doesn't support all type queues\n");
526085edac2SPavan Nikhilesh 	sched_needed = !(eventdev_info.event_dev_cap &
527085edac2SPavan Nikhilesh 		RTE_EVENT_DEV_CAP_DISTRIBUTED_SCHED);
5286d239dd5SPavan Nikhilesh 
5298728ccf3SThomas Monjalon 	RTE_ETH_FOREACH_DEV(i) {
5306d239dd5SPavan Nikhilesh 		ret = rte_event_eth_rx_adapter_caps_get(0, i, &cap);
5316d239dd5SPavan Nikhilesh 		if (ret)
5326d239dd5SPavan Nikhilesh 			rte_exit(EXIT_FAILURE,
5336d239dd5SPavan Nikhilesh 				"failed to get event rx adapter capabilities");
5346d239dd5SPavan Nikhilesh 		rx_needed |=
5356d239dd5SPavan Nikhilesh 			!(cap & RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT);
5366d239dd5SPavan Nikhilesh 	}
5376d239dd5SPavan Nikhilesh 
5386d239dd5SPavan Nikhilesh 	if (cdata.worker_lcore_mask == 0 ||
5396d239dd5SPavan Nikhilesh 			(rx_needed && cdata.rx_lcore_mask == 0) ||
540085edac2SPavan Nikhilesh 			(cdata.tx_lcore_mask == 0) ||
541085edac2SPavan Nikhilesh 			(sched_needed && cdata.sched_lcore_mask == 0)) {
5426d239dd5SPavan Nikhilesh 		printf("Core part of pipeline was not assigned any cores. "
5436d239dd5SPavan Nikhilesh 			"This will stall the pipeline, please check core masks "
5446d239dd5SPavan Nikhilesh 			"(use -h for details on setting core masks):\n"
5456d239dd5SPavan Nikhilesh 			"\trx: %"PRIu64"\n\ttx: %"PRIu64"\n\tsched: %"PRIu64
5466d239dd5SPavan Nikhilesh 			"\n\tworkers: %"PRIu64"\n",
5476d239dd5SPavan Nikhilesh 			cdata.rx_lcore_mask, cdata.tx_lcore_mask,
5486d239dd5SPavan Nikhilesh 			cdata.sched_lcore_mask,
5496d239dd5SPavan Nikhilesh 			cdata.worker_lcore_mask);
5506d239dd5SPavan Nikhilesh 		rte_exit(-1, "Fix core masks\n");
5516d239dd5SPavan Nikhilesh 	}
5526d239dd5SPavan Nikhilesh 
553085edac2SPavan Nikhilesh 	if (!sched_needed)
5546d239dd5SPavan Nikhilesh 		memset(fdata->sched_core, 0,
5556d239dd5SPavan Nikhilesh 				sizeof(unsigned int) * MAX_NUM_CORE);
556085edac2SPavan Nikhilesh 	if (!rx_needed)
557085edac2SPavan Nikhilesh 		memset(fdata->rx_core, 0,
558085edac2SPavan Nikhilesh 				sizeof(unsigned int) * MAX_NUM_CORE);
5596d239dd5SPavan Nikhilesh }
5606d239dd5SPavan Nikhilesh 
5616d239dd5SPavan Nikhilesh void
5626d239dd5SPavan Nikhilesh set_worker_generic_setup_data(struct setup_data *caps, bool burst)
5636d239dd5SPavan Nikhilesh {
5646d239dd5SPavan Nikhilesh 	if (burst) {
5656d239dd5SPavan Nikhilesh 		caps->worker = worker_generic_burst;
5666d239dd5SPavan Nikhilesh 	} else {
5676d239dd5SPavan Nikhilesh 		caps->worker = worker_generic;
5686d239dd5SPavan Nikhilesh 	}
5696d239dd5SPavan Nikhilesh 
570085edac2SPavan Nikhilesh 	caps->adptr_setup = init_adapters;
5716d239dd5SPavan Nikhilesh 	caps->scheduler = schedule_devices;
5726d239dd5SPavan Nikhilesh 	caps->evdev_setup = setup_eventdev_generic;
5736d239dd5SPavan Nikhilesh 	caps->check_opt = generic_opt_check;
5746d239dd5SPavan Nikhilesh }
575