15f41b66dSYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause 25f41b66dSYuval Avnery * Copyright 2020 Mellanox Technologies, Ltd 35f41b66dSYuval Avnery */ 45f41b66dSYuval Avnery 55f41b66dSYuval Avnery #include <unistd.h> 630d604bbSMichael Baum #include <strings.h> 730d604bbSMichael Baum #include <stdint.h> 85f41b66dSYuval Avnery #include <sys/mman.h> 95f41b66dSYuval Avnery 105f41b66dSYuval Avnery #include <rte_malloc.h> 115f41b66dSYuval Avnery #include <rte_log.h> 125f41b66dSYuval Avnery #include <rte_errno.h> 135f41b66dSYuval Avnery #include <rte_bus_pci.h> 145f41b66dSYuval Avnery #include <rte_pci.h> 155f41b66dSYuval Avnery #include <rte_regexdev_driver.h> 165f41b66dSYuval Avnery #include <rte_mbuf.h> 175f41b66dSYuval Avnery 185f41b66dSYuval Avnery #include <infiniband/mlx5dv.h> 195f41b66dSYuval Avnery #include <mlx5_glue.h> 205f41b66dSYuval Avnery #include <mlx5_common.h> 215f41b66dSYuval Avnery #include <mlx5_prm.h> 225f41b66dSYuval Avnery 235f41b66dSYuval Avnery #include "mlx5_regex_utils.h" 245f41b66dSYuval Avnery #include "mlx5_rxp.h" 255f41b66dSYuval Avnery #include "mlx5_regex.h" 265f41b66dSYuval Avnery 274d4e245aSYuval Avnery #define MLX5_REGEX_MAX_WQE_INDEX 0xffff 28423719a3SMichael Baum #define MLX5_REGEX_METADATA_SIZE ((size_t)64) 29423719a3SMichael Baum #define MLX5_REGEX_MAX_OUTPUT (((size_t)1) << 11) 304d4e245aSYuval Avnery #define MLX5_REGEX_WQE_CTRL_OFFSET 12 315f41b66dSYuval Avnery #define MLX5_REGEX_WQE_METADATA_OFFSET 16 325f41b66dSYuval Avnery #define MLX5_REGEX_WQE_GATHER_OFFSET 32 335f41b66dSYuval Avnery #define MLX5_REGEX_WQE_SCATTER_OFFSET 48 340db041e7SYuval Avnery #define MLX5_REGEX_METADATA_OFF 32 35330a70b7SSuanming Mou #define MLX5_REGEX_UMR_WQE_SIZE 192 36330a70b7SSuanming Mou /* The maximum KLMs can be added to one UMR indirect mkey. */ 37330a70b7SSuanming Mou #define MLX5_REGEX_MAX_KLM_NUM 128 38330a70b7SSuanming Mou /* The KLM array size for one job. */ 39330a70b7SSuanming Mou #define MLX5_REGEX_KLMS_SIZE \ 40330a70b7SSuanming Mou ((MLX5_REGEX_MAX_KLM_NUM) * sizeof(struct mlx5_klm)) 41330a70b7SSuanming Mou /* In WQE set mode, the pi should be quarter of the MLX5_REGEX_MAX_WQE_INDEX. */ 4227003260SRaja Zidane #define MLX5_REGEX_UMR_QP_PI_IDX(pi, ops) \ 43330a70b7SSuanming Mou (((pi) + (ops)) & (MLX5_REGEX_MAX_WQE_INDEX >> 2)) 445f41b66dSYuval Avnery 455f41b66dSYuval Avnery static inline uint32_t 4627003260SRaja Zidane qp_size_get(struct mlx5_regex_hw_qp *qp) 475f41b66dSYuval Avnery { 4827003260SRaja Zidane return (1U << qp->log_nb_desc); 495f41b66dSYuval Avnery } 505f41b66dSYuval Avnery 510db041e7SYuval Avnery static inline uint32_t 520db041e7SYuval Avnery cq_size_get(struct mlx5_regex_cq *cq) 530db041e7SYuval Avnery { 540db041e7SYuval Avnery return (1U << cq->log_nb_desc); 550db041e7SYuval Avnery } 560db041e7SYuval Avnery 575f41b66dSYuval Avnery struct mlx5_regex_job { 585f41b66dSYuval Avnery uint64_t user_id; 595f41b66dSYuval Avnery volatile uint8_t *output; 605f41b66dSYuval Avnery volatile uint8_t *metadata; 61330a70b7SSuanming Mou struct mlx5_klm *imkey_array; /* Indirect mkey's KLM array. */ 62330a70b7SSuanming Mou struct mlx5_devx_obj *imkey; /* UMR WQE's indirect meky. */ 635f41b66dSYuval Avnery } __rte_cached_aligned; 645f41b66dSYuval Avnery 655f41b66dSYuval Avnery static inline void 665f41b66dSYuval Avnery set_data_seg(struct mlx5_wqe_data_seg *seg, 675f41b66dSYuval Avnery uint32_t length, uint32_t lkey, 685f41b66dSYuval Avnery uintptr_t address) 695f41b66dSYuval Avnery { 705f41b66dSYuval Avnery seg->byte_count = rte_cpu_to_be_32(length); 715f41b66dSYuval Avnery seg->lkey = rte_cpu_to_be_32(lkey); 725f41b66dSYuval Avnery seg->addr = rte_cpu_to_be_64(address); 735f41b66dSYuval Avnery } 745f41b66dSYuval Avnery 755f41b66dSYuval Avnery static inline void 765f41b66dSYuval Avnery set_metadata_seg(struct mlx5_wqe_metadata_seg *seg, 775f41b66dSYuval Avnery uint32_t mmo_control_31_0, uint32_t lkey, 785f41b66dSYuval Avnery uintptr_t address) 795f41b66dSYuval Avnery { 805f41b66dSYuval Avnery seg->mmo_control_31_0 = htobe32(mmo_control_31_0); 815f41b66dSYuval Avnery seg->lkey = rte_cpu_to_be_32(lkey); 825f41b66dSYuval Avnery seg->addr = rte_cpu_to_be_64(address); 835f41b66dSYuval Avnery } 845f41b66dSYuval Avnery 854d4e245aSYuval Avnery static inline void 864d4e245aSYuval Avnery set_regex_ctrl_seg(void *seg, uint8_t le, uint16_t subset_id0, 874d4e245aSYuval Avnery uint16_t subset_id1, uint16_t subset_id2, 884d4e245aSYuval Avnery uint16_t subset_id3, uint8_t ctrl) 894d4e245aSYuval Avnery { 904d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, le, le); 914d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, ctrl, ctrl); 924d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_0, subset_id0); 934d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_1, subset_id1); 944d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_2, subset_id2); 954d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_3, subset_id3); 964d4e245aSYuval Avnery } 974d4e245aSYuval Avnery 984d4e245aSYuval Avnery static inline void 994d4e245aSYuval Avnery set_wqe_ctrl_seg(struct mlx5_wqe_ctrl_seg *seg, uint16_t pi, uint8_t opcode, 1004d4e245aSYuval Avnery uint8_t opmod, uint32_t qp_num, uint8_t fm_ce_se, uint8_t ds, 1014d4e245aSYuval Avnery uint8_t signature, uint32_t imm) 1024d4e245aSYuval Avnery { 1034d4e245aSYuval Avnery seg->opmod_idx_opcode = rte_cpu_to_be_32(((uint32_t)opmod << 24) | 1044d4e245aSYuval Avnery ((uint32_t)pi << 8) | 1054d4e245aSYuval Avnery opcode); 1064d4e245aSYuval Avnery seg->qpn_ds = rte_cpu_to_be_32((qp_num << 8) | ds); 1074d4e245aSYuval Avnery seg->fm_ce_se = fm_ce_se; 1084d4e245aSYuval Avnery seg->signature = signature; 1094d4e245aSYuval Avnery seg->imm = imm; 1104d4e245aSYuval Avnery } 1114d4e245aSYuval Avnery 11229ca3215SMichael Baum /** 11329ca3215SMichael Baum * Query LKey from a packet buffer for QP. If not found, add the mempool. 11429ca3215SMichael Baum * 11529ca3215SMichael Baum * @param priv 11629ca3215SMichael Baum * Pointer to the priv object. 11729ca3215SMichael Baum * @param mr_ctrl 11829ca3215SMichael Baum * Pointer to per-queue MR control structure. 11929ca3215SMichael Baum * @param mbuf 12029ca3215SMichael Baum * Pointer to source mbuf, to search in. 12129ca3215SMichael Baum * 12229ca3215SMichael Baum * @return 12329ca3215SMichael Baum * Searched LKey on success, UINT32_MAX on no match. 12429ca3215SMichael Baum */ 12529ca3215SMichael Baum static inline uint32_t 12629ca3215SMichael Baum mlx5_regex_addr2mr(struct mlx5_regex_priv *priv, struct mlx5_mr_ctrl *mr_ctrl, 12729ca3215SMichael Baum struct rte_mbuf *mbuf) 12829ca3215SMichael Baum { 12929ca3215SMichael Baum uintptr_t addr = rte_pktmbuf_mtod(mbuf, uintptr_t); 13029ca3215SMichael Baum uint32_t lkey; 13129ca3215SMichael Baum 13229ca3215SMichael Baum /* Check generation bit to see if there's any change on existing MRs. */ 13329ca3215SMichael Baum if (unlikely(*mr_ctrl->dev_gen_ptr != mr_ctrl->cur_gen)) 13429ca3215SMichael Baum mlx5_mr_flush_local_cache(mr_ctrl); 13529ca3215SMichael Baum /* Linear search on MR cache array. */ 13629ca3215SMichael Baum lkey = mlx5_mr_lookup_lkey(mr_ctrl->cache, &mr_ctrl->mru, 13729ca3215SMichael Baum MLX5_MR_CACHE_N, addr); 13829ca3215SMichael Baum if (likely(lkey != UINT32_MAX)) 13929ca3215SMichael Baum return lkey; 14029ca3215SMichael Baum /* Take slower bottom-half on miss. */ 141*e35ccf24SMichael Baum return mlx5_mr_addr2mr_bh(priv->cdev->pd, 0, &priv->mr_scache, mr_ctrl, 142*e35ccf24SMichael Baum addr, !!(mbuf->ol_flags & EXT_ATTACHED_MBUF)); 14329ca3215SMichael Baum } 14429ca3215SMichael Baum 14529ca3215SMichael Baum 1464d4e245aSYuval Avnery static inline void 14727003260SRaja Zidane __prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp_obj, 148330a70b7SSuanming Mou struct rte_regex_ops *op, struct mlx5_regex_job *job, 149330a70b7SSuanming Mou size_t pi, struct mlx5_klm *klm) 1504d4e245aSYuval Avnery { 15127003260SRaja Zidane size_t wqe_offset = (pi & (qp_size_get(qp_obj) - 1)) * 152330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) + 153330a70b7SSuanming Mou (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0); 1542cace110SOri Kam uint16_t group0 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F ? 1552cace110SOri Kam op->group_id0 : 0; 1562cace110SOri Kam uint16_t group1 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F ? 1572cace110SOri Kam op->group_id1 : 0; 1582cace110SOri Kam uint16_t group2 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F ? 1592cace110SOri Kam op->group_id2 : 0; 1602cace110SOri Kam uint16_t group3 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F ? 1612cace110SOri Kam op->group_id3 : 0; 16288e2a46dSOri Kam uint8_t control = op->req_flags & 16388e2a46dSOri Kam RTE_REGEX_OPS_REQ_MATCH_HIGH_PRIORITY_F ? 1 : 0; 164cda883bbSYuval Avnery 1652cace110SOri Kam /* For backward compatibility. */ 1662cace110SOri Kam if (!(op->req_flags & (RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F | 1672cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F | 1682cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F | 1692cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F))) 1702cace110SOri Kam group0 = op->group_id0; 17127003260SRaja Zidane uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes + wqe_offset; 1724d4e245aSYuval Avnery int ds = 4; /* ctrl + meta + input + output */ 1734d4e245aSYuval Avnery 174330a70b7SSuanming Mou set_wqe_ctrl_seg((struct mlx5_wqe_ctrl_seg *)wqe, 175330a70b7SSuanming Mou (priv->has_umr ? (pi * 4 + 3) : pi), 1769de7b160SMichael Baum MLX5_OPCODE_MMO, MLX5_OPC_MOD_MMO_REGEX, 17727003260SRaja Zidane qp_obj->qp_obj.qp->id, 0, ds, 0, 0); 1782cace110SOri Kam set_regex_ctrl_seg(wqe + 12, 0, group0, group1, group2, group3, 17988e2a46dSOri Kam control); 1804d4e245aSYuval Avnery struct mlx5_wqe_data_seg *input_seg = 1814d4e245aSYuval Avnery (struct mlx5_wqe_data_seg *)(wqe + 1824d4e245aSYuval Avnery MLX5_REGEX_WQE_GATHER_OFFSET); 183330a70b7SSuanming Mou input_seg->byte_count = rte_cpu_to_be_32(klm->byte_count); 184330a70b7SSuanming Mou input_seg->addr = rte_cpu_to_be_64(klm->address); 185330a70b7SSuanming Mou input_seg->lkey = klm->mkey; 1864d4e245aSYuval Avnery job->user_id = op->user_id; 187330a70b7SSuanming Mou } 188330a70b7SSuanming Mou 189330a70b7SSuanming Mou static inline void 190330a70b7SSuanming Mou prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 19127003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops *op, 192330a70b7SSuanming Mou struct mlx5_regex_job *job) 193330a70b7SSuanming Mou { 194330a70b7SSuanming Mou struct mlx5_klm klm; 195330a70b7SSuanming Mou 196330a70b7SSuanming Mou klm.byte_count = rte_pktmbuf_data_len(op->mbuf); 19729ca3215SMichael Baum klm.mkey = mlx5_regex_addr2mr(priv, &qp->mr_ctrl, op->mbuf); 198330a70b7SSuanming Mou klm.address = rte_pktmbuf_mtod(op->mbuf, uintptr_t); 19927003260SRaja Zidane __prep_one(priv, qp_obj, op, job, qp_obj->pi, &klm); 20027003260SRaja Zidane qp_obj->db_pi = qp_obj->pi; 20127003260SRaja Zidane qp_obj->pi = (qp_obj->pi + 1) & MLX5_REGEX_MAX_WQE_INDEX; 2024d4e245aSYuval Avnery } 2034d4e245aSYuval Avnery 2044d4e245aSYuval Avnery static inline void 20527003260SRaja Zidane send_doorbell(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp_obj) 2064d4e245aSYuval Avnery { 207330a70b7SSuanming Mou struct mlx5dv_devx_uar *uar = priv->uar; 20827003260SRaja Zidane size_t wqe_offset = (qp_obj->db_pi & (qp_size_get(qp_obj) - 1)) * 209330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) + 210330a70b7SSuanming Mou (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0); 21127003260SRaja Zidane uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes + wqe_offset; 212330a70b7SSuanming Mou /* Or the fm_ce_se instead of set, avoid the fence be cleared. */ 213330a70b7SSuanming Mou ((struct mlx5_wqe_ctrl_seg *)wqe)->fm_ce_se |= MLX5_WQE_CTRL_CQ_UPDATE; 2144d4e245aSYuval Avnery uint64_t *doorbell_addr = 2154d4e245aSYuval Avnery (uint64_t *)((uint8_t *)uar->base_addr + 0x800); 216f0f5d844SPhil Yang rte_io_wmb(); 21727003260SRaja Zidane qp_obj->qp_obj.db_rec[MLX5_SND_DBR] = rte_cpu_to_be_32((priv->has_umr ? 21827003260SRaja Zidane (qp_obj->db_pi * 4 + 3) : qp_obj->db_pi) 21927003260SRaja Zidane & MLX5_REGEX_MAX_WQE_INDEX); 2204d4e245aSYuval Avnery rte_wmb(); 2214d4e245aSYuval Avnery *doorbell_addr = *(volatile uint64_t *)wqe; 2224d4e245aSYuval Avnery rte_wmb(); 2234d4e245aSYuval Avnery } 2244d4e245aSYuval Avnery 2254d4e245aSYuval Avnery static inline int 22627003260SRaja Zidane get_free(struct mlx5_regex_hw_qp *qp, uint8_t has_umr) { 22727003260SRaja Zidane return (qp_size_get(qp) - ((qp->pi - qp->ci) & 228330a70b7SSuanming Mou (has_umr ? (MLX5_REGEX_MAX_WQE_INDEX >> 2) : 229330a70b7SSuanming Mou MLX5_REGEX_MAX_WQE_INDEX))); 2304d4e245aSYuval Avnery } 2314d4e245aSYuval Avnery 2324d4e245aSYuval Avnery static inline uint32_t 23327003260SRaja Zidane job_id_get(uint32_t qid, size_t qp_size, size_t index) { 23427003260SRaja Zidane return qid * qp_size + (index & (qp_size - 1)); 2354d4e245aSYuval Avnery } 2364d4e245aSYuval Avnery 237330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY 238330a70b7SSuanming Mou static inline int 239330a70b7SSuanming Mou mkey_klm_available(struct mlx5_klm *klm, uint32_t pos, uint32_t new) 240330a70b7SSuanming Mou { 241330a70b7SSuanming Mou return (klm && ((pos + new) <= MLX5_REGEX_MAX_KLM_NUM)); 242330a70b7SSuanming Mou } 243330a70b7SSuanming Mou 244330a70b7SSuanming Mou static inline void 24527003260SRaja Zidane complete_umr_wqe(struct mlx5_regex_qp *qp, struct mlx5_regex_hw_qp *qp_obj, 246330a70b7SSuanming Mou struct mlx5_regex_job *mkey_job, 247330a70b7SSuanming Mou size_t umr_index, uint32_t klm_size, uint32_t total_len) 248330a70b7SSuanming Mou { 24927003260SRaja Zidane size_t wqe_offset = (umr_index & (qp_size_get(qp_obj) - 1)) * 250330a70b7SSuanming Mou (MLX5_SEND_WQE_BB * 4); 251330a70b7SSuanming Mou struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *) 25227003260SRaja Zidane (uintptr_t)qp_obj->qp_obj.wqes + wqe_offset); 253330a70b7SSuanming Mou struct mlx5_wqe_umr_ctrl_seg *ucseg = 254330a70b7SSuanming Mou (struct mlx5_wqe_umr_ctrl_seg *)(wqe + 1); 255330a70b7SSuanming Mou struct mlx5_wqe_mkey_context_seg *mkc = 256330a70b7SSuanming Mou (struct mlx5_wqe_mkey_context_seg *)(ucseg + 1); 257330a70b7SSuanming Mou struct mlx5_klm *iklm = (struct mlx5_klm *)(mkc + 1); 258330a70b7SSuanming Mou uint16_t klm_align = RTE_ALIGN(klm_size, 4); 259330a70b7SSuanming Mou 260330a70b7SSuanming Mou memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE); 261330a70b7SSuanming Mou /* Set WQE control seg. Non-inline KLM UMR WQE size must be 9 WQE_DS. */ 262330a70b7SSuanming Mou set_wqe_ctrl_seg(wqe, (umr_index * 4), MLX5_OPCODE_UMR, 26327003260SRaja Zidane 0, qp_obj->qp_obj.qp->id, 0, 9, 0, 264330a70b7SSuanming Mou rte_cpu_to_be_32(mkey_job->imkey->id)); 265330a70b7SSuanming Mou /* Set UMR WQE control seg. */ 266330a70b7SSuanming Mou ucseg->mkey_mask |= rte_cpu_to_be_64(MLX5_WQE_UMR_CTRL_MKEY_MASK_LEN | 267330a70b7SSuanming Mou MLX5_WQE_UMR_CTRL_FLAG_TRNSLATION_OFFSET | 268330a70b7SSuanming Mou MLX5_WQE_UMR_CTRL_MKEY_MASK_ACCESS_LOCAL_WRITE); 269330a70b7SSuanming Mou ucseg->klm_octowords = rte_cpu_to_be_16(klm_align); 270330a70b7SSuanming Mou /* Set mkey context seg. */ 271330a70b7SSuanming Mou mkc->len = rte_cpu_to_be_64(total_len); 272330a70b7SSuanming Mou mkc->qpn_mkey = rte_cpu_to_be_32(0xffffff00 | 273330a70b7SSuanming Mou (mkey_job->imkey->id & 0xff)); 274330a70b7SSuanming Mou /* Set UMR pointer to data seg. */ 275330a70b7SSuanming Mou iklm->address = rte_cpu_to_be_64 276330a70b7SSuanming Mou ((uintptr_t)((char *)mkey_job->imkey_array)); 277330a70b7SSuanming Mou iklm->mkey = rte_cpu_to_be_32(qp->imkey_addr->lkey); 278330a70b7SSuanming Mou iklm->byte_count = rte_cpu_to_be_32(klm_align); 279330a70b7SSuanming Mou /* Clear the padding memory. */ 280330a70b7SSuanming Mou memset((uint8_t *)&mkey_job->imkey_array[klm_size], 0, 281330a70b7SSuanming Mou sizeof(struct mlx5_klm) * (klm_align - klm_size)); 282330a70b7SSuanming Mou 283330a70b7SSuanming Mou /* Add the following RegEx WQE with fence. */ 284330a70b7SSuanming Mou wqe = (struct mlx5_wqe_ctrl_seg *) 285330a70b7SSuanming Mou (((uint8_t *)wqe) + MLX5_REGEX_UMR_WQE_SIZE); 286330a70b7SSuanming Mou wqe->fm_ce_se |= MLX5_WQE_CTRL_INITIATOR_SMALL_FENCE; 287330a70b7SSuanming Mou } 288330a70b7SSuanming Mou 289330a70b7SSuanming Mou static inline void 29027003260SRaja Zidane prep_nop_regex_wqe_set(struct mlx5_regex_priv *priv, 29127003260SRaja Zidane struct mlx5_regex_hw_qp *qp, struct rte_regex_ops *op, 29227003260SRaja Zidane struct mlx5_regex_job *job, size_t pi, struct mlx5_klm *klm) 293330a70b7SSuanming Mou { 29427003260SRaja Zidane size_t wqe_offset = (pi & (qp_size_get(qp) - 1)) * 295330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << 2); 296330a70b7SSuanming Mou struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *) 29727003260SRaja Zidane (uintptr_t)qp->qp_obj.wqes + wqe_offset); 298330a70b7SSuanming Mou 299330a70b7SSuanming Mou /* Clear the WQE memory used as UMR WQE previously. */ 300330a70b7SSuanming Mou if ((rte_be_to_cpu_32(wqe->opmod_idx_opcode) & 0xff) != MLX5_OPCODE_NOP) 301330a70b7SSuanming Mou memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE); 302330a70b7SSuanming Mou /* UMR WQE size is 9 DS, align nop WQE to 3 WQEBBS(12 DS). */ 30327003260SRaja Zidane set_wqe_ctrl_seg(wqe, pi * 4, MLX5_OPCODE_NOP, 0, qp->qp_obj.qp->id, 304330a70b7SSuanming Mou 0, 12, 0, 0); 30527003260SRaja Zidane __prep_one(priv, qp, op, job, pi, klm); 306330a70b7SSuanming Mou } 307330a70b7SSuanming Mou 308330a70b7SSuanming Mou static inline void 309330a70b7SSuanming Mou prep_regex_umr_wqe_set(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 31027003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops **op, 31127003260SRaja Zidane size_t nb_ops) 312330a70b7SSuanming Mou { 313330a70b7SSuanming Mou struct mlx5_regex_job *job = NULL; 31427003260SRaja Zidane size_t hw_qpid = qp_obj->qpn, mkey_job_id = 0; 315330a70b7SSuanming Mou size_t left_ops = nb_ops; 31651d73964SThomas Monjalon uint32_t klm_num = 0; 31751d73964SThomas Monjalon uint32_t len = 0; 318330a70b7SSuanming Mou struct mlx5_klm *mkey_klm = NULL; 319330a70b7SSuanming Mou struct mlx5_klm klm; 320330a70b7SSuanming Mou 321330a70b7SSuanming Mou while (left_ops--) 322330a70b7SSuanming Mou rte_prefetch0(op[left_ops]); 323330a70b7SSuanming Mou left_ops = nb_ops; 324330a70b7SSuanming Mou /* 325330a70b7SSuanming Mou * Build the WQE set by reverse. In case the burst may consume 326330a70b7SSuanming Mou * multiple mkeys, build the WQE set as normal will hard to 327330a70b7SSuanming Mou * address the last mkey index, since we will only know the last 328330a70b7SSuanming Mou * RegEx WQE's index when finishes building. 329330a70b7SSuanming Mou */ 330330a70b7SSuanming Mou while (left_ops--) { 331330a70b7SSuanming Mou struct rte_mbuf *mbuf = op[left_ops]->mbuf; 33227003260SRaja Zidane size_t pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, left_ops); 333330a70b7SSuanming Mou 334330a70b7SSuanming Mou if (mbuf->nb_segs > 1) { 335330a70b7SSuanming Mou size_t scatter_size = 0; 336330a70b7SSuanming Mou 337330a70b7SSuanming Mou if (!mkey_klm_available(mkey_klm, klm_num, 338330a70b7SSuanming Mou mbuf->nb_segs)) { 339330a70b7SSuanming Mou /* 340330a70b7SSuanming Mou * The mkey's KLM is full, create the UMR 341330a70b7SSuanming Mou * WQE in the next WQE set. 342330a70b7SSuanming Mou */ 343330a70b7SSuanming Mou if (mkey_klm) 34427003260SRaja Zidane complete_umr_wqe(qp, qp_obj, 345330a70b7SSuanming Mou &qp->jobs[mkey_job_id], 34627003260SRaja Zidane MLX5_REGEX_UMR_QP_PI_IDX(pi, 1), 347330a70b7SSuanming Mou klm_num, len); 348330a70b7SSuanming Mou /* 349330a70b7SSuanming Mou * Get the indircet mkey and KLM array index 350330a70b7SSuanming Mou * from the last WQE set. 351330a70b7SSuanming Mou */ 35227003260SRaja Zidane mkey_job_id = job_id_get(hw_qpid, 35327003260SRaja Zidane qp_size_get(qp_obj), pi); 354330a70b7SSuanming Mou mkey_klm = qp->jobs[mkey_job_id].imkey_array; 355330a70b7SSuanming Mou klm_num = 0; 356330a70b7SSuanming Mou len = 0; 357330a70b7SSuanming Mou } 358330a70b7SSuanming Mou /* Build RegEx WQE's data segment KLM. */ 359330a70b7SSuanming Mou klm.address = len; 360330a70b7SSuanming Mou klm.mkey = rte_cpu_to_be_32 361330a70b7SSuanming Mou (qp->jobs[mkey_job_id].imkey->id); 362330a70b7SSuanming Mou while (mbuf) { 363330a70b7SSuanming Mou /* Build indirect mkey seg's KLM. */ 36429ca3215SMichael Baum mkey_klm->mkey = mlx5_regex_addr2mr 36529ca3215SMichael Baum (priv, &qp->mr_ctrl, mbuf); 366330a70b7SSuanming Mou mkey_klm->address = rte_cpu_to_be_64 367330a70b7SSuanming Mou (rte_pktmbuf_mtod(mbuf, uintptr_t)); 368330a70b7SSuanming Mou mkey_klm->byte_count = rte_cpu_to_be_32 369330a70b7SSuanming Mou (rte_pktmbuf_data_len(mbuf)); 370330a70b7SSuanming Mou /* 371330a70b7SSuanming Mou * Save the mbuf's total size for RegEx data 372330a70b7SSuanming Mou * segment. 373330a70b7SSuanming Mou */ 374330a70b7SSuanming Mou scatter_size += rte_pktmbuf_data_len(mbuf); 375330a70b7SSuanming Mou mkey_klm++; 376330a70b7SSuanming Mou klm_num++; 377330a70b7SSuanming Mou mbuf = mbuf->next; 378330a70b7SSuanming Mou } 379330a70b7SSuanming Mou len += scatter_size; 380330a70b7SSuanming Mou klm.byte_count = scatter_size; 381330a70b7SSuanming Mou } else { 382330a70b7SSuanming Mou /* The single mubf case. Build the KLM directly. */ 38329ca3215SMichael Baum klm.mkey = mlx5_regex_addr2mr(priv, &qp->mr_ctrl, mbuf); 384330a70b7SSuanming Mou klm.address = rte_pktmbuf_mtod(mbuf, uintptr_t); 385330a70b7SSuanming Mou klm.byte_count = rte_pktmbuf_data_len(mbuf); 386330a70b7SSuanming Mou } 38727003260SRaja Zidane job = &qp->jobs[job_id_get(hw_qpid, qp_size_get(qp_obj), pi)]; 388330a70b7SSuanming Mou /* 389330a70b7SSuanming Mou * Build the nop + RegEx WQE set by default. The fist nop WQE 390330a70b7SSuanming Mou * will be updated later as UMR WQE if scattered mubf exist. 391330a70b7SSuanming Mou */ 39227003260SRaja Zidane prep_nop_regex_wqe_set(priv, qp_obj, op[left_ops], job, pi, 39327003260SRaja Zidane &klm); 394330a70b7SSuanming Mou } 395330a70b7SSuanming Mou /* 396330a70b7SSuanming Mou * Scattered mbuf have been added to the KLM array. Complete the build 397330a70b7SSuanming Mou * of UMR WQE, update the first nop WQE as UMR WQE. 398330a70b7SSuanming Mou */ 399330a70b7SSuanming Mou if (mkey_klm) 40027003260SRaja Zidane complete_umr_wqe(qp, qp_obj, &qp->jobs[mkey_job_id], qp_obj->pi, 401330a70b7SSuanming Mou klm_num, len); 40227003260SRaja Zidane qp_obj->db_pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops - 1); 40327003260SRaja Zidane qp_obj->pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops); 404330a70b7SSuanming Mou } 405330a70b7SSuanming Mou 406330a70b7SSuanming Mou uint16_t 407330a70b7SSuanming Mou mlx5_regexdev_enqueue_gga(struct rte_regexdev *dev, uint16_t qp_id, 408330a70b7SSuanming Mou struct rte_regex_ops **ops, uint16_t nb_ops) 409330a70b7SSuanming Mou { 410330a70b7SSuanming Mou struct mlx5_regex_priv *priv = dev->data->dev_private; 411330a70b7SSuanming Mou struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 41227003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj; 41327003260SRaja Zidane size_t hw_qpid, nb_left = nb_ops, nb_desc; 414330a70b7SSuanming Mou 41527003260SRaja Zidane while ((hw_qpid = ffs(queue->free_qps))) { 41627003260SRaja Zidane hw_qpid--; /* ffs returns 1 for bit 0 */ 41727003260SRaja Zidane qp_obj = &queue->qps[hw_qpid]; 41827003260SRaja Zidane nb_desc = get_free(qp_obj, priv->has_umr); 419330a70b7SSuanming Mou if (nb_desc) { 420330a70b7SSuanming Mou /* The ops be handled can't exceed nb_ops. */ 421330a70b7SSuanming Mou if (nb_desc > nb_left) 422330a70b7SSuanming Mou nb_desc = nb_left; 423330a70b7SSuanming Mou else 42427003260SRaja Zidane queue->free_qps &= ~(1 << hw_qpid); 42527003260SRaja Zidane prep_regex_umr_wqe_set(priv, queue, qp_obj, ops, 42627003260SRaja Zidane nb_desc); 42727003260SRaja Zidane send_doorbell(priv, qp_obj); 428330a70b7SSuanming Mou nb_left -= nb_desc; 429330a70b7SSuanming Mou } 430330a70b7SSuanming Mou if (!nb_left) 431330a70b7SSuanming Mou break; 432330a70b7SSuanming Mou ops += nb_desc; 433330a70b7SSuanming Mou } 434330a70b7SSuanming Mou nb_ops -= nb_left; 435330a70b7SSuanming Mou queue->pi += nb_ops; 436330a70b7SSuanming Mou return nb_ops; 437330a70b7SSuanming Mou } 438330a70b7SSuanming Mou #endif 439330a70b7SSuanming Mou 4404d4e245aSYuval Avnery uint16_t 4414d4e245aSYuval Avnery mlx5_regexdev_enqueue(struct rte_regexdev *dev, uint16_t qp_id, 4424d4e245aSYuval Avnery struct rte_regex_ops **ops, uint16_t nb_ops) 4434d4e245aSYuval Avnery { 4444d4e245aSYuval Avnery struct mlx5_regex_priv *priv = dev->data->dev_private; 4454d4e245aSYuval Avnery struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 44627003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj; 44727003260SRaja Zidane size_t hw_qpid, job_id, i = 0; 4484d4e245aSYuval Avnery 44927003260SRaja Zidane while ((hw_qpid = ffs(queue->free_qps))) { 45027003260SRaja Zidane hw_qpid--; /* ffs returns 1 for bit 0 */ 45127003260SRaja Zidane qp_obj = &queue->qps[hw_qpid]; 45227003260SRaja Zidane while (get_free(qp_obj, priv->has_umr)) { 45327003260SRaja Zidane job_id = job_id_get(hw_qpid, qp_size_get(qp_obj), 45427003260SRaja Zidane qp_obj->pi); 45527003260SRaja Zidane prep_one(priv, queue, qp_obj, ops[i], 45627003260SRaja Zidane &queue->jobs[job_id]); 4574d4e245aSYuval Avnery i++; 4584d4e245aSYuval Avnery if (unlikely(i == nb_ops)) { 45927003260SRaja Zidane send_doorbell(priv, qp_obj); 4604d4e245aSYuval Avnery goto out; 4614d4e245aSYuval Avnery } 4624d4e245aSYuval Avnery } 46327003260SRaja Zidane queue->free_qps &= ~(1 << hw_qpid); 46427003260SRaja Zidane send_doorbell(priv, qp_obj); 4654d4e245aSYuval Avnery } 4664d4e245aSYuval Avnery 4674d4e245aSYuval Avnery out: 4684d4e245aSYuval Avnery queue->pi += i; 4694d4e245aSYuval Avnery return i; 4704d4e245aSYuval Avnery } 4714d4e245aSYuval Avnery 4720db041e7SYuval Avnery #define MLX5_REGEX_RESP_SZ 8 4730db041e7SYuval Avnery 4740db041e7SYuval Avnery static inline void 4750db041e7SYuval Avnery extract_result(struct rte_regex_ops *op, struct mlx5_regex_job *job) 4760db041e7SYuval Avnery { 4779b27a37bSOri Kam size_t j; 4789b27a37bSOri Kam size_t offset; 4799b27a37bSOri Kam uint16_t status; 4809b27a37bSOri Kam 4810db041e7SYuval Avnery op->user_id = job->user_id; 4820db041e7SYuval Avnery op->nb_matches = MLX5_GET_VOLATILE(regexp_metadata, job->metadata + 4830db041e7SYuval Avnery MLX5_REGEX_METADATA_OFF, 4840db041e7SYuval Avnery match_count); 4850db041e7SYuval Avnery op->nb_actual_matches = MLX5_GET_VOLATILE(regexp_metadata, 4860db041e7SYuval Avnery job->metadata + 4870db041e7SYuval Avnery MLX5_REGEX_METADATA_OFF, 4880db041e7SYuval Avnery detected_match_count); 4890db041e7SYuval Avnery for (j = 0; j < op->nb_matches; j++) { 4900db041e7SYuval Avnery offset = MLX5_REGEX_RESP_SZ * j; 4910db041e7SYuval Avnery op->matches[j].rule_id = 4920db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 4930db041e7SYuval Avnery (job->output + offset), rule_id); 4940db041e7SYuval Avnery op->matches[j].start_offset = 4950db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 4960db041e7SYuval Avnery (job->output + offset), start_ptr); 4970db041e7SYuval Avnery op->matches[j].len = 4980db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 4990db041e7SYuval Avnery (job->output + offset), length); 5000db041e7SYuval Avnery } 5019b27a37bSOri Kam status = MLX5_GET_VOLATILE(regexp_metadata, job->metadata + 5029b27a37bSOri Kam MLX5_REGEX_METADATA_OFF, 5039b27a37bSOri Kam status); 5049b27a37bSOri Kam op->rsp_flags = 0; 5059b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_PMI_SOJ) 5069b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_SOJ_F; 5079b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_PMI_EOJ) 5089b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_EOJ_F; 5099b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_LATENCY) 5109b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_SCAN_TIMEOUT_F; 5119b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_MATCH) 5129b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_MATCH_F; 5139b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_PREFIX) 5149b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_PREFIX_F; 5159b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_PRI_THREADS) 5169b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F; 5179b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_SEC_THREADS) 5189b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F; 5190db041e7SYuval Avnery } 5200db041e7SYuval Avnery 5210db041e7SYuval Avnery static inline volatile struct mlx5_cqe * 5220db041e7SYuval Avnery poll_one(struct mlx5_regex_cq *cq) 5230db041e7SYuval Avnery { 5240db041e7SYuval Avnery volatile struct mlx5_cqe *cqe; 5250db041e7SYuval Avnery size_t next_cqe_offset; 5260db041e7SYuval Avnery 5270db041e7SYuval Avnery next_cqe_offset = (cq->ci & (cq_size_get(cq) - 1)); 5283ddf5706SMichael Baum cqe = (volatile struct mlx5_cqe *)(cq->cq_obj.cqes + next_cqe_offset); 529f0f5d844SPhil Yang rte_io_wmb(); 5300db041e7SYuval Avnery 5310db041e7SYuval Avnery int ret = check_cqe(cqe, cq_size_get(cq), cq->ci); 5320db041e7SYuval Avnery 5330db041e7SYuval Avnery if (unlikely(ret == MLX5_CQE_STATUS_ERR)) { 5340db041e7SYuval Avnery DRV_LOG(ERR, "Completion with error on qp 0x%x", 0); 5350db041e7SYuval Avnery return NULL; 5360db041e7SYuval Avnery } 5370db041e7SYuval Avnery 5380db041e7SYuval Avnery if (unlikely(ret != MLX5_CQE_STATUS_SW_OWN)) 5390db041e7SYuval Avnery return NULL; 5400db041e7SYuval Avnery 5410db041e7SYuval Avnery return cqe; 5420db041e7SYuval Avnery } 5430db041e7SYuval Avnery 5440db041e7SYuval Avnery 5450db041e7SYuval Avnery /** 5460db041e7SYuval Avnery * DPDK callback for dequeue. 5470db041e7SYuval Avnery * 5480db041e7SYuval Avnery * @param dev 5490db041e7SYuval Avnery * Pointer to the regex dev structure. 5500db041e7SYuval Avnery * @param qp_id 5510db041e7SYuval Avnery * The queue to enqueue the traffic to. 5520db041e7SYuval Avnery * @param ops 5530db041e7SYuval Avnery * List of regex ops to dequeue. 5540db041e7SYuval Avnery * @param nb_ops 5550db041e7SYuval Avnery * Number of ops in ops parameter. 5560db041e7SYuval Avnery * 5570db041e7SYuval Avnery * @return 5580db041e7SYuval Avnery * Number of packets successfully dequeued (<= pkts_n). 5590db041e7SYuval Avnery */ 5600db041e7SYuval Avnery uint16_t 5610db041e7SYuval Avnery mlx5_regexdev_dequeue(struct rte_regexdev *dev, uint16_t qp_id, 5620db041e7SYuval Avnery struct rte_regex_ops **ops, uint16_t nb_ops) 5630db041e7SYuval Avnery { 5640db041e7SYuval Avnery struct mlx5_regex_priv *priv = dev->data->dev_private; 5650db041e7SYuval Avnery struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 5660db041e7SYuval Avnery struct mlx5_regex_cq *cq = &queue->cq; 5670db041e7SYuval Avnery volatile struct mlx5_cqe *cqe; 5680db041e7SYuval Avnery size_t i = 0; 5690db041e7SYuval Avnery 5700db041e7SYuval Avnery while ((cqe = poll_one(cq))) { 5710db041e7SYuval Avnery uint16_t wq_counter 5720db041e7SYuval Avnery = (rte_be_to_cpu_16(cqe->wqe_counter) + 1) & 5730db041e7SYuval Avnery MLX5_REGEX_MAX_WQE_INDEX; 57427003260SRaja Zidane size_t hw_qpid = cqe->rsvd3[2]; 57527003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid]; 576330a70b7SSuanming Mou 577330a70b7SSuanming Mou /* UMR mode WQE counter move as WQE set(4 WQEBBS).*/ 578330a70b7SSuanming Mou if (priv->has_umr) 579330a70b7SSuanming Mou wq_counter >>= 2; 58027003260SRaja Zidane while (qp_obj->ci != wq_counter) { 5810db041e7SYuval Avnery if (unlikely(i == nb_ops)) { 5820db041e7SYuval Avnery /* Return without updating cq->ci */ 5830db041e7SYuval Avnery goto out; 5840db041e7SYuval Avnery } 58527003260SRaja Zidane uint32_t job_id = job_id_get(hw_qpid, 58627003260SRaja Zidane qp_size_get(qp_obj), qp_obj->ci); 5870db041e7SYuval Avnery extract_result(ops[i], &queue->jobs[job_id]); 58827003260SRaja Zidane qp_obj->ci = (qp_obj->ci + 1) & (priv->has_umr ? 589330a70b7SSuanming Mou (MLX5_REGEX_MAX_WQE_INDEX >> 2) : 590330a70b7SSuanming Mou MLX5_REGEX_MAX_WQE_INDEX); 5910db041e7SYuval Avnery i++; 5920db041e7SYuval Avnery } 5930db041e7SYuval Avnery cq->ci = (cq->ci + 1) & 0xffffff; 5940db041e7SYuval Avnery rte_wmb(); 5953ddf5706SMichael Baum cq->cq_obj.db_rec[0] = rte_cpu_to_be_32(cq->ci); 59627003260SRaja Zidane queue->free_qps |= (1 << hw_qpid); 5970db041e7SYuval Avnery } 5980db041e7SYuval Avnery 5990db041e7SYuval Avnery out: 6000db041e7SYuval Avnery queue->ci += i; 6010db041e7SYuval Avnery return i; 6020db041e7SYuval Avnery } 6030db041e7SYuval Avnery 6045f41b66dSYuval Avnery static void 60527003260SRaja Zidane setup_qps(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *queue) 6065f41b66dSYuval Avnery { 60727003260SRaja Zidane size_t hw_qpid, entry; 6085f41b66dSYuval Avnery uint32_t job_id; 60927003260SRaja Zidane for (hw_qpid = 0; hw_qpid < queue->nb_obj; hw_qpid++) { 61027003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid]; 61127003260SRaja Zidane uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes; 61227003260SRaja Zidane for (entry = 0 ; entry < qp_size_get(qp_obj); entry++) { 61327003260SRaja Zidane job_id = hw_qpid * qp_size_get(qp_obj) + entry; 6145f41b66dSYuval Avnery struct mlx5_regex_job *job = &queue->jobs[job_id]; 6155f41b66dSYuval Avnery 616330a70b7SSuanming Mou /* Fill UMR WQE with NOP in advanced. */ 617330a70b7SSuanming Mou if (priv->has_umr) { 618330a70b7SSuanming Mou set_wqe_ctrl_seg 619330a70b7SSuanming Mou ((struct mlx5_wqe_ctrl_seg *)wqe, 620330a70b7SSuanming Mou entry * 2, MLX5_OPCODE_NOP, 0, 62127003260SRaja Zidane qp_obj->qp_obj.qp->id, 0, 12, 0, 0); 622330a70b7SSuanming Mou wqe += MLX5_REGEX_UMR_WQE_SIZE; 623330a70b7SSuanming Mou } 6245f41b66dSYuval Avnery set_metadata_seg((struct mlx5_wqe_metadata_seg *) 6255f41b66dSYuval Avnery (wqe + MLX5_REGEX_WQE_METADATA_OFFSET), 6265f41b66dSYuval Avnery 0, queue->metadata->lkey, 6275f41b66dSYuval Avnery (uintptr_t)job->metadata); 6285f41b66dSYuval Avnery set_data_seg((struct mlx5_wqe_data_seg *) 6295f41b66dSYuval Avnery (wqe + MLX5_REGEX_WQE_SCATTER_OFFSET), 6305f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT, 6315f41b66dSYuval Avnery queue->outputs->lkey, 6325f41b66dSYuval Avnery (uintptr_t)job->output); 6335f41b66dSYuval Avnery wqe += 64; 6345f41b66dSYuval Avnery } 63527003260SRaja Zidane queue->free_qps |= 1 << hw_qpid; 6365f41b66dSYuval Avnery } 6375f41b66dSYuval Avnery } 6385f41b66dSYuval Avnery 6395f41b66dSYuval Avnery static int 640330a70b7SSuanming Mou setup_buffers(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp) 6415f41b66dSYuval Avnery { 642*e35ccf24SMichael Baum struct ibv_pd *pd = priv->cdev->pd; 6435f41b66dSYuval Avnery uint32_t i; 6445f41b66dSYuval Avnery int err; 6455f41b66dSYuval Avnery 6465f41b66dSYuval Avnery void *ptr = rte_calloc(__func__, qp->nb_desc, 6475f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE, 6485f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE); 6495f41b66dSYuval Avnery if (!ptr) 6505f41b66dSYuval Avnery return -ENOMEM; 6515f41b66dSYuval Avnery 6525f41b66dSYuval Avnery qp->metadata = mlx5_glue->reg_mr(pd, ptr, 6535f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE * qp->nb_desc, 6545f41b66dSYuval Avnery IBV_ACCESS_LOCAL_WRITE); 6555f41b66dSYuval Avnery if (!qp->metadata) { 656cda883bbSYuval Avnery DRV_LOG(ERR, "Failed to register metadata"); 6575f41b66dSYuval Avnery rte_free(ptr); 6585f41b66dSYuval Avnery return -EINVAL; 6595f41b66dSYuval Avnery } 6605f41b66dSYuval Avnery 6615f41b66dSYuval Avnery ptr = rte_calloc(__func__, qp->nb_desc, 6625f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT, 6635f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT); 6645f41b66dSYuval Avnery if (!ptr) { 6655f41b66dSYuval Avnery err = -ENOMEM; 6665f41b66dSYuval Avnery goto err_output; 6675f41b66dSYuval Avnery } 6685f41b66dSYuval Avnery qp->outputs = mlx5_glue->reg_mr(pd, ptr, 6695f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT * qp->nb_desc, 6705f41b66dSYuval Avnery IBV_ACCESS_LOCAL_WRITE); 6715f41b66dSYuval Avnery if (!qp->outputs) { 6725f41b66dSYuval Avnery rte_free(ptr); 673cda883bbSYuval Avnery DRV_LOG(ERR, "Failed to register output"); 6745f41b66dSYuval Avnery err = -EINVAL; 6755f41b66dSYuval Avnery goto err_output; 6765f41b66dSYuval Avnery } 6775f41b66dSYuval Avnery 678330a70b7SSuanming Mou if (priv->has_umr) { 679330a70b7SSuanming Mou ptr = rte_calloc(__func__, qp->nb_desc, MLX5_REGEX_KLMS_SIZE, 680330a70b7SSuanming Mou MLX5_REGEX_KLMS_SIZE); 681330a70b7SSuanming Mou if (!ptr) { 682330a70b7SSuanming Mou err = -ENOMEM; 683330a70b7SSuanming Mou goto err_imkey; 684330a70b7SSuanming Mou } 685330a70b7SSuanming Mou qp->imkey_addr = mlx5_glue->reg_mr(pd, ptr, 686330a70b7SSuanming Mou MLX5_REGEX_KLMS_SIZE * qp->nb_desc, 687330a70b7SSuanming Mou IBV_ACCESS_LOCAL_WRITE); 688330a70b7SSuanming Mou if (!qp->imkey_addr) { 689330a70b7SSuanming Mou rte_free(ptr); 690330a70b7SSuanming Mou DRV_LOG(ERR, "Failed to register output"); 691330a70b7SSuanming Mou err = -EINVAL; 692330a70b7SSuanming Mou goto err_imkey; 693330a70b7SSuanming Mou } 694330a70b7SSuanming Mou } 695330a70b7SSuanming Mou 6965f41b66dSYuval Avnery /* distribute buffers to jobs */ 6975f41b66dSYuval Avnery for (i = 0; i < qp->nb_desc; i++) { 6985f41b66dSYuval Avnery qp->jobs[i].output = 6995f41b66dSYuval Avnery (uint8_t *)qp->outputs->addr + 7005f41b66dSYuval Avnery (i % qp->nb_desc) * MLX5_REGEX_MAX_OUTPUT; 7015f41b66dSYuval Avnery qp->jobs[i].metadata = 7025f41b66dSYuval Avnery (uint8_t *)qp->metadata->addr + 7035f41b66dSYuval Avnery (i % qp->nb_desc) * MLX5_REGEX_METADATA_SIZE; 704330a70b7SSuanming Mou if (qp->imkey_addr) 705330a70b7SSuanming Mou qp->jobs[i].imkey_array = (struct mlx5_klm *) 706330a70b7SSuanming Mou qp->imkey_addr->addr + 707330a70b7SSuanming Mou (i % qp->nb_desc) * MLX5_REGEX_MAX_KLM_NUM; 7085f41b66dSYuval Avnery } 709330a70b7SSuanming Mou 7105f41b66dSYuval Avnery return 0; 7115f41b66dSYuval Avnery 712330a70b7SSuanming Mou err_imkey: 713330a70b7SSuanming Mou ptr = qp->outputs->addr; 714330a70b7SSuanming Mou rte_free(ptr); 715330a70b7SSuanming Mou mlx5_glue->dereg_mr(qp->outputs); 7165f41b66dSYuval Avnery err_output: 7175f41b66dSYuval Avnery ptr = qp->metadata->addr; 7185f41b66dSYuval Avnery rte_free(ptr); 7195f41b66dSYuval Avnery mlx5_glue->dereg_mr(qp->metadata); 7205f41b66dSYuval Avnery return err; 7215f41b66dSYuval Avnery } 7225f41b66dSYuval Avnery 7235f41b66dSYuval Avnery int 7245f41b66dSYuval Avnery mlx5_regexdev_setup_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id) 7255f41b66dSYuval Avnery { 7265f41b66dSYuval Avnery struct mlx5_regex_qp *qp = &priv->qps[qp_id]; 727330a70b7SSuanming Mou struct mlx5_klm klm = { 0 }; 728330a70b7SSuanming Mou struct mlx5_devx_mkey_attr attr = { 729330a70b7SSuanming Mou .klm_array = &klm, 730330a70b7SSuanming Mou .klm_num = 1, 731330a70b7SSuanming Mou .umr_en = 1, 732330a70b7SSuanming Mou }; 733330a70b7SSuanming Mou uint32_t i; 734330a70b7SSuanming Mou int err = 0; 7355f41b66dSYuval Avnery 736cda883bbSYuval Avnery qp->jobs = rte_calloc(__func__, qp->nb_desc, sizeof(*qp->jobs), 64); 7375f41b66dSYuval Avnery if (!qp->jobs) 7385f41b66dSYuval Avnery return -ENOMEM; 739330a70b7SSuanming Mou err = setup_buffers(priv, qp); 74054fa1f6aSYuval Avnery if (err) { 74154fa1f6aSYuval Avnery rte_free(qp->jobs); 7425f41b66dSYuval Avnery return err; 74354fa1f6aSYuval Avnery } 744330a70b7SSuanming Mou 74527003260SRaja Zidane setup_qps(priv, qp); 746330a70b7SSuanming Mou 747330a70b7SSuanming Mou if (priv->has_umr) { 748330a70b7SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 749*e35ccf24SMichael Baum attr.pd = priv->cdev->pdn; 750330a70b7SSuanming Mou #endif 751330a70b7SSuanming Mou for (i = 0; i < qp->nb_desc; i++) { 752330a70b7SSuanming Mou attr.klm_num = MLX5_REGEX_MAX_KLM_NUM; 753330a70b7SSuanming Mou attr.klm_array = qp->jobs[i].imkey_array; 754ca1418ceSMichael Baum qp->jobs[i].imkey = mlx5_devx_cmd_mkey_create 755ca1418ceSMichael Baum (priv->cdev->ctx, &attr); 756330a70b7SSuanming Mou if (!qp->jobs[i].imkey) { 757330a70b7SSuanming Mou err = -rte_errno; 758330a70b7SSuanming Mou DRV_LOG(ERR, "Failed to allocate imkey."); 759330a70b7SSuanming Mou mlx5_regexdev_teardown_fastpath(priv, qp_id); 760330a70b7SSuanming Mou } 761330a70b7SSuanming Mou } 762330a70b7SSuanming Mou } 763330a70b7SSuanming Mou return err; 7645f41b66dSYuval Avnery } 76554fa1f6aSYuval Avnery 76654fa1f6aSYuval Avnery static void 76754fa1f6aSYuval Avnery free_buffers(struct mlx5_regex_qp *qp) 76854fa1f6aSYuval Avnery { 769330a70b7SSuanming Mou if (qp->imkey_addr) { 770330a70b7SSuanming Mou mlx5_glue->dereg_mr(qp->imkey_addr); 771330a70b7SSuanming Mou rte_free(qp->imkey_addr->addr); 772330a70b7SSuanming Mou } 77354fa1f6aSYuval Avnery if (qp->metadata) { 77454fa1f6aSYuval Avnery mlx5_glue->dereg_mr(qp->metadata); 77554fa1f6aSYuval Avnery rte_free(qp->metadata->addr); 77654fa1f6aSYuval Avnery } 77754fa1f6aSYuval Avnery if (qp->outputs) { 77854fa1f6aSYuval Avnery mlx5_glue->dereg_mr(qp->outputs); 77954fa1f6aSYuval Avnery rte_free(qp->outputs->addr); 78054fa1f6aSYuval Avnery } 78154fa1f6aSYuval Avnery } 78254fa1f6aSYuval Avnery 78354fa1f6aSYuval Avnery void 78454fa1f6aSYuval Avnery mlx5_regexdev_teardown_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id) 78554fa1f6aSYuval Avnery { 78654fa1f6aSYuval Avnery struct mlx5_regex_qp *qp = &priv->qps[qp_id]; 787330a70b7SSuanming Mou uint32_t i; 78854fa1f6aSYuval Avnery 78954fa1f6aSYuval Avnery if (qp) { 790330a70b7SSuanming Mou for (i = 0; i < qp->nb_desc; i++) { 791330a70b7SSuanming Mou if (qp->jobs[i].imkey) 792330a70b7SSuanming Mou claim_zero(mlx5_devx_cmd_destroy 793330a70b7SSuanming Mou (qp->jobs[i].imkey)); 794330a70b7SSuanming Mou } 79554fa1f6aSYuval Avnery free_buffers(qp); 79654fa1f6aSYuval Avnery if (qp->jobs) 79754fa1f6aSYuval Avnery rte_free(qp->jobs); 79854fa1f6aSYuval Avnery } 79954fa1f6aSYuval Avnery } 800