xref: /dpdk/drivers/regex/mlx5/mlx5_regex_fastpath.c (revision 70f1ea713f12ffcfdde4f0ebfc2a7d3e2b06b284)
15f41b66dSYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause
25f41b66dSYuval Avnery  * Copyright 2020 Mellanox Technologies, Ltd
35f41b66dSYuval Avnery  */
45f41b66dSYuval Avnery 
55f41b66dSYuval Avnery #include <unistd.h>
630d604bbSMichael Baum #include <strings.h>
730d604bbSMichael Baum #include <stdint.h>
85f41b66dSYuval Avnery #include <sys/mman.h>
95f41b66dSYuval Avnery 
105f41b66dSYuval Avnery #include <rte_malloc.h>
115f41b66dSYuval Avnery #include <rte_log.h>
125f41b66dSYuval Avnery #include <rte_errno.h>
131f37cb2bSDavid Marchand #include <bus_pci_driver.h>
145f41b66dSYuval Avnery #include <rte_pci.h>
155f41b66dSYuval Avnery #include <rte_regexdev_driver.h>
165f41b66dSYuval Avnery #include <rte_mbuf.h>
175f41b66dSYuval Avnery 
185f41b66dSYuval Avnery #include <infiniband/mlx5dv.h>
195f41b66dSYuval Avnery #include <mlx5_glue.h>
205f41b66dSYuval Avnery #include <mlx5_common.h>
215f41b66dSYuval Avnery #include <mlx5_prm.h>
225f41b66dSYuval Avnery 
235f41b66dSYuval Avnery #include "mlx5_regex_utils.h"
245f41b66dSYuval Avnery #include "mlx5_rxp.h"
255f41b66dSYuval Avnery #include "mlx5_regex.h"
265f41b66dSYuval Avnery 
274d4e245aSYuval Avnery #define MLX5_REGEX_MAX_WQE_INDEX 0xffff
28423719a3SMichael Baum #define MLX5_REGEX_METADATA_SIZE ((size_t)64)
29423719a3SMichael Baum #define MLX5_REGEX_MAX_OUTPUT (((size_t)1) << 11)
304d4e245aSYuval Avnery #define MLX5_REGEX_WQE_CTRL_OFFSET 12
315f41b66dSYuval Avnery #define MLX5_REGEX_WQE_METADATA_OFFSET 16
325f41b66dSYuval Avnery #define MLX5_REGEX_WQE_GATHER_OFFSET 32
335f41b66dSYuval Avnery #define MLX5_REGEX_WQE_SCATTER_OFFSET 48
340db041e7SYuval Avnery #define MLX5_REGEX_METADATA_OFF 32
35330a70b7SSuanming Mou #define MLX5_REGEX_UMR_WQE_SIZE 192
36330a70b7SSuanming Mou /* The maximum KLMs can be added to one UMR indirect mkey. */
37330a70b7SSuanming Mou #define MLX5_REGEX_MAX_KLM_NUM 128
38330a70b7SSuanming Mou /* The KLM array size for one job. */
39330a70b7SSuanming Mou #define MLX5_REGEX_KLMS_SIZE \
40330a70b7SSuanming Mou 	((MLX5_REGEX_MAX_KLM_NUM) * sizeof(struct mlx5_klm))
41330a70b7SSuanming Mou /* In WQE set mode, the pi should be quarter of the MLX5_REGEX_MAX_WQE_INDEX. */
4227003260SRaja Zidane #define MLX5_REGEX_UMR_QP_PI_IDX(pi, ops) \
43330a70b7SSuanming Mou 	(((pi) + (ops)) & (MLX5_REGEX_MAX_WQE_INDEX >> 2))
44*70f1ea71SGerry Gribbon #ifdef RTE_LIBRTE_MLX5_DEBUG
45*70f1ea71SGerry Gribbon #define MLX5_REGEX_DEBUG 0
46*70f1ea71SGerry Gribbon #endif
47*70f1ea71SGerry Gribbon #ifdef HAVE_MLX5_UMR_IMKEY
48*70f1ea71SGerry Gribbon static uint16_t max_nb_segs = MLX5_REGEX_MAX_KLM_NUM;
49*70f1ea71SGerry Gribbon #else
50*70f1ea71SGerry Gribbon static uint16_t max_nb_segs = 1;
51*70f1ea71SGerry Gribbon #endif
52*70f1ea71SGerry Gribbon 
53*70f1ea71SGerry Gribbon uint16_t
54*70f1ea71SGerry Gribbon mlx5_regexdev_max_segs_get(void)
55*70f1ea71SGerry Gribbon {
56*70f1ea71SGerry Gribbon 	return max_nb_segs;
57*70f1ea71SGerry Gribbon }
58*70f1ea71SGerry Gribbon 
59*70f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG
60*70f1ea71SGerry Gribbon static inline uint16_t
61*70f1ea71SGerry Gribbon validate_ops(struct rte_regex_ops **ops, uint16_t nb_ops)
62*70f1ea71SGerry Gribbon {
63*70f1ea71SGerry Gribbon 	uint16_t nb_left = nb_ops;
64*70f1ea71SGerry Gribbon 	struct rte_mbuf *mbuf;
65*70f1ea71SGerry Gribbon 
66*70f1ea71SGerry Gribbon 	while (nb_left--) {
67*70f1ea71SGerry Gribbon 		mbuf = ops[nb_left]->mbuf;
68*70f1ea71SGerry Gribbon 		if ((mbuf->pkt_len > MLX5_RXP_MAX_JOB_LENGTH) ||
69*70f1ea71SGerry Gribbon 		    (mbuf->nb_segs > max_nb_segs)) {
70*70f1ea71SGerry Gribbon 			DRV_LOG(ERR, "Failed to validate regex ops");
71*70f1ea71SGerry Gribbon 			return 1;
72*70f1ea71SGerry Gribbon 		}
73*70f1ea71SGerry Gribbon 	}
74*70f1ea71SGerry Gribbon 	return 0;
75*70f1ea71SGerry Gribbon }
76*70f1ea71SGerry Gribbon #endif
775f41b66dSYuval Avnery 
785f41b66dSYuval Avnery static inline uint32_t
7927003260SRaja Zidane qp_size_get(struct mlx5_regex_hw_qp *qp)
805f41b66dSYuval Avnery {
8127003260SRaja Zidane 	return (1U << qp->log_nb_desc);
825f41b66dSYuval Avnery }
835f41b66dSYuval Avnery 
840db041e7SYuval Avnery static inline uint32_t
850db041e7SYuval Avnery cq_size_get(struct mlx5_regex_cq *cq)
860db041e7SYuval Avnery {
870db041e7SYuval Avnery 	return (1U << cq->log_nb_desc);
880db041e7SYuval Avnery }
890db041e7SYuval Avnery 
905f41b66dSYuval Avnery struct mlx5_regex_job {
915f41b66dSYuval Avnery 	uint64_t user_id;
925f41b66dSYuval Avnery 	volatile uint8_t *output;
935f41b66dSYuval Avnery 	volatile uint8_t *metadata;
94330a70b7SSuanming Mou 	struct mlx5_klm *imkey_array; /* Indirect mkey's KLM array. */
95330a70b7SSuanming Mou 	struct mlx5_devx_obj *imkey; /* UMR WQE's indirect meky. */
965f41b66dSYuval Avnery } __rte_cached_aligned;
975f41b66dSYuval Avnery 
985f41b66dSYuval Avnery static inline void
995f41b66dSYuval Avnery set_data_seg(struct mlx5_wqe_data_seg *seg,
1005f41b66dSYuval Avnery 	     uint32_t length, uint32_t lkey,
1015f41b66dSYuval Avnery 	     uintptr_t address)
1025f41b66dSYuval Avnery {
1035f41b66dSYuval Avnery 	seg->byte_count = rte_cpu_to_be_32(length);
1045f41b66dSYuval Avnery 	seg->lkey = rte_cpu_to_be_32(lkey);
1055f41b66dSYuval Avnery 	seg->addr = rte_cpu_to_be_64(address);
1065f41b66dSYuval Avnery }
1075f41b66dSYuval Avnery 
1085f41b66dSYuval Avnery static inline void
1095f41b66dSYuval Avnery set_metadata_seg(struct mlx5_wqe_metadata_seg *seg,
1105f41b66dSYuval Avnery 		 uint32_t mmo_control_31_0, uint32_t lkey,
1115f41b66dSYuval Avnery 		 uintptr_t address)
1125f41b66dSYuval Avnery {
1135f41b66dSYuval Avnery 	seg->mmo_control_31_0 = htobe32(mmo_control_31_0);
1145f41b66dSYuval Avnery 	seg->lkey = rte_cpu_to_be_32(lkey);
1155f41b66dSYuval Avnery 	seg->addr = rte_cpu_to_be_64(address);
1165f41b66dSYuval Avnery }
1175f41b66dSYuval Avnery 
1184d4e245aSYuval Avnery static inline void
1194d4e245aSYuval Avnery set_regex_ctrl_seg(void *seg, uint8_t le, uint16_t subset_id0,
1204d4e245aSYuval Avnery 		   uint16_t subset_id1, uint16_t subset_id2,
1214d4e245aSYuval Avnery 		   uint16_t subset_id3, uint8_t ctrl)
1224d4e245aSYuval Avnery {
1234d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, le, le);
1244d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, ctrl, ctrl);
1254d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, subset_id_0, subset_id0);
1264d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, subset_id_1, subset_id1);
1274d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, subset_id_2, subset_id2);
1284d4e245aSYuval Avnery 	MLX5_SET(regexp_mmo_control, seg, subset_id_3, subset_id3);
1294d4e245aSYuval Avnery }
1304d4e245aSYuval Avnery 
1314d4e245aSYuval Avnery static inline void
1324d4e245aSYuval Avnery set_wqe_ctrl_seg(struct mlx5_wqe_ctrl_seg *seg, uint16_t pi, uint8_t opcode,
1334d4e245aSYuval Avnery 		 uint8_t opmod, uint32_t qp_num, uint8_t fm_ce_se, uint8_t ds,
1344d4e245aSYuval Avnery 		 uint8_t signature, uint32_t imm)
1354d4e245aSYuval Avnery {
1364d4e245aSYuval Avnery 	seg->opmod_idx_opcode = rte_cpu_to_be_32(((uint32_t)opmod << 24) |
1374d4e245aSYuval Avnery 						 ((uint32_t)pi << 8) |
1384d4e245aSYuval Avnery 						 opcode);
1394d4e245aSYuval Avnery 	seg->qpn_ds = rte_cpu_to_be_32((qp_num << 8) | ds);
1404d4e245aSYuval Avnery 	seg->fm_ce_se = fm_ce_se;
1414d4e245aSYuval Avnery 	seg->signature = signature;
1424d4e245aSYuval Avnery 	seg->imm = imm;
1434d4e245aSYuval Avnery }
1444d4e245aSYuval Avnery 
1454d4e245aSYuval Avnery static inline void
14627003260SRaja Zidane __prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp_obj,
147330a70b7SSuanming Mou 	   struct rte_regex_ops *op, struct mlx5_regex_job *job,
148330a70b7SSuanming Mou 	   size_t pi, struct mlx5_klm *klm)
1494d4e245aSYuval Avnery {
15027003260SRaja Zidane 	size_t wqe_offset = (pi & (qp_size_get(qp_obj) - 1)) *
151330a70b7SSuanming Mou 			    (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) +
152330a70b7SSuanming Mou 			    (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0);
1532cace110SOri Kam 	uint16_t group0 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F ?
1542cace110SOri Kam 				op->group_id0 : 0;
1552cace110SOri Kam 	uint16_t group1 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F ?
1562cace110SOri Kam 				op->group_id1 : 0;
1572cace110SOri Kam 	uint16_t group2 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F ?
1582cace110SOri Kam 				op->group_id2 : 0;
1592cace110SOri Kam 	uint16_t group3 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F ?
1602cace110SOri Kam 				op->group_id3 : 0;
16188e2a46dSOri Kam 	uint8_t control = op->req_flags &
16288e2a46dSOri Kam 				RTE_REGEX_OPS_REQ_MATCH_HIGH_PRIORITY_F ? 1 : 0;
163cda883bbSYuval Avnery 
1642cace110SOri Kam 	/* For backward compatibility. */
1652cace110SOri Kam 	if (!(op->req_flags & (RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F |
1662cace110SOri Kam 			       RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F |
1672cace110SOri Kam 			       RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F |
1682cace110SOri Kam 			       RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F)))
1692cace110SOri Kam 		group0 = op->group_id0;
17027003260SRaja Zidane 	uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes + wqe_offset;
1714d4e245aSYuval Avnery 	int ds = 4; /*  ctrl + meta + input + output */
1724d4e245aSYuval Avnery 
173330a70b7SSuanming Mou 	set_wqe_ctrl_seg((struct mlx5_wqe_ctrl_seg *)wqe,
174330a70b7SSuanming Mou 			 (priv->has_umr ? (pi * 4 + 3) : pi),
1759de7b160SMichael Baum 			 MLX5_OPCODE_MMO, MLX5_OPC_MOD_MMO_REGEX,
17627003260SRaja Zidane 			 qp_obj->qp_obj.qp->id, 0, ds, 0, 0);
1772cace110SOri Kam 	set_regex_ctrl_seg(wqe + 12, 0, group0, group1, group2, group3,
17888e2a46dSOri Kam 			   control);
1794d4e245aSYuval Avnery 	struct mlx5_wqe_data_seg *input_seg =
1804d4e245aSYuval Avnery 		(struct mlx5_wqe_data_seg *)(wqe +
1814d4e245aSYuval Avnery 					     MLX5_REGEX_WQE_GATHER_OFFSET);
182330a70b7SSuanming Mou 	input_seg->byte_count = rte_cpu_to_be_32(klm->byte_count);
183330a70b7SSuanming Mou 	input_seg->addr = rte_cpu_to_be_64(klm->address);
184330a70b7SSuanming Mou 	input_seg->lkey = klm->mkey;
1854d4e245aSYuval Avnery 	job->user_id = op->user_id;
186330a70b7SSuanming Mou }
187330a70b7SSuanming Mou 
188330a70b7SSuanming Mou static inline void
189330a70b7SSuanming Mou prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp,
19027003260SRaja Zidane 	 struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops *op,
191330a70b7SSuanming Mou 	 struct mlx5_regex_job *job)
192330a70b7SSuanming Mou {
193330a70b7SSuanming Mou 	struct mlx5_klm klm;
194330a70b7SSuanming Mou 
195330a70b7SSuanming Mou 	klm.byte_count = rte_pktmbuf_data_len(op->mbuf);
19620489176SMichael Baum 	klm.mkey = mlx5_mr_mb2mr(&qp->mr_ctrl, op->mbuf);
197330a70b7SSuanming Mou 	klm.address = rte_pktmbuf_mtod(op->mbuf, uintptr_t);
19827003260SRaja Zidane 	__prep_one(priv, qp_obj, op, job, qp_obj->pi, &klm);
19927003260SRaja Zidane 	qp_obj->db_pi = qp_obj->pi;
20027003260SRaja Zidane 	qp_obj->pi = (qp_obj->pi + 1) & MLX5_REGEX_MAX_WQE_INDEX;
2014d4e245aSYuval Avnery }
2024d4e245aSYuval Avnery 
2034d4e245aSYuval Avnery static inline void
2045dfa003dSMichael Baum send_doorbell(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp)
2054d4e245aSYuval Avnery {
2065dfa003dSMichael Baum 	size_t wqe_offset = (qp->db_pi & (qp_size_get(qp) - 1)) *
207330a70b7SSuanming Mou 			    (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) +
208330a70b7SSuanming Mou 			    (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0);
2095dfa003dSMichael Baum 	uint8_t *wqe = (uint8_t *)(uintptr_t)qp->qp_obj.wqes + wqe_offset;
2105dfa003dSMichael Baum 	uint32_t actual_pi = (priv->has_umr ? (qp->db_pi * 4 + 3) : qp->db_pi) &
2115dfa003dSMichael Baum 			     MLX5_REGEX_MAX_WQE_INDEX;
2125dfa003dSMichael Baum 
213330a70b7SSuanming Mou 	/* Or the fm_ce_se instead of set, avoid the fence be cleared. */
214330a70b7SSuanming Mou 	((struct mlx5_wqe_ctrl_seg *)wqe)->fm_ce_se |= MLX5_WQE_CTRL_CQ_UPDATE;
2155dfa003dSMichael Baum 	mlx5_doorbell_ring(&priv->uar.bf_db, *(volatile uint64_t *)wqe,
2165dfa003dSMichael Baum 			   actual_pi, &qp->qp_obj.db_rec[MLX5_SND_DBR],
2175dfa003dSMichael Baum 			   !priv->uar.dbnc);
2184d4e245aSYuval Avnery }
2194d4e245aSYuval Avnery 
2204d4e245aSYuval Avnery static inline int
22127003260SRaja Zidane get_free(struct mlx5_regex_hw_qp *qp, uint8_t has_umr) {
22227003260SRaja Zidane 	return (qp_size_get(qp) - ((qp->pi - qp->ci) &
223330a70b7SSuanming Mou 			(has_umr ? (MLX5_REGEX_MAX_WQE_INDEX >> 2) :
224330a70b7SSuanming Mou 			MLX5_REGEX_MAX_WQE_INDEX)));
2254d4e245aSYuval Avnery }
2264d4e245aSYuval Avnery 
2274d4e245aSYuval Avnery static inline uint32_t
22827003260SRaja Zidane job_id_get(uint32_t qid, size_t qp_size, size_t index) {
22927003260SRaja Zidane 	return qid * qp_size + (index & (qp_size - 1));
2304d4e245aSYuval Avnery }
2314d4e245aSYuval Avnery 
232330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY
233330a70b7SSuanming Mou static inline int
234330a70b7SSuanming Mou mkey_klm_available(struct mlx5_klm *klm, uint32_t pos, uint32_t new)
235330a70b7SSuanming Mou {
236330a70b7SSuanming Mou 	return (klm && ((pos + new) <= MLX5_REGEX_MAX_KLM_NUM));
237330a70b7SSuanming Mou }
238330a70b7SSuanming Mou 
239330a70b7SSuanming Mou static inline void
24027003260SRaja Zidane complete_umr_wqe(struct mlx5_regex_qp *qp, struct mlx5_regex_hw_qp *qp_obj,
241330a70b7SSuanming Mou 		 struct mlx5_regex_job *mkey_job,
242330a70b7SSuanming Mou 		 size_t umr_index, uint32_t klm_size, uint32_t total_len)
243330a70b7SSuanming Mou {
24427003260SRaja Zidane 	size_t wqe_offset = (umr_index & (qp_size_get(qp_obj) - 1)) *
245330a70b7SSuanming Mou 		(MLX5_SEND_WQE_BB * 4);
246330a70b7SSuanming Mou 	struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *)
24727003260SRaja Zidane 				   (uintptr_t)qp_obj->qp_obj.wqes + wqe_offset);
248330a70b7SSuanming Mou 	struct mlx5_wqe_umr_ctrl_seg *ucseg =
249330a70b7SSuanming Mou 				(struct mlx5_wqe_umr_ctrl_seg *)(wqe + 1);
250330a70b7SSuanming Mou 	struct mlx5_wqe_mkey_context_seg *mkc =
251330a70b7SSuanming Mou 				(struct mlx5_wqe_mkey_context_seg *)(ucseg + 1);
252330a70b7SSuanming Mou 	struct mlx5_klm *iklm = (struct mlx5_klm *)(mkc + 1);
253330a70b7SSuanming Mou 	uint16_t klm_align = RTE_ALIGN(klm_size, 4);
254330a70b7SSuanming Mou 
255330a70b7SSuanming Mou 	memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE);
256330a70b7SSuanming Mou 	/* Set WQE control seg. Non-inline KLM UMR WQE size must be 9 WQE_DS. */
257330a70b7SSuanming Mou 	set_wqe_ctrl_seg(wqe, (umr_index * 4), MLX5_OPCODE_UMR,
25827003260SRaja Zidane 			 0, qp_obj->qp_obj.qp->id, 0, 9, 0,
259330a70b7SSuanming Mou 			 rte_cpu_to_be_32(mkey_job->imkey->id));
260330a70b7SSuanming Mou 	/* Set UMR WQE control seg. */
261330a70b7SSuanming Mou 	ucseg->mkey_mask |= rte_cpu_to_be_64(MLX5_WQE_UMR_CTRL_MKEY_MASK_LEN |
262330a70b7SSuanming Mou 				MLX5_WQE_UMR_CTRL_FLAG_TRNSLATION_OFFSET |
263330a70b7SSuanming Mou 				MLX5_WQE_UMR_CTRL_MKEY_MASK_ACCESS_LOCAL_WRITE);
264330a70b7SSuanming Mou 	ucseg->klm_octowords = rte_cpu_to_be_16(klm_align);
265330a70b7SSuanming Mou 	/* Set mkey context seg. */
266330a70b7SSuanming Mou 	mkc->len = rte_cpu_to_be_64(total_len);
267330a70b7SSuanming Mou 	mkc->qpn_mkey = rte_cpu_to_be_32(0xffffff00 |
268330a70b7SSuanming Mou 					(mkey_job->imkey->id & 0xff));
269330a70b7SSuanming Mou 	/* Set UMR pointer to data seg. */
270330a70b7SSuanming Mou 	iklm->address = rte_cpu_to_be_64
271330a70b7SSuanming Mou 				((uintptr_t)((char *)mkey_job->imkey_array));
272330a70b7SSuanming Mou 	iklm->mkey = rte_cpu_to_be_32(qp->imkey_addr->lkey);
273330a70b7SSuanming Mou 	iklm->byte_count = rte_cpu_to_be_32(klm_align);
274330a70b7SSuanming Mou 	/* Clear the padding memory. */
275330a70b7SSuanming Mou 	memset((uint8_t *)&mkey_job->imkey_array[klm_size], 0,
276330a70b7SSuanming Mou 	       sizeof(struct mlx5_klm) * (klm_align - klm_size));
277330a70b7SSuanming Mou 
278330a70b7SSuanming Mou 	/* Add the following RegEx WQE with fence. */
279330a70b7SSuanming Mou 	wqe = (struct mlx5_wqe_ctrl_seg *)
280330a70b7SSuanming Mou 				(((uint8_t *)wqe) + MLX5_REGEX_UMR_WQE_SIZE);
281330a70b7SSuanming Mou 	wqe->fm_ce_se |= MLX5_WQE_CTRL_INITIATOR_SMALL_FENCE;
282330a70b7SSuanming Mou }
283330a70b7SSuanming Mou 
284330a70b7SSuanming Mou static inline void
28527003260SRaja Zidane prep_nop_regex_wqe_set(struct mlx5_regex_priv *priv,
28627003260SRaja Zidane 		struct mlx5_regex_hw_qp *qp, struct rte_regex_ops *op,
28727003260SRaja Zidane 		struct mlx5_regex_job *job, size_t pi, struct mlx5_klm *klm)
288330a70b7SSuanming Mou {
28927003260SRaja Zidane 	size_t wqe_offset = (pi & (qp_size_get(qp) - 1)) *
290330a70b7SSuanming Mou 			    (MLX5_SEND_WQE_BB << 2);
291330a70b7SSuanming Mou 	struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *)
29227003260SRaja Zidane 				   (uintptr_t)qp->qp_obj.wqes + wqe_offset);
293330a70b7SSuanming Mou 
294330a70b7SSuanming Mou 	/* Clear the WQE memory used as UMR WQE previously. */
295330a70b7SSuanming Mou 	if ((rte_be_to_cpu_32(wqe->opmod_idx_opcode) & 0xff) != MLX5_OPCODE_NOP)
296330a70b7SSuanming Mou 		memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE);
297330a70b7SSuanming Mou 	/* UMR WQE size is 9 DS, align nop WQE to 3 WQEBBS(12 DS). */
29827003260SRaja Zidane 	set_wqe_ctrl_seg(wqe, pi * 4, MLX5_OPCODE_NOP, 0, qp->qp_obj.qp->id,
299330a70b7SSuanming Mou 			 0, 12, 0, 0);
30027003260SRaja Zidane 	__prep_one(priv, qp, op, job, pi, klm);
301330a70b7SSuanming Mou }
302330a70b7SSuanming Mou 
303330a70b7SSuanming Mou static inline void
304330a70b7SSuanming Mou prep_regex_umr_wqe_set(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp,
30527003260SRaja Zidane 		struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops **op,
30627003260SRaja Zidane 		size_t nb_ops)
307330a70b7SSuanming Mou {
308330a70b7SSuanming Mou 	struct mlx5_regex_job *job = NULL;
30927003260SRaja Zidane 	size_t hw_qpid = qp_obj->qpn, mkey_job_id = 0;
310330a70b7SSuanming Mou 	size_t left_ops = nb_ops;
31151d73964SThomas Monjalon 	uint32_t klm_num = 0;
31251d73964SThomas Monjalon 	uint32_t len = 0;
313330a70b7SSuanming Mou 	struct mlx5_klm *mkey_klm = NULL;
314330a70b7SSuanming Mou 	struct mlx5_klm klm;
315fb690f71SMichael Baum 	uintptr_t addr;
316330a70b7SSuanming Mou 
317330a70b7SSuanming Mou 	while (left_ops--)
318330a70b7SSuanming Mou 		rte_prefetch0(op[left_ops]);
319330a70b7SSuanming Mou 	left_ops = nb_ops;
320330a70b7SSuanming Mou 	/*
321330a70b7SSuanming Mou 	 * Build the WQE set by reverse. In case the burst may consume
322330a70b7SSuanming Mou 	 * multiple mkeys, build the WQE set as normal will hard to
323330a70b7SSuanming Mou 	 * address the last mkey index, since we will only know the last
324330a70b7SSuanming Mou 	 * RegEx WQE's index when finishes building.
325330a70b7SSuanming Mou 	 */
326330a70b7SSuanming Mou 	while (left_ops--) {
327330a70b7SSuanming Mou 		struct rte_mbuf *mbuf = op[left_ops]->mbuf;
32827003260SRaja Zidane 		size_t pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, left_ops);
329330a70b7SSuanming Mou 
330330a70b7SSuanming Mou 		if (mbuf->nb_segs > 1) {
331330a70b7SSuanming Mou 			size_t scatter_size = 0;
332330a70b7SSuanming Mou 
333330a70b7SSuanming Mou 			if (!mkey_klm_available(mkey_klm, klm_num,
334330a70b7SSuanming Mou 						mbuf->nb_segs)) {
335330a70b7SSuanming Mou 				/*
336330a70b7SSuanming Mou 				 * The mkey's KLM is full, create the UMR
337330a70b7SSuanming Mou 				 * WQE in the next WQE set.
338330a70b7SSuanming Mou 				 */
339330a70b7SSuanming Mou 				if (mkey_klm)
34027003260SRaja Zidane 					complete_umr_wqe(qp, qp_obj,
341330a70b7SSuanming Mou 						&qp->jobs[mkey_job_id],
34227003260SRaja Zidane 						MLX5_REGEX_UMR_QP_PI_IDX(pi, 1),
343330a70b7SSuanming Mou 						klm_num, len);
344330a70b7SSuanming Mou 				/*
345330a70b7SSuanming Mou 				 * Get the indircet mkey and KLM array index
346330a70b7SSuanming Mou 				 * from the last WQE set.
347330a70b7SSuanming Mou 				 */
34827003260SRaja Zidane 				mkey_job_id = job_id_get(hw_qpid,
34927003260SRaja Zidane 						qp_size_get(qp_obj), pi);
350330a70b7SSuanming Mou 				mkey_klm = qp->jobs[mkey_job_id].imkey_array;
351330a70b7SSuanming Mou 				klm_num = 0;
352330a70b7SSuanming Mou 				len = 0;
353330a70b7SSuanming Mou 			}
354330a70b7SSuanming Mou 			/* Build RegEx WQE's data segment KLM. */
355330a70b7SSuanming Mou 			klm.address = len;
356330a70b7SSuanming Mou 			klm.mkey = rte_cpu_to_be_32
357330a70b7SSuanming Mou 					(qp->jobs[mkey_job_id].imkey->id);
358330a70b7SSuanming Mou 			while (mbuf) {
359fb690f71SMichael Baum 				addr = rte_pktmbuf_mtod(mbuf, uintptr_t);
360330a70b7SSuanming Mou 				/* Build indirect mkey seg's KLM. */
361334ed198SMichael Baum 				mkey_klm->mkey = mlx5_mr_mb2mr(&qp->mr_ctrl,
36220489176SMichael Baum 							       mbuf);
363fb690f71SMichael Baum 				mkey_klm->address = rte_cpu_to_be_64(addr);
364330a70b7SSuanming Mou 				mkey_klm->byte_count = rte_cpu_to_be_32
365330a70b7SSuanming Mou 						(rte_pktmbuf_data_len(mbuf));
366330a70b7SSuanming Mou 				/*
367330a70b7SSuanming Mou 				 * Save the mbuf's total size for RegEx data
368330a70b7SSuanming Mou 				 * segment.
369330a70b7SSuanming Mou 				 */
370330a70b7SSuanming Mou 				scatter_size += rte_pktmbuf_data_len(mbuf);
371330a70b7SSuanming Mou 				mkey_klm++;
372330a70b7SSuanming Mou 				klm_num++;
373330a70b7SSuanming Mou 				mbuf = mbuf->next;
374330a70b7SSuanming Mou 			}
375330a70b7SSuanming Mou 			len += scatter_size;
376330a70b7SSuanming Mou 			klm.byte_count = scatter_size;
377330a70b7SSuanming Mou 		} else {
378330a70b7SSuanming Mou 			/* The single mubf case. Build the KLM directly. */
37920489176SMichael Baum 			klm.mkey = mlx5_mr_mb2mr(&qp->mr_ctrl, mbuf);
380330a70b7SSuanming Mou 			klm.address = rte_pktmbuf_mtod(mbuf, uintptr_t);
381330a70b7SSuanming Mou 			klm.byte_count = rte_pktmbuf_data_len(mbuf);
382330a70b7SSuanming Mou 		}
38327003260SRaja Zidane 		job = &qp->jobs[job_id_get(hw_qpid, qp_size_get(qp_obj), pi)];
384330a70b7SSuanming Mou 		/*
385330a70b7SSuanming Mou 		 * Build the nop + RegEx WQE set by default. The fist nop WQE
386330a70b7SSuanming Mou 		 * will be updated later as UMR WQE if scattered mubf exist.
387330a70b7SSuanming Mou 		 */
38827003260SRaja Zidane 		prep_nop_regex_wqe_set(priv, qp_obj, op[left_ops], job, pi,
38927003260SRaja Zidane 					&klm);
390330a70b7SSuanming Mou 	}
391330a70b7SSuanming Mou 	/*
392330a70b7SSuanming Mou 	 * Scattered mbuf have been added to the KLM array. Complete the build
393330a70b7SSuanming Mou 	 * of UMR WQE, update the first nop WQE as UMR WQE.
394330a70b7SSuanming Mou 	 */
395330a70b7SSuanming Mou 	if (mkey_klm)
39627003260SRaja Zidane 		complete_umr_wqe(qp, qp_obj, &qp->jobs[mkey_job_id], qp_obj->pi,
397330a70b7SSuanming Mou 				 klm_num, len);
39827003260SRaja Zidane 	qp_obj->db_pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops - 1);
39927003260SRaja Zidane 	qp_obj->pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops);
400330a70b7SSuanming Mou }
401330a70b7SSuanming Mou 
402330a70b7SSuanming Mou uint16_t
403330a70b7SSuanming Mou mlx5_regexdev_enqueue_gga(struct rte_regexdev *dev, uint16_t qp_id,
404330a70b7SSuanming Mou 			  struct rte_regex_ops **ops, uint16_t nb_ops)
405330a70b7SSuanming Mou {
406330a70b7SSuanming Mou 	struct mlx5_regex_priv *priv = dev->data->dev_private;
407330a70b7SSuanming Mou 	struct mlx5_regex_qp *queue = &priv->qps[qp_id];
40827003260SRaja Zidane 	struct mlx5_regex_hw_qp *qp_obj;
40927003260SRaja Zidane 	size_t hw_qpid, nb_left = nb_ops, nb_desc;
410330a70b7SSuanming Mou 
411*70f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG
412*70f1ea71SGerry Gribbon 	if (validate_ops(ops, nb_ops))
413*70f1ea71SGerry Gribbon 		return 0;
414*70f1ea71SGerry Gribbon #endif
415*70f1ea71SGerry Gribbon 
41627003260SRaja Zidane 	while ((hw_qpid = ffs(queue->free_qps))) {
41727003260SRaja Zidane 		hw_qpid--; /* ffs returns 1 for bit 0 */
41827003260SRaja Zidane 		qp_obj = &queue->qps[hw_qpid];
41927003260SRaja Zidane 		nb_desc = get_free(qp_obj, priv->has_umr);
420330a70b7SSuanming Mou 		if (nb_desc) {
421330a70b7SSuanming Mou 			/* The ops be handled can't exceed nb_ops. */
422330a70b7SSuanming Mou 			if (nb_desc > nb_left)
423330a70b7SSuanming Mou 				nb_desc = nb_left;
424330a70b7SSuanming Mou 			else
42527003260SRaja Zidane 				queue->free_qps &= ~(1 << hw_qpid);
42627003260SRaja Zidane 			prep_regex_umr_wqe_set(priv, queue, qp_obj, ops,
42727003260SRaja Zidane 				nb_desc);
42827003260SRaja Zidane 			send_doorbell(priv, qp_obj);
429330a70b7SSuanming Mou 			nb_left -= nb_desc;
430330a70b7SSuanming Mou 		}
431330a70b7SSuanming Mou 		if (!nb_left)
432330a70b7SSuanming Mou 			break;
433330a70b7SSuanming Mou 		ops += nb_desc;
434330a70b7SSuanming Mou 	}
435330a70b7SSuanming Mou 	nb_ops -= nb_left;
436330a70b7SSuanming Mou 	queue->pi += nb_ops;
437330a70b7SSuanming Mou 	return nb_ops;
438330a70b7SSuanming Mou }
439330a70b7SSuanming Mou #endif
440330a70b7SSuanming Mou 
4414d4e245aSYuval Avnery uint16_t
4424d4e245aSYuval Avnery mlx5_regexdev_enqueue(struct rte_regexdev *dev, uint16_t qp_id,
4434d4e245aSYuval Avnery 		      struct rte_regex_ops **ops, uint16_t nb_ops)
4444d4e245aSYuval Avnery {
4454d4e245aSYuval Avnery 	struct mlx5_regex_priv *priv = dev->data->dev_private;
4464d4e245aSYuval Avnery 	struct mlx5_regex_qp *queue = &priv->qps[qp_id];
44727003260SRaja Zidane 	struct mlx5_regex_hw_qp *qp_obj;
44827003260SRaja Zidane 	size_t hw_qpid, job_id, i = 0;
4494d4e245aSYuval Avnery 
450*70f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG
451*70f1ea71SGerry Gribbon 	if (validate_ops(ops, nb_ops))
452*70f1ea71SGerry Gribbon 		return 0;
453*70f1ea71SGerry Gribbon #endif
454*70f1ea71SGerry Gribbon 
45527003260SRaja Zidane 	while ((hw_qpid = ffs(queue->free_qps))) {
45627003260SRaja Zidane 		hw_qpid--; /* ffs returns 1 for bit 0 */
45727003260SRaja Zidane 		qp_obj = &queue->qps[hw_qpid];
45827003260SRaja Zidane 		while (get_free(qp_obj, priv->has_umr)) {
45927003260SRaja Zidane 			job_id = job_id_get(hw_qpid, qp_size_get(qp_obj),
46027003260SRaja Zidane 				qp_obj->pi);
46127003260SRaja Zidane 			prep_one(priv, queue, qp_obj, ops[i],
46227003260SRaja Zidane 				&queue->jobs[job_id]);
4634d4e245aSYuval Avnery 			i++;
4644d4e245aSYuval Avnery 			if (unlikely(i == nb_ops)) {
46527003260SRaja Zidane 				send_doorbell(priv, qp_obj);
4664d4e245aSYuval Avnery 				goto out;
4674d4e245aSYuval Avnery 			}
4684d4e245aSYuval Avnery 		}
46927003260SRaja Zidane 		queue->free_qps &= ~(1 << hw_qpid);
47027003260SRaja Zidane 		send_doorbell(priv, qp_obj);
4714d4e245aSYuval Avnery 	}
4724d4e245aSYuval Avnery 
4734d4e245aSYuval Avnery out:
4744d4e245aSYuval Avnery 	queue->pi += i;
4754d4e245aSYuval Avnery 	return i;
4764d4e245aSYuval Avnery }
4774d4e245aSYuval Avnery 
4780db041e7SYuval Avnery #define MLX5_REGEX_RESP_SZ 8
4790db041e7SYuval Avnery 
4800db041e7SYuval Avnery static inline void
4810db041e7SYuval Avnery extract_result(struct rte_regex_ops *op, struct mlx5_regex_job *job)
4820db041e7SYuval Avnery {
4839b27a37bSOri Kam 	size_t j;
4849b27a37bSOri Kam 	size_t offset;
4859b27a37bSOri Kam 	uint16_t status;
4869b27a37bSOri Kam 
4870db041e7SYuval Avnery 	op->user_id = job->user_id;
4880db041e7SYuval Avnery 	op->nb_matches = MLX5_GET_VOLATILE(regexp_metadata, job->metadata +
4890db041e7SYuval Avnery 					   MLX5_REGEX_METADATA_OFF,
4900db041e7SYuval Avnery 					   match_count);
4910db041e7SYuval Avnery 	op->nb_actual_matches = MLX5_GET_VOLATILE(regexp_metadata,
4920db041e7SYuval Avnery 						  job->metadata +
4930db041e7SYuval Avnery 						  MLX5_REGEX_METADATA_OFF,
4940db041e7SYuval Avnery 						  detected_match_count);
4950db041e7SYuval Avnery 	for (j = 0; j < op->nb_matches; j++) {
4960db041e7SYuval Avnery 		offset = MLX5_REGEX_RESP_SZ * j;
4970db041e7SYuval Avnery 		op->matches[j].rule_id =
4980db041e7SYuval Avnery 			MLX5_GET_VOLATILE(regexp_match_tuple,
4990db041e7SYuval Avnery 					  (job->output + offset), rule_id);
5000db041e7SYuval Avnery 		op->matches[j].start_offset =
5010db041e7SYuval Avnery 			MLX5_GET_VOLATILE(regexp_match_tuple,
5020db041e7SYuval Avnery 					  (job->output +  offset), start_ptr);
5030db041e7SYuval Avnery 		op->matches[j].len =
5040db041e7SYuval Avnery 			MLX5_GET_VOLATILE(regexp_match_tuple,
5050db041e7SYuval Avnery 					  (job->output +  offset), length);
5060db041e7SYuval Avnery 	}
5079b27a37bSOri Kam 	status = MLX5_GET_VOLATILE(regexp_metadata, job->metadata +
5089b27a37bSOri Kam 				   MLX5_REGEX_METADATA_OFF,
5099b27a37bSOri Kam 				   status);
5109b27a37bSOri Kam 	op->rsp_flags = 0;
5119b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_PMI_SOJ)
5129b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_SOJ_F;
5139b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_PMI_EOJ)
5149b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_EOJ_F;
5159b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_MAX_LATENCY)
5169b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_SCAN_TIMEOUT_F;
5179b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_MAX_MATCH)
5189b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_MATCH_F;
5199b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_MAX_PREFIX)
5209b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_PREFIX_F;
5219b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_MAX_PRI_THREADS)
5229b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F;
5239b27a37bSOri Kam 	if (status & MLX5_RXP_RESP_STATUS_MAX_SEC_THREADS)
5249b27a37bSOri Kam 		op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F;
5250db041e7SYuval Avnery }
5260db041e7SYuval Avnery 
5270db041e7SYuval Avnery static inline volatile struct mlx5_cqe *
5280db041e7SYuval Avnery poll_one(struct mlx5_regex_cq *cq)
5290db041e7SYuval Avnery {
5300db041e7SYuval Avnery 	volatile struct mlx5_cqe *cqe;
5310db041e7SYuval Avnery 	size_t next_cqe_offset;
5320db041e7SYuval Avnery 
5330db041e7SYuval Avnery 	next_cqe_offset =  (cq->ci & (cq_size_get(cq) - 1));
5343ddf5706SMichael Baum 	cqe = (volatile struct mlx5_cqe *)(cq->cq_obj.cqes + next_cqe_offset);
535f0f5d844SPhil Yang 	rte_io_wmb();
5360db041e7SYuval Avnery 
5370db041e7SYuval Avnery 	int ret = check_cqe(cqe, cq_size_get(cq), cq->ci);
5380db041e7SYuval Avnery 
5390db041e7SYuval Avnery 	if (unlikely(ret == MLX5_CQE_STATUS_ERR)) {
5400db041e7SYuval Avnery 		DRV_LOG(ERR, "Completion with error on qp 0x%x",  0);
5410db041e7SYuval Avnery 		return NULL;
5420db041e7SYuval Avnery 	}
5430db041e7SYuval Avnery 
5440db041e7SYuval Avnery 	if (unlikely(ret != MLX5_CQE_STATUS_SW_OWN))
5450db041e7SYuval Avnery 		return NULL;
5460db041e7SYuval Avnery 
5470db041e7SYuval Avnery 	return cqe;
5480db041e7SYuval Avnery }
5490db041e7SYuval Avnery 
5500db041e7SYuval Avnery 
5510db041e7SYuval Avnery /**
5520db041e7SYuval Avnery  * DPDK callback for dequeue.
5530db041e7SYuval Avnery  *
5540db041e7SYuval Avnery  * @param dev
5550db041e7SYuval Avnery  *   Pointer to the regex dev structure.
5560db041e7SYuval Avnery  * @param qp_id
5570db041e7SYuval Avnery  *   The queue to enqueue the traffic to.
5580db041e7SYuval Avnery  * @param ops
5590db041e7SYuval Avnery  *   List of regex ops to dequeue.
5600db041e7SYuval Avnery  * @param nb_ops
5610db041e7SYuval Avnery  *   Number of ops in ops parameter.
5620db041e7SYuval Avnery  *
5630db041e7SYuval Avnery  * @return
5640db041e7SYuval Avnery  *   Number of packets successfully dequeued (<= pkts_n).
5650db041e7SYuval Avnery  */
5660db041e7SYuval Avnery uint16_t
5670db041e7SYuval Avnery mlx5_regexdev_dequeue(struct rte_regexdev *dev, uint16_t qp_id,
5680db041e7SYuval Avnery 		      struct rte_regex_ops **ops, uint16_t nb_ops)
5690db041e7SYuval Avnery {
5700db041e7SYuval Avnery 	struct mlx5_regex_priv *priv = dev->data->dev_private;
5710db041e7SYuval Avnery 	struct mlx5_regex_qp *queue = &priv->qps[qp_id];
5720db041e7SYuval Avnery 	struct mlx5_regex_cq *cq = &queue->cq;
5730db041e7SYuval Avnery 	volatile struct mlx5_cqe *cqe;
5740db041e7SYuval Avnery 	size_t i = 0;
5750db041e7SYuval Avnery 
5760db041e7SYuval Avnery 	while ((cqe = poll_one(cq))) {
5770db041e7SYuval Avnery 		uint16_t wq_counter
5780db041e7SYuval Avnery 			= (rte_be_to_cpu_16(cqe->wqe_counter) + 1) &
5790db041e7SYuval Avnery 			  MLX5_REGEX_MAX_WQE_INDEX;
5809c777ccfSXueming Li 		size_t hw_qpid = cqe->user_index_bytes[2];
58127003260SRaja Zidane 		struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid];
582330a70b7SSuanming Mou 
583330a70b7SSuanming Mou 		/* UMR mode WQE counter move as WQE set(4 WQEBBS).*/
584330a70b7SSuanming Mou 		if (priv->has_umr)
585330a70b7SSuanming Mou 			wq_counter >>= 2;
58627003260SRaja Zidane 		while (qp_obj->ci != wq_counter) {
5870db041e7SYuval Avnery 			if (unlikely(i == nb_ops)) {
5880db041e7SYuval Avnery 				/* Return without updating cq->ci */
5890db041e7SYuval Avnery 				goto out;
5900db041e7SYuval Avnery 			}
59127003260SRaja Zidane 			uint32_t job_id = job_id_get(hw_qpid,
59227003260SRaja Zidane 					qp_size_get(qp_obj), qp_obj->ci);
5930db041e7SYuval Avnery 			extract_result(ops[i], &queue->jobs[job_id]);
59427003260SRaja Zidane 			qp_obj->ci = (qp_obj->ci + 1) & (priv->has_umr ?
595330a70b7SSuanming Mou 				 (MLX5_REGEX_MAX_WQE_INDEX >> 2) :
596330a70b7SSuanming Mou 				  MLX5_REGEX_MAX_WQE_INDEX);
5970db041e7SYuval Avnery 			i++;
5980db041e7SYuval Avnery 		}
5990db041e7SYuval Avnery 		cq->ci = (cq->ci + 1) & 0xffffff;
6000db041e7SYuval Avnery 		rte_wmb();
6013ddf5706SMichael Baum 		cq->cq_obj.db_rec[0] = rte_cpu_to_be_32(cq->ci);
60227003260SRaja Zidane 		queue->free_qps |= (1 << hw_qpid);
6030db041e7SYuval Avnery 	}
6040db041e7SYuval Avnery 
6050db041e7SYuval Avnery out:
6060db041e7SYuval Avnery 	queue->ci += i;
6070db041e7SYuval Avnery 	return i;
6080db041e7SYuval Avnery }
6090db041e7SYuval Avnery 
6105f41b66dSYuval Avnery static void
61127003260SRaja Zidane setup_qps(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *queue)
6125f41b66dSYuval Avnery {
61327003260SRaja Zidane 	size_t hw_qpid, entry;
6145f41b66dSYuval Avnery 	uint32_t job_id;
61527003260SRaja Zidane 	for (hw_qpid = 0; hw_qpid < queue->nb_obj; hw_qpid++) {
61627003260SRaja Zidane 		struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid];
61727003260SRaja Zidane 		uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes;
61827003260SRaja Zidane 		for (entry = 0 ; entry < qp_size_get(qp_obj); entry++) {
61927003260SRaja Zidane 			job_id = hw_qpid * qp_size_get(qp_obj) + entry;
6205f41b66dSYuval Avnery 			struct mlx5_regex_job *job = &queue->jobs[job_id];
6215f41b66dSYuval Avnery 
622330a70b7SSuanming Mou 			/* Fill UMR WQE with NOP in advanced. */
623330a70b7SSuanming Mou 			if (priv->has_umr) {
624330a70b7SSuanming Mou 				set_wqe_ctrl_seg
625330a70b7SSuanming Mou 					((struct mlx5_wqe_ctrl_seg *)wqe,
626330a70b7SSuanming Mou 					 entry * 2, MLX5_OPCODE_NOP, 0,
62727003260SRaja Zidane 					 qp_obj->qp_obj.qp->id, 0, 12, 0, 0);
628330a70b7SSuanming Mou 				wqe += MLX5_REGEX_UMR_WQE_SIZE;
629330a70b7SSuanming Mou 			}
6305f41b66dSYuval Avnery 			set_metadata_seg((struct mlx5_wqe_metadata_seg *)
6315f41b66dSYuval Avnery 					 (wqe + MLX5_REGEX_WQE_METADATA_OFFSET),
6325f41b66dSYuval Avnery 					 0, queue->metadata->lkey,
6335f41b66dSYuval Avnery 					 (uintptr_t)job->metadata);
6345f41b66dSYuval Avnery 			set_data_seg((struct mlx5_wqe_data_seg *)
6355f41b66dSYuval Avnery 				     (wqe + MLX5_REGEX_WQE_SCATTER_OFFSET),
6365f41b66dSYuval Avnery 				     MLX5_REGEX_MAX_OUTPUT,
6375f41b66dSYuval Avnery 				     queue->outputs->lkey,
6385f41b66dSYuval Avnery 				     (uintptr_t)job->output);
6395f41b66dSYuval Avnery 			wqe += 64;
6405f41b66dSYuval Avnery 		}
64127003260SRaja Zidane 		queue->free_qps |= 1 << hw_qpid;
6425f41b66dSYuval Avnery 	}
6435f41b66dSYuval Avnery }
6445f41b66dSYuval Avnery 
6455f41b66dSYuval Avnery static int
646330a70b7SSuanming Mou setup_buffers(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp)
6475f41b66dSYuval Avnery {
648e35ccf24SMichael Baum 	struct ibv_pd *pd = priv->cdev->pd;
6495f41b66dSYuval Avnery 	uint32_t i;
6505f41b66dSYuval Avnery 	int err;
6515f41b66dSYuval Avnery 
6525f41b66dSYuval Avnery 	void *ptr = rte_calloc(__func__, qp->nb_desc,
6535f41b66dSYuval Avnery 			       MLX5_REGEX_METADATA_SIZE,
6545f41b66dSYuval Avnery 			       MLX5_REGEX_METADATA_SIZE);
6555f41b66dSYuval Avnery 	if (!ptr)
6565f41b66dSYuval Avnery 		return -ENOMEM;
6575f41b66dSYuval Avnery 
6585f41b66dSYuval Avnery 	qp->metadata = mlx5_glue->reg_mr(pd, ptr,
6595f41b66dSYuval Avnery 					 MLX5_REGEX_METADATA_SIZE * qp->nb_desc,
6605f41b66dSYuval Avnery 					 IBV_ACCESS_LOCAL_WRITE);
6615f41b66dSYuval Avnery 	if (!qp->metadata) {
662cda883bbSYuval Avnery 		DRV_LOG(ERR, "Failed to register metadata");
6635f41b66dSYuval Avnery 		rte_free(ptr);
6645f41b66dSYuval Avnery 		return -EINVAL;
6655f41b66dSYuval Avnery 	}
6665f41b66dSYuval Avnery 
6675f41b66dSYuval Avnery 	ptr = rte_calloc(__func__, qp->nb_desc,
6685f41b66dSYuval Avnery 			 MLX5_REGEX_MAX_OUTPUT,
6695f41b66dSYuval Avnery 			 MLX5_REGEX_MAX_OUTPUT);
6705f41b66dSYuval Avnery 	if (!ptr) {
6715f41b66dSYuval Avnery 		err = -ENOMEM;
6725f41b66dSYuval Avnery 		goto err_output;
6735f41b66dSYuval Avnery 	}
6745f41b66dSYuval Avnery 	qp->outputs = mlx5_glue->reg_mr(pd, ptr,
6755f41b66dSYuval Avnery 					MLX5_REGEX_MAX_OUTPUT * qp->nb_desc,
6765f41b66dSYuval Avnery 					IBV_ACCESS_LOCAL_WRITE);
6775f41b66dSYuval Avnery 	if (!qp->outputs) {
6785f41b66dSYuval Avnery 		rte_free(ptr);
679cda883bbSYuval Avnery 		DRV_LOG(ERR, "Failed to register output");
6805f41b66dSYuval Avnery 		err = -EINVAL;
6815f41b66dSYuval Avnery 		goto err_output;
6825f41b66dSYuval Avnery 	}
6835f41b66dSYuval Avnery 
684330a70b7SSuanming Mou 	if (priv->has_umr) {
685330a70b7SSuanming Mou 		ptr = rte_calloc(__func__, qp->nb_desc, MLX5_REGEX_KLMS_SIZE,
686330a70b7SSuanming Mou 				 MLX5_REGEX_KLMS_SIZE);
687330a70b7SSuanming Mou 		if (!ptr) {
688330a70b7SSuanming Mou 			err = -ENOMEM;
689330a70b7SSuanming Mou 			goto err_imkey;
690330a70b7SSuanming Mou 		}
691330a70b7SSuanming Mou 		qp->imkey_addr = mlx5_glue->reg_mr(pd, ptr,
692330a70b7SSuanming Mou 					MLX5_REGEX_KLMS_SIZE * qp->nb_desc,
693330a70b7SSuanming Mou 					IBV_ACCESS_LOCAL_WRITE);
694330a70b7SSuanming Mou 		if (!qp->imkey_addr) {
695330a70b7SSuanming Mou 			rte_free(ptr);
696330a70b7SSuanming Mou 			DRV_LOG(ERR, "Failed to register output");
697330a70b7SSuanming Mou 			err = -EINVAL;
698330a70b7SSuanming Mou 			goto err_imkey;
699330a70b7SSuanming Mou 		}
700330a70b7SSuanming Mou 	}
701330a70b7SSuanming Mou 
7025f41b66dSYuval Avnery 	/* distribute buffers to jobs */
7035f41b66dSYuval Avnery 	for (i = 0; i < qp->nb_desc; i++) {
7045f41b66dSYuval Avnery 		qp->jobs[i].output =
7055f41b66dSYuval Avnery 			(uint8_t *)qp->outputs->addr +
7065f41b66dSYuval Avnery 			(i % qp->nb_desc) * MLX5_REGEX_MAX_OUTPUT;
7075f41b66dSYuval Avnery 		qp->jobs[i].metadata =
7085f41b66dSYuval Avnery 			(uint8_t *)qp->metadata->addr +
7095f41b66dSYuval Avnery 			(i % qp->nb_desc) * MLX5_REGEX_METADATA_SIZE;
710330a70b7SSuanming Mou 		if (qp->imkey_addr)
711330a70b7SSuanming Mou 			qp->jobs[i].imkey_array = (struct mlx5_klm *)
712330a70b7SSuanming Mou 				qp->imkey_addr->addr +
713330a70b7SSuanming Mou 				(i % qp->nb_desc) * MLX5_REGEX_MAX_KLM_NUM;
7145f41b66dSYuval Avnery 	}
715330a70b7SSuanming Mou 
7165f41b66dSYuval Avnery 	return 0;
7175f41b66dSYuval Avnery 
718330a70b7SSuanming Mou err_imkey:
719330a70b7SSuanming Mou 	ptr = qp->outputs->addr;
720330a70b7SSuanming Mou 	rte_free(ptr);
721330a70b7SSuanming Mou 	mlx5_glue->dereg_mr(qp->outputs);
7225f41b66dSYuval Avnery err_output:
7235f41b66dSYuval Avnery 	ptr = qp->metadata->addr;
7245f41b66dSYuval Avnery 	rte_free(ptr);
7255f41b66dSYuval Avnery 	mlx5_glue->dereg_mr(qp->metadata);
7265f41b66dSYuval Avnery 	return err;
7275f41b66dSYuval Avnery }
7285f41b66dSYuval Avnery 
7295f41b66dSYuval Avnery int
7305f41b66dSYuval Avnery mlx5_regexdev_setup_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id)
7315f41b66dSYuval Avnery {
7325f41b66dSYuval Avnery 	struct mlx5_regex_qp *qp = &priv->qps[qp_id];
733330a70b7SSuanming Mou 	struct mlx5_klm klm = { 0 };
734330a70b7SSuanming Mou 	struct mlx5_devx_mkey_attr attr = {
735330a70b7SSuanming Mou 		.klm_array = &klm,
736330a70b7SSuanming Mou 		.klm_num = 1,
737330a70b7SSuanming Mou 		.umr_en = 1,
738330a70b7SSuanming Mou 	};
739330a70b7SSuanming Mou 	uint32_t i;
740330a70b7SSuanming Mou 	int err = 0;
7415f41b66dSYuval Avnery 
742cda883bbSYuval Avnery 	qp->jobs = rte_calloc(__func__, qp->nb_desc, sizeof(*qp->jobs), 64);
7435f41b66dSYuval Avnery 	if (!qp->jobs)
7445f41b66dSYuval Avnery 		return -ENOMEM;
745330a70b7SSuanming Mou 	err = setup_buffers(priv, qp);
74654fa1f6aSYuval Avnery 	if (err) {
74754fa1f6aSYuval Avnery 		rte_free(qp->jobs);
748fe375336SOri Kam 		qp->jobs = NULL;
7495f41b66dSYuval Avnery 		return err;
75054fa1f6aSYuval Avnery 	}
751330a70b7SSuanming Mou 
75227003260SRaja Zidane 	setup_qps(priv, qp);
753330a70b7SSuanming Mou 
754330a70b7SSuanming Mou 	if (priv->has_umr) {
755330a70b7SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT
756e35ccf24SMichael Baum 		attr.pd = priv->cdev->pdn;
757330a70b7SSuanming Mou #endif
758330a70b7SSuanming Mou 		for (i = 0; i < qp->nb_desc; i++) {
759330a70b7SSuanming Mou 			attr.klm_num = MLX5_REGEX_MAX_KLM_NUM;
760330a70b7SSuanming Mou 			attr.klm_array = qp->jobs[i].imkey_array;
761ca1418ceSMichael Baum 			qp->jobs[i].imkey = mlx5_devx_cmd_mkey_create
762ca1418ceSMichael Baum 						       (priv->cdev->ctx, &attr);
763330a70b7SSuanming Mou 			if (!qp->jobs[i].imkey) {
764330a70b7SSuanming Mou 				err = -rte_errno;
765330a70b7SSuanming Mou 				DRV_LOG(ERR, "Failed to allocate imkey.");
766330a70b7SSuanming Mou 				mlx5_regexdev_teardown_fastpath(priv, qp_id);
767330a70b7SSuanming Mou 			}
768330a70b7SSuanming Mou 		}
769330a70b7SSuanming Mou 	}
770330a70b7SSuanming Mou 	return err;
7715f41b66dSYuval Avnery }
77254fa1f6aSYuval Avnery 
77354fa1f6aSYuval Avnery static void
77454fa1f6aSYuval Avnery free_buffers(struct mlx5_regex_qp *qp)
77554fa1f6aSYuval Avnery {
776330a70b7SSuanming Mou 	if (qp->imkey_addr) {
777330a70b7SSuanming Mou 		mlx5_glue->dereg_mr(qp->imkey_addr);
778330a70b7SSuanming Mou 		rte_free(qp->imkey_addr->addr);
779330a70b7SSuanming Mou 	}
78054fa1f6aSYuval Avnery 	if (qp->metadata) {
78154fa1f6aSYuval Avnery 		mlx5_glue->dereg_mr(qp->metadata);
78254fa1f6aSYuval Avnery 		rte_free(qp->metadata->addr);
78354fa1f6aSYuval Avnery 	}
78454fa1f6aSYuval Avnery 	if (qp->outputs) {
78554fa1f6aSYuval Avnery 		mlx5_glue->dereg_mr(qp->outputs);
78654fa1f6aSYuval Avnery 		rte_free(qp->outputs->addr);
78754fa1f6aSYuval Avnery 	}
78854fa1f6aSYuval Avnery }
78954fa1f6aSYuval Avnery 
79054fa1f6aSYuval Avnery void
79154fa1f6aSYuval Avnery mlx5_regexdev_teardown_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id)
79254fa1f6aSYuval Avnery {
79354fa1f6aSYuval Avnery 	struct mlx5_regex_qp *qp = &priv->qps[qp_id];
794330a70b7SSuanming Mou 	uint32_t i;
79554fa1f6aSYuval Avnery 
796fe375336SOri Kam 	if (qp->jobs) {
797330a70b7SSuanming Mou 		for (i = 0; i < qp->nb_desc; i++) {
798330a70b7SSuanming Mou 			if (qp->jobs[i].imkey)
799330a70b7SSuanming Mou 				claim_zero(mlx5_devx_cmd_destroy
800330a70b7SSuanming Mou 							(qp->jobs[i].imkey));
801330a70b7SSuanming Mou 		}
80254fa1f6aSYuval Avnery 		free_buffers(qp);
80354fa1f6aSYuval Avnery 		rte_free(qp->jobs);
804fe375336SOri Kam 		qp->jobs = NULL;
80554fa1f6aSYuval Avnery 	}
80654fa1f6aSYuval Avnery }
807