15f41b66dSYuval Avnery /* SPDX-License-Identifier: BSD-3-Clause 25f41b66dSYuval Avnery * Copyright 2020 Mellanox Technologies, Ltd 35f41b66dSYuval Avnery */ 45f41b66dSYuval Avnery 55f41b66dSYuval Avnery #include <unistd.h> 630d604bbSMichael Baum #include <strings.h> 730d604bbSMichael Baum #include <stdint.h> 85f41b66dSYuval Avnery #include <sys/mman.h> 95f41b66dSYuval Avnery 105f41b66dSYuval Avnery #include <rte_malloc.h> 115f41b66dSYuval Avnery #include <rte_log.h> 125f41b66dSYuval Avnery #include <rte_errno.h> 131f37cb2bSDavid Marchand #include <bus_pci_driver.h> 145f41b66dSYuval Avnery #include <rte_pci.h> 155f41b66dSYuval Avnery #include <rte_regexdev_driver.h> 165f41b66dSYuval Avnery #include <rte_mbuf.h> 175f41b66dSYuval Avnery 185f41b66dSYuval Avnery #include <infiniband/mlx5dv.h> 195f41b66dSYuval Avnery #include <mlx5_glue.h> 205f41b66dSYuval Avnery #include <mlx5_common.h> 215f41b66dSYuval Avnery #include <mlx5_prm.h> 225f41b66dSYuval Avnery 235f41b66dSYuval Avnery #include "mlx5_regex_utils.h" 245f41b66dSYuval Avnery #include "mlx5_rxp.h" 255f41b66dSYuval Avnery #include "mlx5_regex.h" 265f41b66dSYuval Avnery 274d4e245aSYuval Avnery #define MLX5_REGEX_MAX_WQE_INDEX 0xffff 28423719a3SMichael Baum #define MLX5_REGEX_METADATA_SIZE ((size_t)64) 29423719a3SMichael Baum #define MLX5_REGEX_MAX_OUTPUT (((size_t)1) << 11) 304d4e245aSYuval Avnery #define MLX5_REGEX_WQE_CTRL_OFFSET 12 315f41b66dSYuval Avnery #define MLX5_REGEX_WQE_METADATA_OFFSET 16 325f41b66dSYuval Avnery #define MLX5_REGEX_WQE_GATHER_OFFSET 32 335f41b66dSYuval Avnery #define MLX5_REGEX_WQE_SCATTER_OFFSET 48 340db041e7SYuval Avnery #define MLX5_REGEX_METADATA_OFF 32 35330a70b7SSuanming Mou #define MLX5_REGEX_UMR_WQE_SIZE 192 36330a70b7SSuanming Mou /* The maximum KLMs can be added to one UMR indirect mkey. */ 37330a70b7SSuanming Mou #define MLX5_REGEX_MAX_KLM_NUM 128 38330a70b7SSuanming Mou /* The KLM array size for one job. */ 39330a70b7SSuanming Mou #define MLX5_REGEX_KLMS_SIZE \ 40330a70b7SSuanming Mou ((MLX5_REGEX_MAX_KLM_NUM) * sizeof(struct mlx5_klm)) 41330a70b7SSuanming Mou /* In WQE set mode, the pi should be quarter of the MLX5_REGEX_MAX_WQE_INDEX. */ 4227003260SRaja Zidane #define MLX5_REGEX_UMR_QP_PI_IDX(pi, ops) \ 43330a70b7SSuanming Mou (((pi) + (ops)) & (MLX5_REGEX_MAX_WQE_INDEX >> 2)) 4470f1ea71SGerry Gribbon #ifdef RTE_LIBRTE_MLX5_DEBUG 4570f1ea71SGerry Gribbon #define MLX5_REGEX_DEBUG 0 4670f1ea71SGerry Gribbon #endif 4770f1ea71SGerry Gribbon #ifdef HAVE_MLX5_UMR_IMKEY 4870f1ea71SGerry Gribbon static uint16_t max_nb_segs = MLX5_REGEX_MAX_KLM_NUM; 4970f1ea71SGerry Gribbon #else 5070f1ea71SGerry Gribbon static uint16_t max_nb_segs = 1; 5170f1ea71SGerry Gribbon #endif 5270f1ea71SGerry Gribbon 5370f1ea71SGerry Gribbon uint16_t 5470f1ea71SGerry Gribbon mlx5_regexdev_max_segs_get(void) 5570f1ea71SGerry Gribbon { 5670f1ea71SGerry Gribbon return max_nb_segs; 5770f1ea71SGerry Gribbon } 5870f1ea71SGerry Gribbon 5970f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG 6070f1ea71SGerry Gribbon static inline uint16_t 6170f1ea71SGerry Gribbon validate_ops(struct rte_regex_ops **ops, uint16_t nb_ops) 6270f1ea71SGerry Gribbon { 6370f1ea71SGerry Gribbon uint16_t nb_left = nb_ops; 6470f1ea71SGerry Gribbon struct rte_mbuf *mbuf; 6570f1ea71SGerry Gribbon 6670f1ea71SGerry Gribbon while (nb_left--) { 6770f1ea71SGerry Gribbon mbuf = ops[nb_left]->mbuf; 6870f1ea71SGerry Gribbon if ((mbuf->pkt_len > MLX5_RXP_MAX_JOB_LENGTH) || 6970f1ea71SGerry Gribbon (mbuf->nb_segs > max_nb_segs)) { 7070f1ea71SGerry Gribbon DRV_LOG(ERR, "Failed to validate regex ops"); 7170f1ea71SGerry Gribbon return 1; 7270f1ea71SGerry Gribbon } 7370f1ea71SGerry Gribbon } 7470f1ea71SGerry Gribbon return 0; 7570f1ea71SGerry Gribbon } 7670f1ea71SGerry Gribbon #endif 775f41b66dSYuval Avnery 785f41b66dSYuval Avnery static inline uint32_t 7927003260SRaja Zidane qp_size_get(struct mlx5_regex_hw_qp *qp) 805f41b66dSYuval Avnery { 8127003260SRaja Zidane return (1U << qp->log_nb_desc); 825f41b66dSYuval Avnery } 835f41b66dSYuval Avnery 840db041e7SYuval Avnery static inline uint32_t 850db041e7SYuval Avnery cq_size_get(struct mlx5_regex_cq *cq) 860db041e7SYuval Avnery { 870db041e7SYuval Avnery return (1U << cq->log_nb_desc); 880db041e7SYuval Avnery } 890db041e7SYuval Avnery 905f41b66dSYuval Avnery struct mlx5_regex_job { 915f41b66dSYuval Avnery uint64_t user_id; 925f41b66dSYuval Avnery volatile uint8_t *output; 935f41b66dSYuval Avnery volatile uint8_t *metadata; 94330a70b7SSuanming Mou struct mlx5_klm *imkey_array; /* Indirect mkey's KLM array. */ 95330a70b7SSuanming Mou struct mlx5_devx_obj *imkey; /* UMR WQE's indirect meky. */ 965f41b66dSYuval Avnery } __rte_cached_aligned; 975f41b66dSYuval Avnery 985f41b66dSYuval Avnery static inline void 995f41b66dSYuval Avnery set_data_seg(struct mlx5_wqe_data_seg *seg, 1005f41b66dSYuval Avnery uint32_t length, uint32_t lkey, 1015f41b66dSYuval Avnery uintptr_t address) 1025f41b66dSYuval Avnery { 1035f41b66dSYuval Avnery seg->byte_count = rte_cpu_to_be_32(length); 1045f41b66dSYuval Avnery seg->lkey = rte_cpu_to_be_32(lkey); 1055f41b66dSYuval Avnery seg->addr = rte_cpu_to_be_64(address); 1065f41b66dSYuval Avnery } 1075f41b66dSYuval Avnery 1085f41b66dSYuval Avnery static inline void 1095f41b66dSYuval Avnery set_metadata_seg(struct mlx5_wqe_metadata_seg *seg, 1105f41b66dSYuval Avnery uint32_t mmo_control_31_0, uint32_t lkey, 1115f41b66dSYuval Avnery uintptr_t address) 1125f41b66dSYuval Avnery { 1135f41b66dSYuval Avnery seg->mmo_control_31_0 = htobe32(mmo_control_31_0); 1145f41b66dSYuval Avnery seg->lkey = rte_cpu_to_be_32(lkey); 1155f41b66dSYuval Avnery seg->addr = rte_cpu_to_be_64(address); 1165f41b66dSYuval Avnery } 1175f41b66dSYuval Avnery 1184d4e245aSYuval Avnery static inline void 1194d4e245aSYuval Avnery set_regex_ctrl_seg(void *seg, uint8_t le, uint16_t subset_id0, 1204d4e245aSYuval Avnery uint16_t subset_id1, uint16_t subset_id2, 1214d4e245aSYuval Avnery uint16_t subset_id3, uint8_t ctrl) 1224d4e245aSYuval Avnery { 1234d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, le, le); 1244d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, ctrl, ctrl); 1254d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_0, subset_id0); 1264d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_1, subset_id1); 1274d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_2, subset_id2); 1284d4e245aSYuval Avnery MLX5_SET(regexp_mmo_control, seg, subset_id_3, subset_id3); 1294d4e245aSYuval Avnery } 1304d4e245aSYuval Avnery 1314d4e245aSYuval Avnery static inline void 1324d4e245aSYuval Avnery set_wqe_ctrl_seg(struct mlx5_wqe_ctrl_seg *seg, uint16_t pi, uint8_t opcode, 1334d4e245aSYuval Avnery uint8_t opmod, uint32_t qp_num, uint8_t fm_ce_se, uint8_t ds, 1344d4e245aSYuval Avnery uint8_t signature, uint32_t imm) 1354d4e245aSYuval Avnery { 1364d4e245aSYuval Avnery seg->opmod_idx_opcode = rte_cpu_to_be_32(((uint32_t)opmod << 24) | 1374d4e245aSYuval Avnery ((uint32_t)pi << 8) | 1384d4e245aSYuval Avnery opcode); 1394d4e245aSYuval Avnery seg->qpn_ds = rte_cpu_to_be_32((qp_num << 8) | ds); 1404d4e245aSYuval Avnery seg->fm_ce_se = fm_ce_se; 1414d4e245aSYuval Avnery seg->signature = signature; 1424d4e245aSYuval Avnery seg->imm = imm; 1434d4e245aSYuval Avnery } 1444d4e245aSYuval Avnery 1454d4e245aSYuval Avnery static inline void 14627003260SRaja Zidane __prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp_obj, 147330a70b7SSuanming Mou struct rte_regex_ops *op, struct mlx5_regex_job *job, 148330a70b7SSuanming Mou size_t pi, struct mlx5_klm *klm) 1494d4e245aSYuval Avnery { 15027003260SRaja Zidane size_t wqe_offset = (pi & (qp_size_get(qp_obj) - 1)) * 151330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) + 152330a70b7SSuanming Mou (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0); 1532cace110SOri Kam uint16_t group0 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F ? 1542cace110SOri Kam op->group_id0 : 0; 1552cace110SOri Kam uint16_t group1 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F ? 1562cace110SOri Kam op->group_id1 : 0; 1572cace110SOri Kam uint16_t group2 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F ? 1582cace110SOri Kam op->group_id2 : 0; 1592cace110SOri Kam uint16_t group3 = op->req_flags & RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F ? 1602cace110SOri Kam op->group_id3 : 0; 161*60ffb0d7SGerry Gribbon uint8_t control = 0x0; 162*60ffb0d7SGerry Gribbon 163*60ffb0d7SGerry Gribbon if (op->req_flags & RTE_REGEX_OPS_REQ_MATCH_HIGH_PRIORITY_F) 164*60ffb0d7SGerry Gribbon control = 0x1; 165*60ffb0d7SGerry Gribbon else if (op->req_flags & RTE_REGEX_OPS_REQ_STOP_ON_MATCH_F) 166*60ffb0d7SGerry Gribbon control = 0x2; 167cda883bbSYuval Avnery 1682cace110SOri Kam /* For backward compatibility. */ 1692cace110SOri Kam if (!(op->req_flags & (RTE_REGEX_OPS_REQ_GROUP_ID0_VALID_F | 1702cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID1_VALID_F | 1712cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID2_VALID_F | 1722cace110SOri Kam RTE_REGEX_OPS_REQ_GROUP_ID3_VALID_F))) 1732cace110SOri Kam group0 = op->group_id0; 17427003260SRaja Zidane uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes + wqe_offset; 1754d4e245aSYuval Avnery int ds = 4; /* ctrl + meta + input + output */ 1764d4e245aSYuval Avnery 177330a70b7SSuanming Mou set_wqe_ctrl_seg((struct mlx5_wqe_ctrl_seg *)wqe, 178330a70b7SSuanming Mou (priv->has_umr ? (pi * 4 + 3) : pi), 1799de7b160SMichael Baum MLX5_OPCODE_MMO, MLX5_OPC_MOD_MMO_REGEX, 18027003260SRaja Zidane qp_obj->qp_obj.qp->id, 0, ds, 0, 0); 1812cace110SOri Kam set_regex_ctrl_seg(wqe + 12, 0, group0, group1, group2, group3, 18288e2a46dSOri Kam control); 1834d4e245aSYuval Avnery struct mlx5_wqe_data_seg *input_seg = 1844d4e245aSYuval Avnery (struct mlx5_wqe_data_seg *)(wqe + 1854d4e245aSYuval Avnery MLX5_REGEX_WQE_GATHER_OFFSET); 186330a70b7SSuanming Mou input_seg->byte_count = rte_cpu_to_be_32(klm->byte_count); 187330a70b7SSuanming Mou input_seg->addr = rte_cpu_to_be_64(klm->address); 188330a70b7SSuanming Mou input_seg->lkey = klm->mkey; 1894d4e245aSYuval Avnery job->user_id = op->user_id; 190330a70b7SSuanming Mou } 191330a70b7SSuanming Mou 192330a70b7SSuanming Mou static inline void 193330a70b7SSuanming Mou prep_one(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 19427003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops *op, 195330a70b7SSuanming Mou struct mlx5_regex_job *job) 196330a70b7SSuanming Mou { 197330a70b7SSuanming Mou struct mlx5_klm klm; 198330a70b7SSuanming Mou 199330a70b7SSuanming Mou klm.byte_count = rte_pktmbuf_data_len(op->mbuf); 20020489176SMichael Baum klm.mkey = mlx5_mr_mb2mr(&qp->mr_ctrl, op->mbuf); 201330a70b7SSuanming Mou klm.address = rte_pktmbuf_mtod(op->mbuf, uintptr_t); 20227003260SRaja Zidane __prep_one(priv, qp_obj, op, job, qp_obj->pi, &klm); 20327003260SRaja Zidane qp_obj->db_pi = qp_obj->pi; 20427003260SRaja Zidane qp_obj->pi = (qp_obj->pi + 1) & MLX5_REGEX_MAX_WQE_INDEX; 2054d4e245aSYuval Avnery } 2064d4e245aSYuval Avnery 2074d4e245aSYuval Avnery static inline void 2085dfa003dSMichael Baum send_doorbell(struct mlx5_regex_priv *priv, struct mlx5_regex_hw_qp *qp) 2094d4e245aSYuval Avnery { 2105dfa003dSMichael Baum size_t wqe_offset = (qp->db_pi & (qp_size_get(qp) - 1)) * 211330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << (priv->has_umr ? 2 : 0)) + 212330a70b7SSuanming Mou (priv->has_umr ? MLX5_REGEX_UMR_WQE_SIZE : 0); 2135dfa003dSMichael Baum uint8_t *wqe = (uint8_t *)(uintptr_t)qp->qp_obj.wqes + wqe_offset; 2145dfa003dSMichael Baum uint32_t actual_pi = (priv->has_umr ? (qp->db_pi * 4 + 3) : qp->db_pi) & 2155dfa003dSMichael Baum MLX5_REGEX_MAX_WQE_INDEX; 2165dfa003dSMichael Baum 217330a70b7SSuanming Mou /* Or the fm_ce_se instead of set, avoid the fence be cleared. */ 218330a70b7SSuanming Mou ((struct mlx5_wqe_ctrl_seg *)wqe)->fm_ce_se |= MLX5_WQE_CTRL_CQ_UPDATE; 2195dfa003dSMichael Baum mlx5_doorbell_ring(&priv->uar.bf_db, *(volatile uint64_t *)wqe, 2205dfa003dSMichael Baum actual_pi, &qp->qp_obj.db_rec[MLX5_SND_DBR], 2215dfa003dSMichael Baum !priv->uar.dbnc); 2224d4e245aSYuval Avnery } 2234d4e245aSYuval Avnery 2244d4e245aSYuval Avnery static inline int 22527003260SRaja Zidane get_free(struct mlx5_regex_hw_qp *qp, uint8_t has_umr) { 22627003260SRaja Zidane return (qp_size_get(qp) - ((qp->pi - qp->ci) & 227330a70b7SSuanming Mou (has_umr ? (MLX5_REGEX_MAX_WQE_INDEX >> 2) : 228330a70b7SSuanming Mou MLX5_REGEX_MAX_WQE_INDEX))); 2294d4e245aSYuval Avnery } 2304d4e245aSYuval Avnery 2314d4e245aSYuval Avnery static inline uint32_t 23227003260SRaja Zidane job_id_get(uint32_t qid, size_t qp_size, size_t index) { 23327003260SRaja Zidane return qid * qp_size + (index & (qp_size - 1)); 2344d4e245aSYuval Avnery } 2354d4e245aSYuval Avnery 236330a70b7SSuanming Mou #ifdef HAVE_MLX5_UMR_IMKEY 237330a70b7SSuanming Mou static inline int 238330a70b7SSuanming Mou mkey_klm_available(struct mlx5_klm *klm, uint32_t pos, uint32_t new) 239330a70b7SSuanming Mou { 240330a70b7SSuanming Mou return (klm && ((pos + new) <= MLX5_REGEX_MAX_KLM_NUM)); 241330a70b7SSuanming Mou } 242330a70b7SSuanming Mou 243330a70b7SSuanming Mou static inline void 24427003260SRaja Zidane complete_umr_wqe(struct mlx5_regex_qp *qp, struct mlx5_regex_hw_qp *qp_obj, 245330a70b7SSuanming Mou struct mlx5_regex_job *mkey_job, 246330a70b7SSuanming Mou size_t umr_index, uint32_t klm_size, uint32_t total_len) 247330a70b7SSuanming Mou { 24827003260SRaja Zidane size_t wqe_offset = (umr_index & (qp_size_get(qp_obj) - 1)) * 249330a70b7SSuanming Mou (MLX5_SEND_WQE_BB * 4); 250330a70b7SSuanming Mou struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *) 25127003260SRaja Zidane (uintptr_t)qp_obj->qp_obj.wqes + wqe_offset); 252330a70b7SSuanming Mou struct mlx5_wqe_umr_ctrl_seg *ucseg = 253330a70b7SSuanming Mou (struct mlx5_wqe_umr_ctrl_seg *)(wqe + 1); 254330a70b7SSuanming Mou struct mlx5_wqe_mkey_context_seg *mkc = 255330a70b7SSuanming Mou (struct mlx5_wqe_mkey_context_seg *)(ucseg + 1); 256330a70b7SSuanming Mou struct mlx5_klm *iklm = (struct mlx5_klm *)(mkc + 1); 257330a70b7SSuanming Mou uint16_t klm_align = RTE_ALIGN(klm_size, 4); 258330a70b7SSuanming Mou 259330a70b7SSuanming Mou memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE); 260330a70b7SSuanming Mou /* Set WQE control seg. Non-inline KLM UMR WQE size must be 9 WQE_DS. */ 261330a70b7SSuanming Mou set_wqe_ctrl_seg(wqe, (umr_index * 4), MLX5_OPCODE_UMR, 26227003260SRaja Zidane 0, qp_obj->qp_obj.qp->id, 0, 9, 0, 263330a70b7SSuanming Mou rte_cpu_to_be_32(mkey_job->imkey->id)); 264330a70b7SSuanming Mou /* Set UMR WQE control seg. */ 265330a70b7SSuanming Mou ucseg->mkey_mask |= rte_cpu_to_be_64(MLX5_WQE_UMR_CTRL_MKEY_MASK_LEN | 266330a70b7SSuanming Mou MLX5_WQE_UMR_CTRL_FLAG_TRNSLATION_OFFSET | 267330a70b7SSuanming Mou MLX5_WQE_UMR_CTRL_MKEY_MASK_ACCESS_LOCAL_WRITE); 268330a70b7SSuanming Mou ucseg->klm_octowords = rte_cpu_to_be_16(klm_align); 269330a70b7SSuanming Mou /* Set mkey context seg. */ 270330a70b7SSuanming Mou mkc->len = rte_cpu_to_be_64(total_len); 271330a70b7SSuanming Mou mkc->qpn_mkey = rte_cpu_to_be_32(0xffffff00 | 272330a70b7SSuanming Mou (mkey_job->imkey->id & 0xff)); 273330a70b7SSuanming Mou /* Set UMR pointer to data seg. */ 274330a70b7SSuanming Mou iklm->address = rte_cpu_to_be_64 275330a70b7SSuanming Mou ((uintptr_t)((char *)mkey_job->imkey_array)); 276330a70b7SSuanming Mou iklm->mkey = rte_cpu_to_be_32(qp->imkey_addr->lkey); 277330a70b7SSuanming Mou iklm->byte_count = rte_cpu_to_be_32(klm_align); 278330a70b7SSuanming Mou /* Clear the padding memory. */ 279330a70b7SSuanming Mou memset((uint8_t *)&mkey_job->imkey_array[klm_size], 0, 280330a70b7SSuanming Mou sizeof(struct mlx5_klm) * (klm_align - klm_size)); 281330a70b7SSuanming Mou 282330a70b7SSuanming Mou /* Add the following RegEx WQE with fence. */ 283330a70b7SSuanming Mou wqe = (struct mlx5_wqe_ctrl_seg *) 284330a70b7SSuanming Mou (((uint8_t *)wqe) + MLX5_REGEX_UMR_WQE_SIZE); 285330a70b7SSuanming Mou wqe->fm_ce_se |= MLX5_WQE_CTRL_INITIATOR_SMALL_FENCE; 286330a70b7SSuanming Mou } 287330a70b7SSuanming Mou 288330a70b7SSuanming Mou static inline void 28927003260SRaja Zidane prep_nop_regex_wqe_set(struct mlx5_regex_priv *priv, 29027003260SRaja Zidane struct mlx5_regex_hw_qp *qp, struct rte_regex_ops *op, 29127003260SRaja Zidane struct mlx5_regex_job *job, size_t pi, struct mlx5_klm *klm) 292330a70b7SSuanming Mou { 29327003260SRaja Zidane size_t wqe_offset = (pi & (qp_size_get(qp) - 1)) * 294330a70b7SSuanming Mou (MLX5_SEND_WQE_BB << 2); 295330a70b7SSuanming Mou struct mlx5_wqe_ctrl_seg *wqe = (struct mlx5_wqe_ctrl_seg *)((uint8_t *) 29627003260SRaja Zidane (uintptr_t)qp->qp_obj.wqes + wqe_offset); 297330a70b7SSuanming Mou 298330a70b7SSuanming Mou /* Clear the WQE memory used as UMR WQE previously. */ 299330a70b7SSuanming Mou if ((rte_be_to_cpu_32(wqe->opmod_idx_opcode) & 0xff) != MLX5_OPCODE_NOP) 300330a70b7SSuanming Mou memset(wqe, 0, MLX5_REGEX_UMR_WQE_SIZE); 301330a70b7SSuanming Mou /* UMR WQE size is 9 DS, align nop WQE to 3 WQEBBS(12 DS). */ 30227003260SRaja Zidane set_wqe_ctrl_seg(wqe, pi * 4, MLX5_OPCODE_NOP, 0, qp->qp_obj.qp->id, 303330a70b7SSuanming Mou 0, 12, 0, 0); 30427003260SRaja Zidane __prep_one(priv, qp, op, job, pi, klm); 305330a70b7SSuanming Mou } 306330a70b7SSuanming Mou 307330a70b7SSuanming Mou static inline void 308330a70b7SSuanming Mou prep_regex_umr_wqe_set(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 30927003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj, struct rte_regex_ops **op, 31027003260SRaja Zidane size_t nb_ops) 311330a70b7SSuanming Mou { 312330a70b7SSuanming Mou struct mlx5_regex_job *job = NULL; 31327003260SRaja Zidane size_t hw_qpid = qp_obj->qpn, mkey_job_id = 0; 314330a70b7SSuanming Mou size_t left_ops = nb_ops; 31551d73964SThomas Monjalon uint32_t klm_num = 0; 31651d73964SThomas Monjalon uint32_t len = 0; 317330a70b7SSuanming Mou struct mlx5_klm *mkey_klm = NULL; 318330a70b7SSuanming Mou struct mlx5_klm klm; 319fb690f71SMichael Baum uintptr_t addr; 320330a70b7SSuanming Mou 321330a70b7SSuanming Mou while (left_ops--) 322330a70b7SSuanming Mou rte_prefetch0(op[left_ops]); 323330a70b7SSuanming Mou left_ops = nb_ops; 324330a70b7SSuanming Mou /* 325330a70b7SSuanming Mou * Build the WQE set by reverse. In case the burst may consume 326330a70b7SSuanming Mou * multiple mkeys, build the WQE set as normal will hard to 327330a70b7SSuanming Mou * address the last mkey index, since we will only know the last 328330a70b7SSuanming Mou * RegEx WQE's index when finishes building. 329330a70b7SSuanming Mou */ 330330a70b7SSuanming Mou while (left_ops--) { 331330a70b7SSuanming Mou struct rte_mbuf *mbuf = op[left_ops]->mbuf; 33227003260SRaja Zidane size_t pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, left_ops); 333330a70b7SSuanming Mou 334330a70b7SSuanming Mou if (mbuf->nb_segs > 1) { 335330a70b7SSuanming Mou size_t scatter_size = 0; 336330a70b7SSuanming Mou 337330a70b7SSuanming Mou if (!mkey_klm_available(mkey_klm, klm_num, 338330a70b7SSuanming Mou mbuf->nb_segs)) { 339330a70b7SSuanming Mou /* 340330a70b7SSuanming Mou * The mkey's KLM is full, create the UMR 341330a70b7SSuanming Mou * WQE in the next WQE set. 342330a70b7SSuanming Mou */ 343330a70b7SSuanming Mou if (mkey_klm) 34427003260SRaja Zidane complete_umr_wqe(qp, qp_obj, 345330a70b7SSuanming Mou &qp->jobs[mkey_job_id], 34627003260SRaja Zidane MLX5_REGEX_UMR_QP_PI_IDX(pi, 1), 347330a70b7SSuanming Mou klm_num, len); 348330a70b7SSuanming Mou /* 349330a70b7SSuanming Mou * Get the indircet mkey and KLM array index 350330a70b7SSuanming Mou * from the last WQE set. 351330a70b7SSuanming Mou */ 35227003260SRaja Zidane mkey_job_id = job_id_get(hw_qpid, 35327003260SRaja Zidane qp_size_get(qp_obj), pi); 354330a70b7SSuanming Mou mkey_klm = qp->jobs[mkey_job_id].imkey_array; 355330a70b7SSuanming Mou klm_num = 0; 356330a70b7SSuanming Mou len = 0; 357330a70b7SSuanming Mou } 358330a70b7SSuanming Mou /* Build RegEx WQE's data segment KLM. */ 359330a70b7SSuanming Mou klm.address = len; 360330a70b7SSuanming Mou klm.mkey = rte_cpu_to_be_32 361330a70b7SSuanming Mou (qp->jobs[mkey_job_id].imkey->id); 362330a70b7SSuanming Mou while (mbuf) { 363fb690f71SMichael Baum addr = rte_pktmbuf_mtod(mbuf, uintptr_t); 364330a70b7SSuanming Mou /* Build indirect mkey seg's KLM. */ 365334ed198SMichael Baum mkey_klm->mkey = mlx5_mr_mb2mr(&qp->mr_ctrl, 36620489176SMichael Baum mbuf); 367fb690f71SMichael Baum mkey_klm->address = rte_cpu_to_be_64(addr); 368330a70b7SSuanming Mou mkey_klm->byte_count = rte_cpu_to_be_32 369330a70b7SSuanming Mou (rte_pktmbuf_data_len(mbuf)); 370330a70b7SSuanming Mou /* 371330a70b7SSuanming Mou * Save the mbuf's total size for RegEx data 372330a70b7SSuanming Mou * segment. 373330a70b7SSuanming Mou */ 374330a70b7SSuanming Mou scatter_size += rte_pktmbuf_data_len(mbuf); 375330a70b7SSuanming Mou mkey_klm++; 376330a70b7SSuanming Mou klm_num++; 377330a70b7SSuanming Mou mbuf = mbuf->next; 378330a70b7SSuanming Mou } 379330a70b7SSuanming Mou len += scatter_size; 380330a70b7SSuanming Mou klm.byte_count = scatter_size; 381330a70b7SSuanming Mou } else { 382330a70b7SSuanming Mou /* The single mubf case. Build the KLM directly. */ 38320489176SMichael Baum klm.mkey = mlx5_mr_mb2mr(&qp->mr_ctrl, mbuf); 384330a70b7SSuanming Mou klm.address = rte_pktmbuf_mtod(mbuf, uintptr_t); 385330a70b7SSuanming Mou klm.byte_count = rte_pktmbuf_data_len(mbuf); 386330a70b7SSuanming Mou } 38727003260SRaja Zidane job = &qp->jobs[job_id_get(hw_qpid, qp_size_get(qp_obj), pi)]; 388330a70b7SSuanming Mou /* 389330a70b7SSuanming Mou * Build the nop + RegEx WQE set by default. The fist nop WQE 390330a70b7SSuanming Mou * will be updated later as UMR WQE if scattered mubf exist. 391330a70b7SSuanming Mou */ 39227003260SRaja Zidane prep_nop_regex_wqe_set(priv, qp_obj, op[left_ops], job, pi, 39327003260SRaja Zidane &klm); 394330a70b7SSuanming Mou } 395330a70b7SSuanming Mou /* 396330a70b7SSuanming Mou * Scattered mbuf have been added to the KLM array. Complete the build 397330a70b7SSuanming Mou * of UMR WQE, update the first nop WQE as UMR WQE. 398330a70b7SSuanming Mou */ 399330a70b7SSuanming Mou if (mkey_klm) 40027003260SRaja Zidane complete_umr_wqe(qp, qp_obj, &qp->jobs[mkey_job_id], qp_obj->pi, 401330a70b7SSuanming Mou klm_num, len); 40227003260SRaja Zidane qp_obj->db_pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops - 1); 40327003260SRaja Zidane qp_obj->pi = MLX5_REGEX_UMR_QP_PI_IDX(qp_obj->pi, nb_ops); 404330a70b7SSuanming Mou } 405330a70b7SSuanming Mou 406330a70b7SSuanming Mou uint16_t 407330a70b7SSuanming Mou mlx5_regexdev_enqueue_gga(struct rte_regexdev *dev, uint16_t qp_id, 408330a70b7SSuanming Mou struct rte_regex_ops **ops, uint16_t nb_ops) 409330a70b7SSuanming Mou { 410330a70b7SSuanming Mou struct mlx5_regex_priv *priv = dev->data->dev_private; 411330a70b7SSuanming Mou struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 41227003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj; 41327003260SRaja Zidane size_t hw_qpid, nb_left = nb_ops, nb_desc; 414330a70b7SSuanming Mou 41570f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG 41670f1ea71SGerry Gribbon if (validate_ops(ops, nb_ops)) 41770f1ea71SGerry Gribbon return 0; 41870f1ea71SGerry Gribbon #endif 41970f1ea71SGerry Gribbon 42027003260SRaja Zidane while ((hw_qpid = ffs(queue->free_qps))) { 42127003260SRaja Zidane hw_qpid--; /* ffs returns 1 for bit 0 */ 42227003260SRaja Zidane qp_obj = &queue->qps[hw_qpid]; 42327003260SRaja Zidane nb_desc = get_free(qp_obj, priv->has_umr); 424330a70b7SSuanming Mou if (nb_desc) { 425330a70b7SSuanming Mou /* The ops be handled can't exceed nb_ops. */ 426330a70b7SSuanming Mou if (nb_desc > nb_left) 427330a70b7SSuanming Mou nb_desc = nb_left; 428330a70b7SSuanming Mou else 42927003260SRaja Zidane queue->free_qps &= ~(1 << hw_qpid); 43027003260SRaja Zidane prep_regex_umr_wqe_set(priv, queue, qp_obj, ops, 43127003260SRaja Zidane nb_desc); 43227003260SRaja Zidane send_doorbell(priv, qp_obj); 433330a70b7SSuanming Mou nb_left -= nb_desc; 434330a70b7SSuanming Mou } 435330a70b7SSuanming Mou if (!nb_left) 436330a70b7SSuanming Mou break; 437330a70b7SSuanming Mou ops += nb_desc; 438330a70b7SSuanming Mou } 439330a70b7SSuanming Mou nb_ops -= nb_left; 440330a70b7SSuanming Mou queue->pi += nb_ops; 441330a70b7SSuanming Mou return nb_ops; 442330a70b7SSuanming Mou } 443330a70b7SSuanming Mou #endif 444330a70b7SSuanming Mou 4454d4e245aSYuval Avnery uint16_t 4464d4e245aSYuval Avnery mlx5_regexdev_enqueue(struct rte_regexdev *dev, uint16_t qp_id, 4474d4e245aSYuval Avnery struct rte_regex_ops **ops, uint16_t nb_ops) 4484d4e245aSYuval Avnery { 4494d4e245aSYuval Avnery struct mlx5_regex_priv *priv = dev->data->dev_private; 4504d4e245aSYuval Avnery struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 45127003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj; 45227003260SRaja Zidane size_t hw_qpid, job_id, i = 0; 4534d4e245aSYuval Avnery 45470f1ea71SGerry Gribbon #ifdef MLX5_REGEX_DEBUG 45570f1ea71SGerry Gribbon if (validate_ops(ops, nb_ops)) 45670f1ea71SGerry Gribbon return 0; 45770f1ea71SGerry Gribbon #endif 45870f1ea71SGerry Gribbon 45927003260SRaja Zidane while ((hw_qpid = ffs(queue->free_qps))) { 46027003260SRaja Zidane hw_qpid--; /* ffs returns 1 for bit 0 */ 46127003260SRaja Zidane qp_obj = &queue->qps[hw_qpid]; 46227003260SRaja Zidane while (get_free(qp_obj, priv->has_umr)) { 46327003260SRaja Zidane job_id = job_id_get(hw_qpid, qp_size_get(qp_obj), 46427003260SRaja Zidane qp_obj->pi); 46527003260SRaja Zidane prep_one(priv, queue, qp_obj, ops[i], 46627003260SRaja Zidane &queue->jobs[job_id]); 4674d4e245aSYuval Avnery i++; 4684d4e245aSYuval Avnery if (unlikely(i == nb_ops)) { 46927003260SRaja Zidane send_doorbell(priv, qp_obj); 4704d4e245aSYuval Avnery goto out; 4714d4e245aSYuval Avnery } 4724d4e245aSYuval Avnery } 47327003260SRaja Zidane queue->free_qps &= ~(1 << hw_qpid); 47427003260SRaja Zidane send_doorbell(priv, qp_obj); 4754d4e245aSYuval Avnery } 4764d4e245aSYuval Avnery 4774d4e245aSYuval Avnery out: 4784d4e245aSYuval Avnery queue->pi += i; 4794d4e245aSYuval Avnery return i; 4804d4e245aSYuval Avnery } 4814d4e245aSYuval Avnery 4820db041e7SYuval Avnery #define MLX5_REGEX_RESP_SZ 8 4830db041e7SYuval Avnery 4840db041e7SYuval Avnery static inline void 4850db041e7SYuval Avnery extract_result(struct rte_regex_ops *op, struct mlx5_regex_job *job) 4860db041e7SYuval Avnery { 4879b27a37bSOri Kam size_t j; 4889b27a37bSOri Kam size_t offset; 4899b27a37bSOri Kam uint16_t status; 4909b27a37bSOri Kam 4910db041e7SYuval Avnery op->user_id = job->user_id; 4920db041e7SYuval Avnery op->nb_matches = MLX5_GET_VOLATILE(regexp_metadata, job->metadata + 4930db041e7SYuval Avnery MLX5_REGEX_METADATA_OFF, 4940db041e7SYuval Avnery match_count); 4950db041e7SYuval Avnery op->nb_actual_matches = MLX5_GET_VOLATILE(regexp_metadata, 4960db041e7SYuval Avnery job->metadata + 4970db041e7SYuval Avnery MLX5_REGEX_METADATA_OFF, 4980db041e7SYuval Avnery detected_match_count); 4990db041e7SYuval Avnery for (j = 0; j < op->nb_matches; j++) { 5000db041e7SYuval Avnery offset = MLX5_REGEX_RESP_SZ * j; 5010db041e7SYuval Avnery op->matches[j].rule_id = 5020db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 5030db041e7SYuval Avnery (job->output + offset), rule_id); 5040db041e7SYuval Avnery op->matches[j].start_offset = 5050db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 5060db041e7SYuval Avnery (job->output + offset), start_ptr); 5070db041e7SYuval Avnery op->matches[j].len = 5080db041e7SYuval Avnery MLX5_GET_VOLATILE(regexp_match_tuple, 5090db041e7SYuval Avnery (job->output + offset), length); 5100db041e7SYuval Avnery } 5119b27a37bSOri Kam status = MLX5_GET_VOLATILE(regexp_metadata, job->metadata + 5129b27a37bSOri Kam MLX5_REGEX_METADATA_OFF, 5139b27a37bSOri Kam status); 5149b27a37bSOri Kam op->rsp_flags = 0; 5159b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_PMI_SOJ) 5169b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_SOJ_F; 5179b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_PMI_EOJ) 5189b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_PMI_EOJ_F; 5199b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_LATENCY) 5209b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_SCAN_TIMEOUT_F; 5219b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_MATCH) 5229b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_MATCH_F; 5239b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_PREFIX) 5249b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_MAX_PREFIX_F; 5259b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_PRI_THREADS) 5269b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F; 5279b27a37bSOri Kam if (status & MLX5_RXP_RESP_STATUS_MAX_SEC_THREADS) 5289b27a37bSOri Kam op->rsp_flags |= RTE_REGEX_OPS_RSP_RESOURCE_LIMIT_REACHED_F; 5290db041e7SYuval Avnery } 5300db041e7SYuval Avnery 5310db041e7SYuval Avnery static inline volatile struct mlx5_cqe * 5320db041e7SYuval Avnery poll_one(struct mlx5_regex_cq *cq) 5330db041e7SYuval Avnery { 5340db041e7SYuval Avnery volatile struct mlx5_cqe *cqe; 5350db041e7SYuval Avnery size_t next_cqe_offset; 5360db041e7SYuval Avnery 5370db041e7SYuval Avnery next_cqe_offset = (cq->ci & (cq_size_get(cq) - 1)); 5383ddf5706SMichael Baum cqe = (volatile struct mlx5_cqe *)(cq->cq_obj.cqes + next_cqe_offset); 539f0f5d844SPhil Yang rte_io_wmb(); 5400db041e7SYuval Avnery 5410db041e7SYuval Avnery int ret = check_cqe(cqe, cq_size_get(cq), cq->ci); 5420db041e7SYuval Avnery 5430db041e7SYuval Avnery if (unlikely(ret == MLX5_CQE_STATUS_ERR)) { 5440db041e7SYuval Avnery DRV_LOG(ERR, "Completion with error on qp 0x%x", 0); 5450db041e7SYuval Avnery return NULL; 5460db041e7SYuval Avnery } 5470db041e7SYuval Avnery 5480db041e7SYuval Avnery if (unlikely(ret != MLX5_CQE_STATUS_SW_OWN)) 5490db041e7SYuval Avnery return NULL; 5500db041e7SYuval Avnery 5510db041e7SYuval Avnery return cqe; 5520db041e7SYuval Avnery } 5530db041e7SYuval Avnery 5540db041e7SYuval Avnery 5550db041e7SYuval Avnery /** 5560db041e7SYuval Avnery * DPDK callback for dequeue. 5570db041e7SYuval Avnery * 5580db041e7SYuval Avnery * @param dev 5590db041e7SYuval Avnery * Pointer to the regex dev structure. 5600db041e7SYuval Avnery * @param qp_id 5610db041e7SYuval Avnery * The queue to enqueue the traffic to. 5620db041e7SYuval Avnery * @param ops 5630db041e7SYuval Avnery * List of regex ops to dequeue. 5640db041e7SYuval Avnery * @param nb_ops 5650db041e7SYuval Avnery * Number of ops in ops parameter. 5660db041e7SYuval Avnery * 5670db041e7SYuval Avnery * @return 5680db041e7SYuval Avnery * Number of packets successfully dequeued (<= pkts_n). 5690db041e7SYuval Avnery */ 5700db041e7SYuval Avnery uint16_t 5710db041e7SYuval Avnery mlx5_regexdev_dequeue(struct rte_regexdev *dev, uint16_t qp_id, 5720db041e7SYuval Avnery struct rte_regex_ops **ops, uint16_t nb_ops) 5730db041e7SYuval Avnery { 5740db041e7SYuval Avnery struct mlx5_regex_priv *priv = dev->data->dev_private; 5750db041e7SYuval Avnery struct mlx5_regex_qp *queue = &priv->qps[qp_id]; 5760db041e7SYuval Avnery struct mlx5_regex_cq *cq = &queue->cq; 5770db041e7SYuval Avnery volatile struct mlx5_cqe *cqe; 5780db041e7SYuval Avnery size_t i = 0; 5790db041e7SYuval Avnery 5800db041e7SYuval Avnery while ((cqe = poll_one(cq))) { 5810db041e7SYuval Avnery uint16_t wq_counter 5820db041e7SYuval Avnery = (rte_be_to_cpu_16(cqe->wqe_counter) + 1) & 5830db041e7SYuval Avnery MLX5_REGEX_MAX_WQE_INDEX; 5849c777ccfSXueming Li size_t hw_qpid = cqe->user_index_bytes[2]; 58527003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid]; 586330a70b7SSuanming Mou 587330a70b7SSuanming Mou /* UMR mode WQE counter move as WQE set(4 WQEBBS).*/ 588330a70b7SSuanming Mou if (priv->has_umr) 589330a70b7SSuanming Mou wq_counter >>= 2; 59027003260SRaja Zidane while (qp_obj->ci != wq_counter) { 5910db041e7SYuval Avnery if (unlikely(i == nb_ops)) { 5920db041e7SYuval Avnery /* Return without updating cq->ci */ 5930db041e7SYuval Avnery goto out; 5940db041e7SYuval Avnery } 59527003260SRaja Zidane uint32_t job_id = job_id_get(hw_qpid, 59627003260SRaja Zidane qp_size_get(qp_obj), qp_obj->ci); 5970db041e7SYuval Avnery extract_result(ops[i], &queue->jobs[job_id]); 59827003260SRaja Zidane qp_obj->ci = (qp_obj->ci + 1) & (priv->has_umr ? 599330a70b7SSuanming Mou (MLX5_REGEX_MAX_WQE_INDEX >> 2) : 600330a70b7SSuanming Mou MLX5_REGEX_MAX_WQE_INDEX); 6010db041e7SYuval Avnery i++; 6020db041e7SYuval Avnery } 6030db041e7SYuval Avnery cq->ci = (cq->ci + 1) & 0xffffff; 6040db041e7SYuval Avnery rte_wmb(); 6053ddf5706SMichael Baum cq->cq_obj.db_rec[0] = rte_cpu_to_be_32(cq->ci); 60627003260SRaja Zidane queue->free_qps |= (1 << hw_qpid); 6070db041e7SYuval Avnery } 6080db041e7SYuval Avnery 6090db041e7SYuval Avnery out: 6100db041e7SYuval Avnery queue->ci += i; 6110db041e7SYuval Avnery return i; 6120db041e7SYuval Avnery } 6130db041e7SYuval Avnery 6145f41b66dSYuval Avnery static void 61527003260SRaja Zidane setup_qps(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *queue) 6165f41b66dSYuval Avnery { 61727003260SRaja Zidane size_t hw_qpid, entry; 6185f41b66dSYuval Avnery uint32_t job_id; 61927003260SRaja Zidane for (hw_qpid = 0; hw_qpid < queue->nb_obj; hw_qpid++) { 62027003260SRaja Zidane struct mlx5_regex_hw_qp *qp_obj = &queue->qps[hw_qpid]; 62127003260SRaja Zidane uint8_t *wqe = (uint8_t *)(uintptr_t)qp_obj->qp_obj.wqes; 62227003260SRaja Zidane for (entry = 0 ; entry < qp_size_get(qp_obj); entry++) { 62327003260SRaja Zidane job_id = hw_qpid * qp_size_get(qp_obj) + entry; 6245f41b66dSYuval Avnery struct mlx5_regex_job *job = &queue->jobs[job_id]; 6255f41b66dSYuval Avnery 626330a70b7SSuanming Mou /* Fill UMR WQE with NOP in advanced. */ 627330a70b7SSuanming Mou if (priv->has_umr) { 628330a70b7SSuanming Mou set_wqe_ctrl_seg 629330a70b7SSuanming Mou ((struct mlx5_wqe_ctrl_seg *)wqe, 630330a70b7SSuanming Mou entry * 2, MLX5_OPCODE_NOP, 0, 63127003260SRaja Zidane qp_obj->qp_obj.qp->id, 0, 12, 0, 0); 632330a70b7SSuanming Mou wqe += MLX5_REGEX_UMR_WQE_SIZE; 633330a70b7SSuanming Mou } 6345f41b66dSYuval Avnery set_metadata_seg((struct mlx5_wqe_metadata_seg *) 6355f41b66dSYuval Avnery (wqe + MLX5_REGEX_WQE_METADATA_OFFSET), 6365f41b66dSYuval Avnery 0, queue->metadata->lkey, 6375f41b66dSYuval Avnery (uintptr_t)job->metadata); 6385f41b66dSYuval Avnery set_data_seg((struct mlx5_wqe_data_seg *) 6395f41b66dSYuval Avnery (wqe + MLX5_REGEX_WQE_SCATTER_OFFSET), 6405f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT, 6415f41b66dSYuval Avnery queue->outputs->lkey, 6425f41b66dSYuval Avnery (uintptr_t)job->output); 6435f41b66dSYuval Avnery wqe += 64; 6445f41b66dSYuval Avnery } 64527003260SRaja Zidane queue->free_qps |= 1 << hw_qpid; 6465f41b66dSYuval Avnery } 6475f41b66dSYuval Avnery } 6485f41b66dSYuval Avnery 6495f41b66dSYuval Avnery static int 650330a70b7SSuanming Mou setup_buffers(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp) 6515f41b66dSYuval Avnery { 652e35ccf24SMichael Baum struct ibv_pd *pd = priv->cdev->pd; 6535f41b66dSYuval Avnery uint32_t i; 6545f41b66dSYuval Avnery int err; 6555f41b66dSYuval Avnery 6565f41b66dSYuval Avnery void *ptr = rte_calloc(__func__, qp->nb_desc, 6575f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE, 6585f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE); 6595f41b66dSYuval Avnery if (!ptr) 6605f41b66dSYuval Avnery return -ENOMEM; 6615f41b66dSYuval Avnery 6625f41b66dSYuval Avnery qp->metadata = mlx5_glue->reg_mr(pd, ptr, 6635f41b66dSYuval Avnery MLX5_REGEX_METADATA_SIZE * qp->nb_desc, 6645f41b66dSYuval Avnery IBV_ACCESS_LOCAL_WRITE); 6655f41b66dSYuval Avnery if (!qp->metadata) { 666cda883bbSYuval Avnery DRV_LOG(ERR, "Failed to register metadata"); 6675f41b66dSYuval Avnery rte_free(ptr); 6685f41b66dSYuval Avnery return -EINVAL; 6695f41b66dSYuval Avnery } 6705f41b66dSYuval Avnery 6715f41b66dSYuval Avnery ptr = rte_calloc(__func__, qp->nb_desc, 6725f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT, 6735f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT); 6745f41b66dSYuval Avnery if (!ptr) { 6755f41b66dSYuval Avnery err = -ENOMEM; 6765f41b66dSYuval Avnery goto err_output; 6775f41b66dSYuval Avnery } 6785f41b66dSYuval Avnery qp->outputs = mlx5_glue->reg_mr(pd, ptr, 6795f41b66dSYuval Avnery MLX5_REGEX_MAX_OUTPUT * qp->nb_desc, 6805f41b66dSYuval Avnery IBV_ACCESS_LOCAL_WRITE); 6815f41b66dSYuval Avnery if (!qp->outputs) { 6825f41b66dSYuval Avnery rte_free(ptr); 683cda883bbSYuval Avnery DRV_LOG(ERR, "Failed to register output"); 6845f41b66dSYuval Avnery err = -EINVAL; 6855f41b66dSYuval Avnery goto err_output; 6865f41b66dSYuval Avnery } 6875f41b66dSYuval Avnery 688330a70b7SSuanming Mou if (priv->has_umr) { 689330a70b7SSuanming Mou ptr = rte_calloc(__func__, qp->nb_desc, MLX5_REGEX_KLMS_SIZE, 690330a70b7SSuanming Mou MLX5_REGEX_KLMS_SIZE); 691330a70b7SSuanming Mou if (!ptr) { 692330a70b7SSuanming Mou err = -ENOMEM; 693330a70b7SSuanming Mou goto err_imkey; 694330a70b7SSuanming Mou } 695330a70b7SSuanming Mou qp->imkey_addr = mlx5_glue->reg_mr(pd, ptr, 696330a70b7SSuanming Mou MLX5_REGEX_KLMS_SIZE * qp->nb_desc, 697330a70b7SSuanming Mou IBV_ACCESS_LOCAL_WRITE); 698330a70b7SSuanming Mou if (!qp->imkey_addr) { 699330a70b7SSuanming Mou rte_free(ptr); 700330a70b7SSuanming Mou DRV_LOG(ERR, "Failed to register output"); 701330a70b7SSuanming Mou err = -EINVAL; 702330a70b7SSuanming Mou goto err_imkey; 703330a70b7SSuanming Mou } 704330a70b7SSuanming Mou } 705330a70b7SSuanming Mou 7065f41b66dSYuval Avnery /* distribute buffers to jobs */ 7075f41b66dSYuval Avnery for (i = 0; i < qp->nb_desc; i++) { 7085f41b66dSYuval Avnery qp->jobs[i].output = 7095f41b66dSYuval Avnery (uint8_t *)qp->outputs->addr + 7105f41b66dSYuval Avnery (i % qp->nb_desc) * MLX5_REGEX_MAX_OUTPUT; 7115f41b66dSYuval Avnery qp->jobs[i].metadata = 7125f41b66dSYuval Avnery (uint8_t *)qp->metadata->addr + 7135f41b66dSYuval Avnery (i % qp->nb_desc) * MLX5_REGEX_METADATA_SIZE; 714330a70b7SSuanming Mou if (qp->imkey_addr) 715330a70b7SSuanming Mou qp->jobs[i].imkey_array = (struct mlx5_klm *) 716330a70b7SSuanming Mou qp->imkey_addr->addr + 717330a70b7SSuanming Mou (i % qp->nb_desc) * MLX5_REGEX_MAX_KLM_NUM; 7185f41b66dSYuval Avnery } 719330a70b7SSuanming Mou 7205f41b66dSYuval Avnery return 0; 7215f41b66dSYuval Avnery 722330a70b7SSuanming Mou err_imkey: 723330a70b7SSuanming Mou ptr = qp->outputs->addr; 724330a70b7SSuanming Mou rte_free(ptr); 725330a70b7SSuanming Mou mlx5_glue->dereg_mr(qp->outputs); 7265f41b66dSYuval Avnery err_output: 7275f41b66dSYuval Avnery ptr = qp->metadata->addr; 7285f41b66dSYuval Avnery rte_free(ptr); 7295f41b66dSYuval Avnery mlx5_glue->dereg_mr(qp->metadata); 7305f41b66dSYuval Avnery return err; 7315f41b66dSYuval Avnery } 7325f41b66dSYuval Avnery 7335f41b66dSYuval Avnery int 7345f41b66dSYuval Avnery mlx5_regexdev_setup_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id) 7355f41b66dSYuval Avnery { 7365f41b66dSYuval Avnery struct mlx5_regex_qp *qp = &priv->qps[qp_id]; 737330a70b7SSuanming Mou struct mlx5_klm klm = { 0 }; 738330a70b7SSuanming Mou struct mlx5_devx_mkey_attr attr = { 739330a70b7SSuanming Mou .klm_array = &klm, 740330a70b7SSuanming Mou .klm_num = 1, 741330a70b7SSuanming Mou .umr_en = 1, 742330a70b7SSuanming Mou }; 743330a70b7SSuanming Mou uint32_t i; 744330a70b7SSuanming Mou int err = 0; 7455f41b66dSYuval Avnery 746cda883bbSYuval Avnery qp->jobs = rte_calloc(__func__, qp->nb_desc, sizeof(*qp->jobs), 64); 7475f41b66dSYuval Avnery if (!qp->jobs) 7485f41b66dSYuval Avnery return -ENOMEM; 749330a70b7SSuanming Mou err = setup_buffers(priv, qp); 75054fa1f6aSYuval Avnery if (err) { 75154fa1f6aSYuval Avnery rte_free(qp->jobs); 752fe375336SOri Kam qp->jobs = NULL; 7535f41b66dSYuval Avnery return err; 75454fa1f6aSYuval Avnery } 755330a70b7SSuanming Mou 75627003260SRaja Zidane setup_qps(priv, qp); 757330a70b7SSuanming Mou 758330a70b7SSuanming Mou if (priv->has_umr) { 759330a70b7SSuanming Mou #ifdef HAVE_IBV_FLOW_DV_SUPPORT 760e35ccf24SMichael Baum attr.pd = priv->cdev->pdn; 761330a70b7SSuanming Mou #endif 762330a70b7SSuanming Mou for (i = 0; i < qp->nb_desc; i++) { 763330a70b7SSuanming Mou attr.klm_num = MLX5_REGEX_MAX_KLM_NUM; 764330a70b7SSuanming Mou attr.klm_array = qp->jobs[i].imkey_array; 765ca1418ceSMichael Baum qp->jobs[i].imkey = mlx5_devx_cmd_mkey_create 766ca1418ceSMichael Baum (priv->cdev->ctx, &attr); 767330a70b7SSuanming Mou if (!qp->jobs[i].imkey) { 768330a70b7SSuanming Mou err = -rte_errno; 769330a70b7SSuanming Mou DRV_LOG(ERR, "Failed to allocate imkey."); 770330a70b7SSuanming Mou mlx5_regexdev_teardown_fastpath(priv, qp_id); 771330a70b7SSuanming Mou } 772330a70b7SSuanming Mou } 773330a70b7SSuanming Mou } 774330a70b7SSuanming Mou return err; 7755f41b66dSYuval Avnery } 77654fa1f6aSYuval Avnery 77754fa1f6aSYuval Avnery static void 77854fa1f6aSYuval Avnery free_buffers(struct mlx5_regex_qp *qp) 77954fa1f6aSYuval Avnery { 780330a70b7SSuanming Mou if (qp->imkey_addr) { 781330a70b7SSuanming Mou mlx5_glue->dereg_mr(qp->imkey_addr); 782330a70b7SSuanming Mou rte_free(qp->imkey_addr->addr); 783330a70b7SSuanming Mou } 78454fa1f6aSYuval Avnery if (qp->metadata) { 78554fa1f6aSYuval Avnery mlx5_glue->dereg_mr(qp->metadata); 78654fa1f6aSYuval Avnery rte_free(qp->metadata->addr); 78754fa1f6aSYuval Avnery } 78854fa1f6aSYuval Avnery if (qp->outputs) { 78954fa1f6aSYuval Avnery mlx5_glue->dereg_mr(qp->outputs); 79054fa1f6aSYuval Avnery rte_free(qp->outputs->addr); 79154fa1f6aSYuval Avnery } 79254fa1f6aSYuval Avnery } 79354fa1f6aSYuval Avnery 79454fa1f6aSYuval Avnery void 79554fa1f6aSYuval Avnery mlx5_regexdev_teardown_fastpath(struct mlx5_regex_priv *priv, uint32_t qp_id) 79654fa1f6aSYuval Avnery { 79754fa1f6aSYuval Avnery struct mlx5_regex_qp *qp = &priv->qps[qp_id]; 798330a70b7SSuanming Mou uint32_t i; 79954fa1f6aSYuval Avnery 800fe375336SOri Kam if (qp->jobs) { 801330a70b7SSuanming Mou for (i = 0; i < qp->nb_desc; i++) { 802330a70b7SSuanming Mou if (qp->jobs[i].imkey) 803330a70b7SSuanming Mou claim_zero(mlx5_devx_cmd_destroy 804330a70b7SSuanming Mou (qp->jobs[i].imkey)); 805330a70b7SSuanming Mou } 80654fa1f6aSYuval Avnery free_buffers(qp); 80754fa1f6aSYuval Avnery rte_free(qp->jobs); 808fe375336SOri Kam qp->jobs = NULL; 80954fa1f6aSYuval Avnery } 81054fa1f6aSYuval Avnery } 811