1fbc8c700SOri Kam /* SPDX-License-Identifier: BSD-3-Clause 2fbc8c700SOri Kam * Copyright 2020 Mellanox Technologies, Ltd 3fbc8c700SOri Kam */ 4fbc8c700SOri Kam 5fbc8c700SOri Kam #include <errno.h> 6fbc8c700SOri Kam 7fbc8c700SOri Kam #include <rte_log.h> 8fbc8c700SOri Kam #include <rte_errno.h> 9fbc8c700SOri Kam #include <rte_malloc.h> 10fbc8c700SOri Kam #include <rte_regexdev.h> 11fbc8c700SOri Kam #include <rte_regexdev_core.h> 12fbc8c700SOri Kam #include <rte_regexdev_driver.h> 13fbc8c700SOri Kam 14fbc8c700SOri Kam #include <mlx5_common.h> 15fbc8c700SOri Kam #include <mlx5_glue.h> 16fbc8c700SOri Kam #include <mlx5_devx_cmds.h> 17fbc8c700SOri Kam #include <mlx5_prm.h> 18fbc8c700SOri Kam #include <mlx5_common_os.h> 19fbc8c700SOri Kam 20fbc8c700SOri Kam #include "mlx5_regex.h" 21fbc8c700SOri Kam #include "mlx5_regex_utils.h" 22fbc8c700SOri Kam #include "mlx5_rxp_csrs.h" 23fbc8c700SOri Kam #include "mlx5_rxp.h" 24fbc8c700SOri Kam 25fbc8c700SOri Kam #define MLX5_REGEX_NUM_WQE_PER_PAGE (4096/64) 26fbc8c700SOri Kam 27fbc8c700SOri Kam /** 28fbc8c700SOri Kam * Returns the number of qp obj to be created. 29fbc8c700SOri Kam * 30fbc8c700SOri Kam * @param nb_desc 31fbc8c700SOri Kam * The number of descriptors for the queue. 32fbc8c700SOri Kam * 33fbc8c700SOri Kam * @return 34fbc8c700SOri Kam * The number of obj to be created. 35fbc8c700SOri Kam */ 36fbc8c700SOri Kam static uint16_t 37fbc8c700SOri Kam regex_ctrl_get_nb_obj(uint16_t nb_desc) 38fbc8c700SOri Kam { 39fbc8c700SOri Kam return ((nb_desc / MLX5_REGEX_NUM_WQE_PER_PAGE) + 40fbc8c700SOri Kam !!(nb_desc % MLX5_REGEX_NUM_WQE_PER_PAGE)); 41fbc8c700SOri Kam } 42fbc8c700SOri Kam 43fbc8c700SOri Kam /** 44fbc8c700SOri Kam * destroy CQ. 45fbc8c700SOri Kam * 46fbc8c700SOri Kam * @param priv 47fbc8c700SOri Kam * Pointer to the priv object. 48fbc8c700SOri Kam * @param cp 49fbc8c700SOri Kam * Pointer to the CQ to be destroyed. 50fbc8c700SOri Kam * 51fbc8c700SOri Kam * @return 52fbc8c700SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 53fbc8c700SOri Kam */ 54fbc8c700SOri Kam static int 55fbc8c700SOri Kam regex_ctrl_destroy_cq(struct mlx5_regex_priv *priv, struct mlx5_regex_cq *cq) 56fbc8c700SOri Kam { 57fbc8c700SOri Kam if (cq->cqe_umem) { 58fbc8c700SOri Kam mlx5_glue->devx_umem_dereg(cq->cqe_umem); 59fbc8c700SOri Kam cq->cqe_umem = NULL; 60fbc8c700SOri Kam } 61fbc8c700SOri Kam if (cq->cqe) { 62fbc8c700SOri Kam rte_free((void *)(uintptr_t)cq->cqe); 63fbc8c700SOri Kam cq->cqe = NULL; 64fbc8c700SOri Kam } 65fbc8c700SOri Kam if (cq->dbr_offset) { 66fbc8c700SOri Kam mlx5_release_dbr(&priv->dbrpgs, cq->dbr_umem, cq->dbr_offset); 67fbc8c700SOri Kam cq->dbr_offset = -1; 68fbc8c700SOri Kam } 69fbc8c700SOri Kam if (cq->obj) { 70fbc8c700SOri Kam mlx5_devx_cmd_destroy(cq->obj); 71fbc8c700SOri Kam cq->obj = NULL; 72fbc8c700SOri Kam } 73fbc8c700SOri Kam return 0; 74fbc8c700SOri Kam } 75fbc8c700SOri Kam 76fbc8c700SOri Kam /** 77fbc8c700SOri Kam * create the CQ object. 78fbc8c700SOri Kam * 79fbc8c700SOri Kam * @param priv 80fbc8c700SOri Kam * Pointer to the priv object. 81fbc8c700SOri Kam * @param cp 82fbc8c700SOri Kam * Pointer to the CQ to be created. 83fbc8c700SOri Kam * 84fbc8c700SOri Kam * @return 85fbc8c700SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 86fbc8c700SOri Kam */ 87fbc8c700SOri Kam static int 88fbc8c700SOri Kam regex_ctrl_create_cq(struct mlx5_regex_priv *priv, struct mlx5_regex_cq *cq) 89fbc8c700SOri Kam { 90fbc8c700SOri Kam struct mlx5_devx_cq_attr attr = { 91fbc8c700SOri Kam .q_umem_valid = 1, 92fbc8c700SOri Kam .db_umem_valid = 1, 93fbc8c700SOri Kam .eqn = priv->eqn, 94fbc8c700SOri Kam }; 95fbc8c700SOri Kam struct mlx5_devx_dbr_page *dbr_page = NULL; 96fbc8c700SOri Kam void *buf = NULL; 97fbc8c700SOri Kam size_t pgsize = sysconf(_SC_PAGESIZE); 98fbc8c700SOri Kam uint32_t cq_size = 1 << cq->log_nb_desc; 99fbc8c700SOri Kam uint32_t i; 100fbc8c700SOri Kam 101fbc8c700SOri Kam cq->dbr_offset = mlx5_get_dbr(priv->ctx, &priv->dbrpgs, &dbr_page); 102fbc8c700SOri Kam if (cq->dbr_offset < 0) { 103fbc8c700SOri Kam DRV_LOG(ERR, "Can't allocate cq door bell record."); 104fbc8c700SOri Kam rte_errno = ENOMEM; 105fbc8c700SOri Kam goto error; 106fbc8c700SOri Kam } 107fbc8c700SOri Kam cq->dbr_umem = mlx5_os_get_umem_id(dbr_page->umem); 108*92f2c6a3SOri Kam cq->dbr = (uint32_t *)((uintptr_t)dbr_page->dbrs + 109*92f2c6a3SOri Kam (uintptr_t)cq->dbr_offset); 110*92f2c6a3SOri Kam 111fbc8c700SOri Kam buf = rte_calloc(NULL, 1, sizeof(struct mlx5_cqe) * cq_size, 4096); 112fbc8c700SOri Kam if (!buf) { 113fbc8c700SOri Kam DRV_LOG(ERR, "Can't allocate cqe buffer."); 114fbc8c700SOri Kam rte_errno = ENOMEM; 115fbc8c700SOri Kam goto error; 116fbc8c700SOri Kam } 117fbc8c700SOri Kam cq->cqe = buf; 118fbc8c700SOri Kam for (i = 0; i < cq_size; i++) 119fbc8c700SOri Kam cq->cqe[i].op_own = 0xff; 120fbc8c700SOri Kam cq->cqe_umem = mlx5_glue->devx_umem_reg(priv->ctx, buf, 121fbc8c700SOri Kam sizeof(struct mlx5_cqe) * 122fbc8c700SOri Kam cq_size, 7); 123fbc8c700SOri Kam if (!cq->cqe_umem) { 124fbc8c700SOri Kam DRV_LOG(ERR, "Can't register cqe mem."); 125fbc8c700SOri Kam rte_errno = ENOMEM; 126fbc8c700SOri Kam goto error; 127fbc8c700SOri Kam } 128fbc8c700SOri Kam attr.db_umem_offset = cq->dbr_offset; 129fbc8c700SOri Kam attr.db_umem_id = cq->dbr_umem; 130fbc8c700SOri Kam attr.q_umem_id = mlx5_os_get_umem_id(cq->cqe_umem); 131fbc8c700SOri Kam attr.log_cq_size = cq->log_nb_desc; 132fbc8c700SOri Kam attr.uar_page_id = priv->uar->page_id; 133fbc8c700SOri Kam attr.log_page_size = rte_log2_u32(pgsize); 134fbc8c700SOri Kam cq->obj = mlx5_devx_cmd_create_cq(priv->ctx, &attr); 135fbc8c700SOri Kam if (!cq->obj) { 136fbc8c700SOri Kam DRV_LOG(ERR, "Can't create cq object."); 137fbc8c700SOri Kam rte_errno = ENOMEM; 138fbc8c700SOri Kam goto error; 139fbc8c700SOri Kam } 140fbc8c700SOri Kam return 0; 141fbc8c700SOri Kam error: 142fbc8c700SOri Kam if (cq->cqe_umem) 143fbc8c700SOri Kam mlx5_glue->devx_umem_dereg(cq->cqe_umem); 144fbc8c700SOri Kam if (buf) 145fbc8c700SOri Kam rte_free(buf); 146fbc8c700SOri Kam if (cq->dbr_offset) 147fbc8c700SOri Kam mlx5_release_dbr(&priv->dbrpgs, cq->dbr_umem, cq->dbr_offset); 148fbc8c700SOri Kam return -rte_errno; 149fbc8c700SOri Kam } 150fbc8c700SOri Kam 151*92f2c6a3SOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT 152*92f2c6a3SOri Kam static int 153*92f2c6a3SOri Kam regex_get_pdn(void *pd, uint32_t *pdn) 154*92f2c6a3SOri Kam { 155*92f2c6a3SOri Kam struct mlx5dv_obj obj; 156*92f2c6a3SOri Kam struct mlx5dv_pd pd_info; 157*92f2c6a3SOri Kam int ret = 0; 158*92f2c6a3SOri Kam 159*92f2c6a3SOri Kam obj.pd.in = pd; 160*92f2c6a3SOri Kam obj.pd.out = &pd_info; 161*92f2c6a3SOri Kam ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD); 162*92f2c6a3SOri Kam if (ret) { 163*92f2c6a3SOri Kam DRV_LOG(DEBUG, "Fail to get PD object info"); 164*92f2c6a3SOri Kam return ret; 165*92f2c6a3SOri Kam } 166*92f2c6a3SOri Kam *pdn = pd_info.pdn; 167*92f2c6a3SOri Kam return 0; 168*92f2c6a3SOri Kam } 169*92f2c6a3SOri Kam #endif 170*92f2c6a3SOri Kam 171*92f2c6a3SOri Kam /** 172*92f2c6a3SOri Kam * create the SQ object. 173*92f2c6a3SOri Kam * 174*92f2c6a3SOri Kam * @param priv 175*92f2c6a3SOri Kam * Pointer to the priv object. 176*92f2c6a3SOri Kam * @param qp 177*92f2c6a3SOri Kam * Pointer to the QP element 178*92f2c6a3SOri Kam * @param q_ind 179*92f2c6a3SOri Kam * The index of the queue. 180*92f2c6a3SOri Kam * @param log_nb_desc 181*92f2c6a3SOri Kam * Log 2 of the number of descriptors to be used. 182*92f2c6a3SOri Kam * 183*92f2c6a3SOri Kam * @return 184*92f2c6a3SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 185*92f2c6a3SOri Kam */ 186*92f2c6a3SOri Kam static int 187*92f2c6a3SOri Kam regex_ctrl_create_sq(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 188*92f2c6a3SOri Kam uint16_t q_ind, uint16_t log_nb_desc) 189*92f2c6a3SOri Kam { 190*92f2c6a3SOri Kam #ifdef HAVE_IBV_FLOW_DV_SUPPORT 191*92f2c6a3SOri Kam struct mlx5_devx_create_sq_attr attr = { 0 }; 192*92f2c6a3SOri Kam struct mlx5_devx_modify_sq_attr modify_attr = { 0 }; 193*92f2c6a3SOri Kam struct mlx5_devx_wq_attr *wq_attr = &attr.wq_attr; 194*92f2c6a3SOri Kam struct mlx5_devx_dbr_page *dbr_page = NULL; 195*92f2c6a3SOri Kam struct mlx5_regex_sq *sq = &qp->sqs[q_ind]; 196*92f2c6a3SOri Kam void *buf = NULL; 197*92f2c6a3SOri Kam uint32_t sq_size; 198*92f2c6a3SOri Kam uint32_t pd_num = 0; 199*92f2c6a3SOri Kam int ret; 200*92f2c6a3SOri Kam 201*92f2c6a3SOri Kam sq->log_nb_desc = log_nb_desc; 202*92f2c6a3SOri Kam sq_size = 1 << sq->log_nb_desc; 203*92f2c6a3SOri Kam sq->dbr_offset = mlx5_get_dbr(priv->ctx, &priv->dbrpgs, &dbr_page); 204*92f2c6a3SOri Kam if (sq->dbr_offset < 0) { 205*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't allocate sq door bell record."); 206*92f2c6a3SOri Kam rte_errno = ENOMEM; 207*92f2c6a3SOri Kam goto error; 208*92f2c6a3SOri Kam } 209*92f2c6a3SOri Kam sq->dbr_umem = mlx5_os_get_umem_id(dbr_page->umem); 210*92f2c6a3SOri Kam sq->dbr = (uint32_t *)((uintptr_t)dbr_page->dbrs + 211*92f2c6a3SOri Kam (uintptr_t)sq->dbr_offset); 212*92f2c6a3SOri Kam 213*92f2c6a3SOri Kam buf = rte_calloc(NULL, 1, 64 * sq_size, 4096); 214*92f2c6a3SOri Kam if (!buf) { 215*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't allocate wqe buffer."); 216*92f2c6a3SOri Kam rte_errno = ENOMEM; 217*92f2c6a3SOri Kam goto error; 218*92f2c6a3SOri Kam } 219*92f2c6a3SOri Kam sq->wqe = buf; 220*92f2c6a3SOri Kam sq->wqe_umem = mlx5_glue->devx_umem_reg(priv->ctx, buf, 64 * sq_size, 221*92f2c6a3SOri Kam 7); 222*92f2c6a3SOri Kam if (!sq->wqe_umem) { 223*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't register wqe mem."); 224*92f2c6a3SOri Kam rte_errno = ENOMEM; 225*92f2c6a3SOri Kam goto error; 226*92f2c6a3SOri Kam } 227*92f2c6a3SOri Kam attr.state = MLX5_SQC_STATE_RST; 228*92f2c6a3SOri Kam attr.tis_lst_sz = 0; 229*92f2c6a3SOri Kam attr.tis_num = 0; 230*92f2c6a3SOri Kam attr.user_index = q_ind; 231*92f2c6a3SOri Kam attr.cqn = qp->cq.obj->id; 232*92f2c6a3SOri Kam wq_attr->uar_page = priv->uar->page_id; 233*92f2c6a3SOri Kam regex_get_pdn(priv->pd, &pd_num); 234*92f2c6a3SOri Kam wq_attr->pd = pd_num; 235*92f2c6a3SOri Kam wq_attr->wq_type = MLX5_WQ_TYPE_CYCLIC; 236*92f2c6a3SOri Kam wq_attr->dbr_umem_id = sq->dbr_umem; 237*92f2c6a3SOri Kam wq_attr->dbr_addr = sq->dbr_offset; 238*92f2c6a3SOri Kam wq_attr->dbr_umem_valid = 1; 239*92f2c6a3SOri Kam wq_attr->wq_umem_id = mlx5_os_get_umem_id(sq->wqe_umem); 240*92f2c6a3SOri Kam wq_attr->wq_umem_offset = 0; 241*92f2c6a3SOri Kam wq_attr->wq_umem_valid = 1; 242*92f2c6a3SOri Kam wq_attr->log_wq_stride = 6; 243*92f2c6a3SOri Kam wq_attr->log_wq_sz = sq->log_nb_desc; 244*92f2c6a3SOri Kam sq->obj = mlx5_devx_cmd_create_sq(priv->ctx, &attr); 245*92f2c6a3SOri Kam if (!sq->obj) { 246*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't create sq object."); 247*92f2c6a3SOri Kam rte_errno = ENOMEM; 248*92f2c6a3SOri Kam goto error; 249*92f2c6a3SOri Kam } 250*92f2c6a3SOri Kam modify_attr.state = MLX5_SQC_STATE_RDY; 251*92f2c6a3SOri Kam ret = mlx5_devx_cmd_modify_sq(sq->obj, &modify_attr); 252*92f2c6a3SOri Kam if (ret) { 253*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't change sq state to ready."); 254*92f2c6a3SOri Kam rte_errno = ENOMEM; 255*92f2c6a3SOri Kam goto error; 256*92f2c6a3SOri Kam } 257*92f2c6a3SOri Kam 258*92f2c6a3SOri Kam return 0; 259*92f2c6a3SOri Kam error: 260*92f2c6a3SOri Kam if (sq->wqe_umem) 261*92f2c6a3SOri Kam mlx5_glue->devx_umem_dereg(sq->wqe_umem); 262*92f2c6a3SOri Kam if (buf) 263*92f2c6a3SOri Kam rte_free(buf); 264*92f2c6a3SOri Kam if (sq->dbr_offset) 265*92f2c6a3SOri Kam mlx5_release_dbr(&priv->dbrpgs, sq->dbr_umem, sq->dbr_offset); 266*92f2c6a3SOri Kam return -rte_errno; 267*92f2c6a3SOri Kam #else 268*92f2c6a3SOri Kam (void)priv; 269*92f2c6a3SOri Kam (void)qp; 270*92f2c6a3SOri Kam (void)q_ind; 271*92f2c6a3SOri Kam (void)log_nb_desc; 272*92f2c6a3SOri Kam DRV_LOG(ERR, "Cannot get pdn - no DV support."); 273*92f2c6a3SOri Kam return -ENOTSUP; 274*92f2c6a3SOri Kam #endif 275*92f2c6a3SOri Kam } 276*92f2c6a3SOri Kam 277*92f2c6a3SOri Kam /** 278*92f2c6a3SOri Kam * Destroy the SQ object. 279*92f2c6a3SOri Kam * 280*92f2c6a3SOri Kam * @param priv 281*92f2c6a3SOri Kam * Pointer to the priv object. 282*92f2c6a3SOri Kam * @param qp 283*92f2c6a3SOri Kam * Pointer to the QP element 284*92f2c6a3SOri Kam * @param q_ind 285*92f2c6a3SOri Kam * The index of the queue. 286*92f2c6a3SOri Kam * 287*92f2c6a3SOri Kam * @return 288*92f2c6a3SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 289*92f2c6a3SOri Kam */ 290*92f2c6a3SOri Kam static int 291*92f2c6a3SOri Kam regex_ctrl_destroy_sq(struct mlx5_regex_priv *priv, struct mlx5_regex_qp *qp, 292*92f2c6a3SOri Kam uint16_t q_ind) 293*92f2c6a3SOri Kam { 294*92f2c6a3SOri Kam struct mlx5_regex_sq *sq = &qp->sqs[q_ind]; 295*92f2c6a3SOri Kam 296*92f2c6a3SOri Kam if (sq->wqe_umem) { 297*92f2c6a3SOri Kam mlx5_glue->devx_umem_dereg(sq->wqe_umem); 298*92f2c6a3SOri Kam sq->wqe_umem = NULL; 299*92f2c6a3SOri Kam } 300*92f2c6a3SOri Kam if (sq->wqe) { 301*92f2c6a3SOri Kam rte_free((void *)(uintptr_t)sq->wqe); 302*92f2c6a3SOri Kam sq->wqe = NULL; 303*92f2c6a3SOri Kam } 304*92f2c6a3SOri Kam if (sq->dbr_offset) { 305*92f2c6a3SOri Kam mlx5_release_dbr(&priv->dbrpgs, sq->dbr_umem, sq->dbr_offset); 306*92f2c6a3SOri Kam sq->dbr_offset = -1; 307*92f2c6a3SOri Kam } 308*92f2c6a3SOri Kam if (sq->obj) { 309*92f2c6a3SOri Kam mlx5_devx_cmd_destroy(sq->obj); 310*92f2c6a3SOri Kam sq->obj = NULL; 311*92f2c6a3SOri Kam } 312*92f2c6a3SOri Kam return 0; 313*92f2c6a3SOri Kam } 314*92f2c6a3SOri Kam 315fbc8c700SOri Kam /** 316fbc8c700SOri Kam * Setup the qp. 317fbc8c700SOri Kam * 318fbc8c700SOri Kam * @param dev 319fbc8c700SOri Kam * Pointer to RegEx dev structure. 320fbc8c700SOri Kam * @param qp_ind 321fbc8c700SOri Kam * The queue index to setup. 322fbc8c700SOri Kam * @param cfg 323fbc8c700SOri Kam * The queue requested configuration. 324fbc8c700SOri Kam * 325fbc8c700SOri Kam * @return 326fbc8c700SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 327fbc8c700SOri Kam */ 328fbc8c700SOri Kam int 329fbc8c700SOri Kam mlx5_regex_qp_setup(struct rte_regexdev *dev, uint16_t qp_ind, 330fbc8c700SOri Kam const struct rte_regexdev_qp_conf *cfg) 331fbc8c700SOri Kam { 332fbc8c700SOri Kam struct mlx5_regex_priv *priv = dev->data->dev_private; 333fbc8c700SOri Kam struct mlx5_regex_qp *qp; 334*92f2c6a3SOri Kam int i; 335fbc8c700SOri Kam int ret; 336*92f2c6a3SOri Kam uint16_t log_desc; 337fbc8c700SOri Kam 338fbc8c700SOri Kam qp = &priv->qps[qp_ind]; 339fbc8c700SOri Kam qp->flags = cfg->qp_conf_flags; 340fbc8c700SOri Kam qp->cq.log_nb_desc = rte_log2_u32(cfg->nb_desc); 341fbc8c700SOri Kam qp->nb_desc = 1 << qp->cq.log_nb_desc; 342fbc8c700SOri Kam if (qp->flags & RTE_REGEX_QUEUE_PAIR_CFG_OOS_F) 343fbc8c700SOri Kam qp->nb_obj = regex_ctrl_get_nb_obj(qp->nb_desc); 344fbc8c700SOri Kam else 345fbc8c700SOri Kam qp->nb_obj = 1; 346fbc8c700SOri Kam qp->sqs = rte_malloc(NULL, 347fbc8c700SOri Kam qp->nb_obj * sizeof(struct mlx5_regex_sq), 64); 348fbc8c700SOri Kam if (!qp->sqs) { 349fbc8c700SOri Kam DRV_LOG(ERR, "Can't allocate sq array memory."); 350fbc8c700SOri Kam rte_errno = ENOMEM; 351fbc8c700SOri Kam return -rte_errno; 352fbc8c700SOri Kam } 353*92f2c6a3SOri Kam log_desc = rte_log2_u32(qp->nb_desc / qp->nb_obj); 354fbc8c700SOri Kam ret = regex_ctrl_create_cq(priv, &qp->cq); 355fbc8c700SOri Kam if (ret) { 356fbc8c700SOri Kam DRV_LOG(ERR, "Can't create cq."); 357fbc8c700SOri Kam goto error; 358fbc8c700SOri Kam } 359*92f2c6a3SOri Kam for (i = 0; i < qp->nb_obj; i++) { 360*92f2c6a3SOri Kam ret = regex_ctrl_create_sq(priv, qp, i, log_desc); 361*92f2c6a3SOri Kam if (ret) { 362*92f2c6a3SOri Kam DRV_LOG(ERR, "Can't create sq."); 363*92f2c6a3SOri Kam goto error; 364*92f2c6a3SOri Kam } 365*92f2c6a3SOri Kam } 366fbc8c700SOri Kam return 0; 367fbc8c700SOri Kam 368fbc8c700SOri Kam error: 369fbc8c700SOri Kam regex_ctrl_destroy_cq(priv, &qp->cq); 370*92f2c6a3SOri Kam for (i = 0; i < qp->nb_obj; i++) 371*92f2c6a3SOri Kam ret = regex_ctrl_destroy_sq(priv, qp, i); 372fbc8c700SOri Kam return -rte_errno; 373fbc8c700SOri Kam 374fbc8c700SOri Kam } 375